1a8d9758dSMingkai Hu /* 2a8d9758dSMingkai Hu * Copyright 2013 Freescale Semiconductor, Inc. 3a8d9758dSMingkai Hu * 43aab0cd8SYork Sun * SPDX-License-Identifier: GPL-2.0+ 5a8d9758dSMingkai Hu */ 6a8d9758dSMingkai Hu 7a8d9758dSMingkai Hu /* 8a8d9758dSMingkai Hu * C29XPCIE board configuration file 9a8d9758dSMingkai Hu */ 10a8d9758dSMingkai Hu 11a8d9758dSMingkai Hu #ifndef __CONFIG_H 12a8d9758dSMingkai Hu #define __CONFIG_H 13a8d9758dSMingkai Hu 14a8d9758dSMingkai Hu #define CONFIG_PHYS_64BIT 15a8d9758dSMingkai Hu 16a8d9758dSMingkai Hu #ifdef CONFIG_C29XPCIE 17a8d9758dSMingkai Hu #define CONFIG_PPC_C29X 18a8d9758dSMingkai Hu #endif 19a8d9758dSMingkai Hu 20a8d9758dSMingkai Hu #ifdef CONFIG_SPIFLASH 21a8d9758dSMingkai Hu #define CONFIG_RAMBOOT_SPIFLASH 22a8d9758dSMingkai Hu #define CONFIG_SYS_TEXT_BASE 0x11000000 23e222b1f3SPrabhakar Kushwaha #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc 24a8d9758dSMingkai Hu #endif 25a8d9758dSMingkai Hu 26eb6b458cSPo Liu #ifdef CONFIG_NAND 27eb6b458cSPo Liu #define CONFIG_SPL 28eb6b458cSPo Liu #define CONFIG_TPL 29eb6b458cSPo Liu #ifdef CONFIG_TPL_BUILD 30eb6b458cSPo Liu #define CONFIG_SPL_NAND_BOOT 31eb6b458cSPo Liu #define CONFIG_SPL_FLUSH_IMAGE 32eb6b458cSPo Liu #define CONFIG_SPL_ENV_SUPPORT 33eb6b458cSPo Liu #define CONFIG_SPL_NAND_INIT 34eb6b458cSPo Liu #define CONFIG_SPL_SERIAL_SUPPORT 35eb6b458cSPo Liu #define CONFIG_SPL_LIBGENERIC_SUPPORT 36eb6b458cSPo Liu #define CONFIG_SPL_LIBCOMMON_SUPPORT 37eb6b458cSPo Liu #define CONFIG_SPL_I2C_SUPPORT 38eb6b458cSPo Liu #define CONFIG_SPL_DRIVERS_MISC_SUPPORT 39eb6b458cSPo Liu #define CONFIG_SPL_NAND_SUPPORT 40eb6b458cSPo Liu #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 41eb6b458cSPo Liu #define CONFIG_SPL_COMMON_INIT_DDR 42eb6b458cSPo Liu #define CONFIG_SPL_MAX_SIZE (128 << 10) 43eb6b458cSPo Liu #define CONFIG_SPL_TEXT_BASE 0xf8f81000 44eb6b458cSPo Liu #define CONFIG_SYS_MPC85XX_NO_RESETVEC 45e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10) 46eb6b458cSPo Liu #define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000) 47eb6b458cSPo Liu #define CONFIG_SYS_NAND_U_BOOT_START (0x11000000) 48eb6b458cSPo Liu #define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10) 49eb6b458cSPo Liu #elif defined(CONFIG_SPL_BUILD) 50eb6b458cSPo Liu #define CONFIG_SPL_INIT_MINIMAL 51eb6b458cSPo Liu #define CONFIG_SPL_SERIAL_SUPPORT 52eb6b458cSPo Liu #define CONFIG_SPL_NAND_SUPPORT 53eb6b458cSPo Liu #define CONFIG_SPL_NAND_MINIMAL 54eb6b458cSPo Liu #define CONFIG_SPL_FLUSH_IMAGE 55eb6b458cSPo Liu #define CONFIG_SPL_TEXT_BASE 0xff800000 56eb6b458cSPo Liu #define CONFIG_SPL_MAX_SIZE 8192 57eb6b458cSPo Liu #define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10) 58eb6b458cSPo Liu #define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000 59eb6b458cSPo Liu #define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000 60eb6b458cSPo Liu #define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10) 61eb6b458cSPo Liu #endif 62eb6b458cSPo Liu #define CONFIG_SPL_PAD_TO 0x20000 63eb6b458cSPo Liu #define CONFIG_TPL_PAD_TO 0x20000 64eb6b458cSPo Liu #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 65eb6b458cSPo Liu #define CONFIG_SYS_TEXT_BASE 0x11001000 66eb6b458cSPo Liu #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" 67eb6b458cSPo Liu #endif 68eb6b458cSPo Liu 69a8d9758dSMingkai Hu #ifndef CONFIG_SYS_TEXT_BASE 70e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE 0xeff40000 71a8d9758dSMingkai Hu #endif 72a8d9758dSMingkai Hu 73a8d9758dSMingkai Hu #ifndef CONFIG_RESET_VECTOR_ADDRESS 74a8d9758dSMingkai Hu #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 75a8d9758dSMingkai Hu #endif 76a8d9758dSMingkai Hu 77eb6b458cSPo Liu #ifdef CONFIG_SPL_BUILD 78eb6b458cSPo Liu #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 79eb6b458cSPo Liu #else 80eb6b458cSPo Liu #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 81eb6b458cSPo Liu #endif 82eb6b458cSPo Liu 83eb6b458cSPo Liu #ifdef CONFIG_SPL_BUILD 84eb6b458cSPo Liu #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 85a8d9758dSMingkai Hu #endif 86a8d9758dSMingkai Hu 87a8d9758dSMingkai Hu /* High Level Configuration Options */ 88a8d9758dSMingkai Hu #define CONFIG_BOOKE /* BOOKE */ 89a8d9758dSMingkai Hu #define CONFIG_E500 /* BOOKE e500 family */ 90a8d9758dSMingkai Hu #define CONFIG_FSL_IFC /* Enable IFC Support */ 91a8d9758dSMingkai Hu #define CONFIG_SYS_HAS_SERDES /* common SERDES init code */ 92a8d9758dSMingkai Hu 93a8d9758dSMingkai Hu #define CONFIG_PCI /* Enable PCI/PCIE */ 94a8d9758dSMingkai Hu #ifdef CONFIG_PCI 95a8d9758dSMingkai Hu #define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */ 96a8d9758dSMingkai Hu #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 97a8d9758dSMingkai Hu #define CONFIG_PCI_INDIRECT_BRIDGE 98a8d9758dSMingkai Hu #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */ 99a8d9758dSMingkai Hu #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 100a8d9758dSMingkai Hu 101a8d9758dSMingkai Hu #define CONFIG_CMD_NET 102a8d9758dSMingkai Hu #define CONFIG_CMD_PCI 103a8d9758dSMingkai Hu 104a8d9758dSMingkai Hu #define CONFIG_E1000 105a8d9758dSMingkai Hu 106a8d9758dSMingkai Hu /* 107a8d9758dSMingkai Hu * PCI Windows 108a8d9758dSMingkai Hu * Memory space is mapped 1-1, but I/O space must start from 0. 109a8d9758dSMingkai Hu */ 110a8d9758dSMingkai Hu /* controller 1, Slot 1, tgtid 1, Base address a000 */ 111a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_NAME "Slot 1" 112a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 113a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 114a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 115a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ 116a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000 117a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 118a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 119a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull 120a8d9758dSMingkai Hu 121a8d9758dSMingkai Hu #define CONFIG_PCI_PNP /* do pci plug-and-play */ 122a8d9758dSMingkai Hu 123a8d9758dSMingkai Hu #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 124a8d9758dSMingkai Hu #define CONFIG_DOS_PARTITION 125a8d9758dSMingkai Hu #endif 126a8d9758dSMingkai Hu 127a8d9758dSMingkai Hu #define CONFIG_FSL_LAW /* Use common FSL init code */ 128a8d9758dSMingkai Hu #define CONFIG_TSEC_ENET 129a8d9758dSMingkai Hu #define CONFIG_ENV_OVERWRITE 130a8d9758dSMingkai Hu 131a8d9758dSMingkai Hu #define CONFIG_DDR_CLK_FREQ 100000000 132a8d9758dSMingkai Hu #define CONFIG_SYS_CLK_FREQ 66666666 133a8d9758dSMingkai Hu 134a8d9758dSMingkai Hu #define CONFIG_HWCONFIG 135a8d9758dSMingkai Hu 136a8d9758dSMingkai Hu /* 137a8d9758dSMingkai Hu * These can be toggled for performance analysis, otherwise use default. 138a8d9758dSMingkai Hu */ 139a8d9758dSMingkai Hu #define CONFIG_L2_CACHE /* toggle L2 cache */ 140a8d9758dSMingkai Hu #define CONFIG_BTB /* toggle branch predition */ 141a8d9758dSMingkai Hu 142a8d9758dSMingkai Hu #define CONFIG_ADDR_STREAMING /* toggle addr streaming */ 143a8d9758dSMingkai Hu 144a8d9758dSMingkai Hu #define CONFIG_ENABLE_36BIT_PHYS 145a8d9758dSMingkai Hu 146a8d9758dSMingkai Hu #define CONFIG_ADDR_MAP 1 147a8d9758dSMingkai Hu #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */ 148a8d9758dSMingkai Hu 149a8d9758dSMingkai Hu #define CONFIG_SYS_MEMTEST_START 0x00200000 150a8d9758dSMingkai Hu #define CONFIG_SYS_MEMTEST_END 0x00400000 151a8d9758dSMingkai Hu #define CONFIG_PANIC_HANG 152a8d9758dSMingkai Hu 153a8d9758dSMingkai Hu /* DDR Setup */ 1545614e71bSYork Sun #define CONFIG_SYS_FSL_DDR3 155a8d9758dSMingkai Hu #define CONFIG_DDR_SPD 156a8d9758dSMingkai Hu #define CONFIG_SYS_SPD_BUS_NUM 0 157a8d9758dSMingkai Hu #define SPD_EEPROM_ADDRESS 0x50 158a8d9758dSMingkai Hu #define CONFIG_SYS_DDR_RAW_TIMING 159a8d9758dSMingkai Hu 160a8d9758dSMingkai Hu /* DDR ECC Setup*/ 161a8d9758dSMingkai Hu #define CONFIG_DDR_ECC 162a8d9758dSMingkai Hu #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 163a8d9758dSMingkai Hu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 164a8d9758dSMingkai Hu 165a8d9758dSMingkai Hu #define CONFIG_SYS_SDRAM_SIZE 512 166a8d9758dSMingkai Hu #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 167a8d9758dSMingkai Hu #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 168a8d9758dSMingkai Hu 169a8d9758dSMingkai Hu #define CONFIG_DIMM_SLOTS_PER_CTLR 1 170a8d9758dSMingkai Hu #define CONFIG_CHIP_SELECTS_PER_CTRL 1 171a8d9758dSMingkai Hu 172a8d9758dSMingkai Hu #define CONFIG_SYS_CCSRBAR 0xffe00000 173a8d9758dSMingkai Hu #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 174a8d9758dSMingkai Hu 175a8d9758dSMingkai Hu /* Platform SRAM setting */ 176a8d9758dSMingkai Hu #define CONFIG_SYS_PLATFORM_SRAM_BASE 0xffb00000 177a8d9758dSMingkai Hu #define CONFIG_SYS_PLATFORM_SRAM_BASE_PHYS \ 178a8d9758dSMingkai Hu (0xf00000000ull | CONFIG_SYS_PLATFORM_SRAM_BASE) 179a8d9758dSMingkai Hu #define CONFIG_SYS_PLATFORM_SRAM_SIZE (512 << 10) 180a8d9758dSMingkai Hu 181eb6b458cSPo Liu #ifdef CONFIG_SPL_BUILD 182eb6b458cSPo Liu #define CONFIG_SYS_NO_FLASH 183eb6b458cSPo Liu #endif 184eb6b458cSPo Liu 185a8d9758dSMingkai Hu /* 186a8d9758dSMingkai Hu * IFC Definitions 187a8d9758dSMingkai Hu */ 188a8d9758dSMingkai Hu /* NOR Flash on IFC */ 189a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_BASE 0xec000000 190a8d9758dSMingkai Hu #define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */ 191a8d9758dSMingkai Hu 192a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) 193a8d9758dSMingkai Hu 194a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS } 195a8d9758dSMingkai Hu #define CONFIG_SYS_MAX_FLASH_BANKS 1 196a8d9758dSMingkai Hu 197a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_QUIET_TEST 198a8d9758dSMingkai Hu #define CONFIG_FLASH_SHOW_PROGRESS 45 199a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* in ms */ 200a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* in ms */ 201a8d9758dSMingkai Hu 202a8d9758dSMingkai Hu /* 16Bit NOR Flash - S29GL512S10TFI01 */ 203a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 204a8d9758dSMingkai Hu CSPR_PORT_SIZE_16 | \ 205a8d9758dSMingkai Hu CSPR_MSEL_NOR | \ 206a8d9758dSMingkai Hu CSPR_V) 207a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_AMASK IFC_AMASK(64*1024*1024) 208a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(4) 209ac2785c6SPo Liu 210a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 211a8d9758dSMingkai Hu FTIM0_NOR_TEADC(0x5) | \ 212a8d9758dSMingkai Hu FTIM0_NOR_TEAHC(0x5)) 213ac2785c6SPo Liu #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 214ac2785c6SPo Liu FTIM1_NOR_TRAD_NOR(0x1A) |\ 215ac2785c6SPo Liu FTIM1_NOR_TSEQRAD_NOR(0x13)) 216a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 217a8d9758dSMingkai Hu FTIM2_NOR_TCH(0x4) | \ 218ac2785c6SPo Liu FTIM2_NOR_TWPH(0x0E) | \ 219a8d9758dSMingkai Hu FTIM2_NOR_TWP(0x1c)) 220a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_FTIM3 0x0 221a8d9758dSMingkai Hu 222a8d9758dSMingkai Hu /* CFI for NOR Flash */ 223a8d9758dSMingkai Hu #define CONFIG_FLASH_CFI_DRIVER 224a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_CFI 225a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_EMPTY_INFO 226a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 227a8d9758dSMingkai Hu 228a8d9758dSMingkai Hu /* NAND Flash on IFC */ 229a8d9758dSMingkai Hu #define CONFIG_NAND_FSL_IFC 230a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_BASE 0xff800000 231a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull 232a8d9758dSMingkai Hu 233a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 234a8d9758dSMingkai Hu 235a8d9758dSMingkai Hu #define CONFIG_SYS_MAX_NAND_DEVICE 1 236a8d9758dSMingkai Hu #define CONFIG_MTD_NAND_VERIFY_WRITE 237a8d9758dSMingkai Hu #define CONFIG_CMD_NAND 238eb6b458cSPo Liu #define CONFIG_SYS_NAND_BLOCK_SIZE (1024 * 1024) 239a8d9758dSMingkai Hu 240a8d9758dSMingkai Hu /* 8Bit NAND Flash - K9F1G08U0B */ 241a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 242a8d9758dSMingkai Hu | CSPR_PORT_SIZE_8 \ 243a8d9758dSMingkai Hu | CSPR_MSEL_NAND \ 244a8d9758dSMingkai Hu | CSPR_V) 245a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 246affd520fSPrabhakar Kushwaha #define CONFIG_SYS_NAND_OOBSIZE 0x00000280 /* 640b */ 247a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 248a8d9758dSMingkai Hu | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 249a8d9758dSMingkai Hu | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 250affd520fSPrabhakar Kushwaha | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \ 251affd520fSPrabhakar Kushwaha | CSOR_NAND_PGS_8K /* Page Size = 8K */ \ 252affd520fSPrabhakar Kushwaha | CSOR_NAND_SPRZ_CSOR_EXT /*oob in csor_ext*/\ 253affd520fSPrabhakar Kushwaha | CSOR_NAND_PB(128)) /*128 Pages Per Block*/ 254a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x01) | \ 255a8d9758dSMingkai Hu FTIM0_NAND_TWP(0x0c) | \ 256a8d9758dSMingkai Hu FTIM0_NAND_TWCHT(0x08) | \ 257a8d9758dSMingkai Hu FTIM0_NAND_TWH(0x06)) 258a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x28) | \ 259a8d9758dSMingkai Hu FTIM1_NAND_TWBE(0x1d) | \ 260a8d9758dSMingkai Hu FTIM1_NAND_TRR(0x08) | \ 261a8d9758dSMingkai Hu FTIM1_NAND_TRP(0x0c)) 262a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0c) | \ 263a8d9758dSMingkai Hu FTIM2_NAND_TREH(0x0a) | \ 264a8d9758dSMingkai Hu FTIM2_NAND_TWHRE(0x18)) 265a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_FTIM3 (FTIM3_NAND_TWW(0x04)) 266a8d9758dSMingkai Hu 267a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_DDR_LAW 11 268a8d9758dSMingkai Hu 269a8d9758dSMingkai Hu /* Set up IFC registers for boot location NOR/NAND */ 270eb6b458cSPo Liu #ifdef CONFIG_NAND 271eb6b458cSPo Liu #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 272eb6b458cSPo Liu #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 273eb6b458cSPo Liu #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 274eb6b458cSPo Liu #define CONFIG_SYS_CSOR0_EXT CONFIG_SYS_NAND_OOBSIZE 275eb6b458cSPo Liu #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 276eb6b458cSPo Liu #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 277eb6b458cSPo Liu #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 278eb6b458cSPo Liu #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 279eb6b458cSPo Liu #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR 280eb6b458cSPo Liu #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 281eb6b458cSPo Liu #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 282eb6b458cSPo Liu #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 283eb6b458cSPo Liu #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 284eb6b458cSPo Liu #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 285eb6b458cSPo Liu #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 286eb6b458cSPo Liu #else 287a8d9758dSMingkai Hu #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR 288a8d9758dSMingkai Hu #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 289a8d9758dSMingkai Hu #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 290a8d9758dSMingkai Hu #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 291a8d9758dSMingkai Hu #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 292a8d9758dSMingkai Hu #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 293a8d9758dSMingkai Hu #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 294a8d9758dSMingkai Hu #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR 295a8d9758dSMingkai Hu #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK 296a8d9758dSMingkai Hu #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR 297affd520fSPrabhakar Kushwaha #define CONFIG_SYS_CSOR1_EXT CONFIG_SYS_NAND_OOBSIZE 298a8d9758dSMingkai Hu #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0 299a8d9758dSMingkai Hu #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1 300a8d9758dSMingkai Hu #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2 301a8d9758dSMingkai Hu #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3 302eb6b458cSPo Liu #endif 303a8d9758dSMingkai Hu 304a8d9758dSMingkai Hu /* CPLD on IFC, selected by CS2 */ 305a8d9758dSMingkai Hu #define CONFIG_SYS_CPLD_BASE 0xffdf0000 306a8d9758dSMingkai Hu #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull \ 307a8d9758dSMingkai Hu | CONFIG_SYS_CPLD_BASE) 308a8d9758dSMingkai Hu 309a8d9758dSMingkai Hu #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \ 310a8d9758dSMingkai Hu | CSPR_PORT_SIZE_8 \ 311a8d9758dSMingkai Hu | CSPR_MSEL_GPCM \ 312a8d9758dSMingkai Hu | CSPR_V) 313a8d9758dSMingkai Hu #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024) 314a8d9758dSMingkai Hu #define CONFIG_SYS_CSOR2 0x0 315a8d9758dSMingkai Hu /* CPLD Timing parameters for IFC CS2 */ 316a8d9758dSMingkai Hu #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 317a8d9758dSMingkai Hu FTIM0_GPCM_TEADC(0x0e) | \ 318a8d9758dSMingkai Hu FTIM0_GPCM_TEAHC(0x0e)) 319a8d9758dSMingkai Hu #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ 320a8d9758dSMingkai Hu FTIM1_GPCM_TRAD(0x1f)) 321a8d9758dSMingkai Hu #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ 322*de519163SShaohui Xie FTIM2_GPCM_TCH(0x8) | \ 323a8d9758dSMingkai Hu FTIM2_GPCM_TWP(0x1f)) 324a8d9758dSMingkai Hu #define CONFIG_SYS_CS2_FTIM3 0x0 325a8d9758dSMingkai Hu 326a8d9758dSMingkai Hu #if defined(CONFIG_RAMBOOT_SPIFLASH) 327a8d9758dSMingkai Hu #define CONFIG_SYS_RAMBOOT 328a8d9758dSMingkai Hu #define CONFIG_SYS_EXTRA_ENV_RELOC 329a8d9758dSMingkai Hu #endif 330a8d9758dSMingkai Hu 331a8d9758dSMingkai Hu #define CONFIG_BOARD_EARLY_INIT_R 332a8d9758dSMingkai Hu 333a8d9758dSMingkai Hu #define CONFIG_SYS_INIT_RAM_LOCK 334a8d9758dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 335a8d9758dSMingkai Hu #define CONFIG_SYS_INIT_RAM_END 0x00004000 336a8d9758dSMingkai Hu 337a8d9758dSMingkai Hu #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END \ 338a8d9758dSMingkai Hu - GENERATED_GBL_DATA_SIZE) 339a8d9758dSMingkai Hu #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 340a8d9758dSMingkai Hu 3419307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 342eb6b458cSPo Liu #define CONFIG_SYS_MALLOC_LEN (2 * 1024 * 1024) 343eb6b458cSPo Liu 344eb6b458cSPo Liu /* 345eb6b458cSPo Liu * Config the L2 Cache as L2 SRAM 346eb6b458cSPo Liu */ 347eb6b458cSPo Liu #if defined(CONFIG_SPL_BUILD) 348eb6b458cSPo Liu #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH) 349eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 350eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 351eb6b458cSPo Liu #define CONFIG_SYS_L2_SIZE (256 << 10) 352eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 353eb6b458cSPo Liu #define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000 354eb6b458cSPo Liu #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 128 * 1024) 355eb6b458cSPo Liu #define CONFIG_SPL_RELOC_STACK_SIZE (32 << 10) 356eb6b458cSPo Liu #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 160 * 1024) 357eb6b458cSPo Liu #define CONFIG_SPL_RELOC_MALLOC_SIZE (96 << 10) 358eb6b458cSPo Liu #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024) 359eb6b458cSPo Liu #elif defined(CONFIG_NAND) 360eb6b458cSPo Liu #ifdef CONFIG_TPL_BUILD 361eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 362eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 363eb6b458cSPo Liu #define CONFIG_SYS_L2_SIZE (256 << 10) 364eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 365eb6b458cSPo Liu #define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000 366eb6b458cSPo Liu #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024) 367eb6b458cSPo Liu #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024) 368eb6b458cSPo Liu #define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10) 369eb6b458cSPo Liu #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024) 370eb6b458cSPo Liu #else 371eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 372eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 373eb6b458cSPo Liu #define CONFIG_SYS_L2_SIZE (256 << 10) 374eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 375eb6b458cSPo Liu #define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x3000) 376eb6b458cSPo Liu #define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF) 377eb6b458cSPo Liu #endif 378eb6b458cSPo Liu #endif 379eb6b458cSPo Liu #endif 380a8d9758dSMingkai Hu 381a8d9758dSMingkai Hu /* Serial Port */ 382a8d9758dSMingkai Hu #define CONFIG_CONS_INDEX 1 383a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550 384a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550_SERIAL 385a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550_REG_SIZE 1 386a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 387a8d9758dSMingkai Hu 388eb6b458cSPo Liu #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL) 389eb6b458cSPo Liu #define CONFIG_NS16550_MIN_FUNCTIONS 390eb6b458cSPo Liu #endif 391eb6b458cSPo Liu 392a8d9758dSMingkai Hu #define CONFIG_SERIAL_MULTI /* Enable both serial ports */ 393a8d9758dSMingkai Hu #define CONFIG_SYS_CONSOLE_IS_IN_ENV 394a8d9758dSMingkai Hu 395a8d9758dSMingkai Hu #define CONFIG_SYS_BAUDRATE_TABLE \ 396a8d9758dSMingkai Hu {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 397a8d9758dSMingkai Hu 398a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 399a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 400a8d9758dSMingkai Hu 401a8d9758dSMingkai Hu /* Use the HUSH parser */ 402a8d9758dSMingkai Hu #define CONFIG_SYS_HUSH_PARSER 403a8d9758dSMingkai Hu 404a8d9758dSMingkai Hu /* 405a8d9758dSMingkai Hu * Pass open firmware flat tree 406a8d9758dSMingkai Hu */ 407a8d9758dSMingkai Hu #define CONFIG_OF_LIBFDT 408a8d9758dSMingkai Hu #define CONFIG_OF_BOARD_SETUP 409a8d9758dSMingkai Hu #define CONFIG_OF_STDOUT_VIA_ALIAS 410a8d9758dSMingkai Hu 411a8d9758dSMingkai Hu /* new uImage format support */ 412a8d9758dSMingkai Hu #define CONFIG_FIT 413a8d9758dSMingkai Hu #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */ 414a8d9758dSMingkai Hu 415a8d9758dSMingkai Hu #define CONFIG_SYS_I2C 416a8d9758dSMingkai Hu #define CONFIG_SYS_I2C_FSL 417a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C_SPEED 400000 418a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C2_SPEED 400000 419a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 420a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 421a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 422a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 423a8d9758dSMingkai Hu 424a8d9758dSMingkai Hu /* I2C EEPROM */ 425a8d9758dSMingkai Hu /* enable read and write access to EEPROM */ 426a8d9758dSMingkai Hu #define CONFIG_CMD_EEPROM 427a8d9758dSMingkai Hu #define CONFIG_SYS_I2C_MULTI_EEPROMS 428a8d9758dSMingkai Hu #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 429a8d9758dSMingkai Hu #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 430a8d9758dSMingkai Hu #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 431a8d9758dSMingkai Hu 432a8d9758dSMingkai Hu #define CONFIG_CMD_I2C 433a8d9758dSMingkai Hu 434a8d9758dSMingkai Hu /* eSPI - Enhanced SPI */ 435a8d9758dSMingkai Hu #define CONFIG_FSL_ESPI 436a8d9758dSMingkai Hu #define CONFIG_SPI_FLASH 437a8d9758dSMingkai Hu #define CONFIG_SPI_FLASH_SPANSION 438a8d9758dSMingkai Hu #define CONFIG_SPI_FLASH_EON 439a8d9758dSMingkai Hu #define CONFIG_CMD_SF 440a8d9758dSMingkai Hu #define CONFIG_SF_DEFAULT_SPEED 10000000 441a8d9758dSMingkai Hu #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0 442a8d9758dSMingkai Hu 443a8d9758dSMingkai Hu #ifdef CONFIG_TSEC_ENET 444a8d9758dSMingkai Hu #define CONFIG_NET_MULTI 445a8d9758dSMingkai Hu #define CONFIG_MII /* MII PHY management */ 446a8d9758dSMingkai Hu #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */ 447a8d9758dSMingkai Hu #define CONFIG_TSEC1 1 448a8d9758dSMingkai Hu #define CONFIG_TSEC1_NAME "eTSEC1" 449a8d9758dSMingkai Hu #define CONFIG_TSEC2 1 450a8d9758dSMingkai Hu #define CONFIG_TSEC2_NAME "eTSEC2" 451a8d9758dSMingkai Hu 452a8d9758dSMingkai Hu /* Default mode is RGMII mode */ 453a8d9758dSMingkai Hu #define TSEC1_PHY_ADDR 0 454a8d9758dSMingkai Hu #define TSEC2_PHY_ADDR 2 455a8d9758dSMingkai Hu 456a8d9758dSMingkai Hu #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 457a8d9758dSMingkai Hu #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 458a8d9758dSMingkai Hu 459a8d9758dSMingkai Hu #define CONFIG_ETHPRIME "eTSEC1" 460a8d9758dSMingkai Hu 461a8d9758dSMingkai Hu #define CONFIG_PHY_GIGE 462a8d9758dSMingkai Hu #endif /* CONFIG_TSEC_ENET */ 463a8d9758dSMingkai Hu 464a8d9758dSMingkai Hu /* 465a8d9758dSMingkai Hu * Environment 466a8d9758dSMingkai Hu */ 467a8d9758dSMingkai Hu #if defined(CONFIG_SYS_RAMBOOT) 468a8d9758dSMingkai Hu #if defined(CONFIG_RAMBOOT_SPIFLASH) 469a8d9758dSMingkai Hu #define CONFIG_ENV_IS_IN_SPI_FLASH 470a8d9758dSMingkai Hu #define CONFIG_ENV_SPI_BUS 0 471a8d9758dSMingkai Hu #define CONFIG_ENV_SPI_CS 0 472a8d9758dSMingkai Hu #define CONFIG_ENV_SPI_MAX_HZ 10000000 473a8d9758dSMingkai Hu #define CONFIG_ENV_SPI_MODE 0 474a8d9758dSMingkai Hu #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 475a8d9758dSMingkai Hu #define CONFIG_ENV_SECT_SIZE 0x10000 476a8d9758dSMingkai Hu #define CONFIG_ENV_SIZE 0x2000 477a8d9758dSMingkai Hu #endif 478eb6b458cSPo Liu #elif defined(CONFIG_NAND) 479eb6b458cSPo Liu #define CONFIG_ENV_IS_IN_NAND 480eb6b458cSPo Liu #ifdef CONFIG_TPL_BUILD 481eb6b458cSPo Liu #define CONFIG_ENV_SIZE 0x2000 482eb6b458cSPo Liu #define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10)) 483eb6b458cSPo Liu #else 484eb6b458cSPo Liu #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 485eb6b458cSPo Liu #define CONFIG_ENV_RANGE CONFIG_ENV_SIZE 486eb6b458cSPo Liu #endif 487eb6b458cSPo Liu #define CONFIG_ENV_OFFSET CONFIG_SYS_NAND_BLOCK_SIZE 488a8d9758dSMingkai Hu #else 489a8d9758dSMingkai Hu #define CONFIG_ENV_IS_IN_FLASH 490a8d9758dSMingkai Hu #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 491a8d9758dSMingkai Hu #define CONFIG_ENV_SIZE 0x2000 492a8d9758dSMingkai Hu #define CONFIG_ENV_SECT_SIZE 0x20000 493a8d9758dSMingkai Hu #endif 494a8d9758dSMingkai Hu 495a8d9758dSMingkai Hu #define CONFIG_LOADS_ECHO 496a8d9758dSMingkai Hu #define CONFIG_SYS_LOADS_BAUD_CHANGE 497a8d9758dSMingkai Hu 498a8d9758dSMingkai Hu /* 499a8d9758dSMingkai Hu * Command line configuration. 500a8d9758dSMingkai Hu */ 501a8d9758dSMingkai Hu #include <config_cmd_default.h> 502a8d9758dSMingkai Hu 503a8d9758dSMingkai Hu #define CONFIG_CMD_ERRATA 504a8d9758dSMingkai Hu #define CONFIG_CMD_ELF 505a8d9758dSMingkai Hu #define CONFIG_CMD_IRQ 506a8d9758dSMingkai Hu #define CONFIG_CMD_MII 507a8d9758dSMingkai Hu #define CONFIG_CMD_PING 508a8d9758dSMingkai Hu #define CONFIG_CMD_SETEXPR 509a8d9758dSMingkai Hu #define CONFIG_CMD_REGINFO 510a8d9758dSMingkai Hu 511a8d9758dSMingkai Hu /* 512a8d9758dSMingkai Hu * Miscellaneous configurable options 513a8d9758dSMingkai Hu */ 514a8d9758dSMingkai Hu #define CONFIG_SYS_LONGHELP /* undef to save memory */ 515a8d9758dSMingkai Hu #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 516a8d9758dSMingkai Hu #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 517a8d9758dSMingkai Hu #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 518a8d9758dSMingkai Hu 519a8d9758dSMingkai Hu #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 520a8d9758dSMingkai Hu #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) 521a8d9758dSMingkai Hu /* Print Buffer Size */ 522a8d9758dSMingkai Hu #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 523a8d9758dSMingkai Hu #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */ 524a8d9758dSMingkai Hu 525a8d9758dSMingkai Hu /* 526a8d9758dSMingkai Hu * For booting Linux, the board info and command line data 527a8d9758dSMingkai Hu * have to be in the first 64 MB of memory, since this is 528a8d9758dSMingkai Hu * the maximum mapped by the Linux kernel during initialization. 529a8d9758dSMingkai Hu */ 530a8d9758dSMingkai Hu #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */ 531a8d9758dSMingkai Hu #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 532a8d9758dSMingkai Hu 533a8d9758dSMingkai Hu /* 534a8d9758dSMingkai Hu * Environment Configuration 535a8d9758dSMingkai Hu */ 536a8d9758dSMingkai Hu 537a8d9758dSMingkai Hu #ifdef CONFIG_TSEC_ENET 538a8d9758dSMingkai Hu #define CONFIG_HAS_ETH0 539a8d9758dSMingkai Hu #define CONFIG_HAS_ETH1 540a8d9758dSMingkai Hu #endif 541a8d9758dSMingkai Hu 542a8d9758dSMingkai Hu #define CONFIG_ROOTPATH "/opt/nfsroot" 543a8d9758dSMingkai Hu #define CONFIG_BOOTFILE "uImage" 544a8d9758dSMingkai Hu #define CONFIG_UBOOTPATH u-boot.bin/* U-Boot image on TFTP server */ 545a8d9758dSMingkai Hu 546a8d9758dSMingkai Hu /* default location for tftp and bootm */ 547a8d9758dSMingkai Hu #define CONFIG_LOADADDR 1000000 548a8d9758dSMingkai Hu 549a8d9758dSMingkai Hu #define CONFIG_BOOTDELAY -1 /* -1 disables auto-boot */ 550a8d9758dSMingkai Hu 551a8d9758dSMingkai Hu #define CONFIG_BAUDRATE 115200 552a8d9758dSMingkai Hu 5539c25ee6dSPo Liu #define CONFIG_DEF_HWCONFIG fsl_ddr:ecc=on 5549c25ee6dSPo Liu 555a8d9758dSMingkai Hu #define CONFIG_EXTRA_ENV_SETTINGS \ 556a8d9758dSMingkai Hu "hwconfig=" __stringify(CONFIG_DEF_HWCONFIG) "\0" \ 557a8d9758dSMingkai Hu "netdev=eth0\0" \ 558a8d9758dSMingkai Hu "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 559a8d9758dSMingkai Hu "loadaddr=1000000\0" \ 560a8d9758dSMingkai Hu "consoledev=ttyS0\0" \ 561a8d9758dSMingkai Hu "ramdiskaddr=2000000\0" \ 562a8d9758dSMingkai Hu "ramdiskfile=rootfs.ext2.gz.uboot\0" \ 563a8d9758dSMingkai Hu "fdtaddr=c00000\0" \ 564a8d9758dSMingkai Hu "fdtfile=name/of/device-tree.dtb\0" \ 565a8d9758dSMingkai Hu "othbootargs=ramdisk_size=600000\0" \ 566a8d9758dSMingkai Hu 567a8d9758dSMingkai Hu #define CONFIG_RAMBOOTCOMMAND \ 568a8d9758dSMingkai Hu "setenv bootargs root=/dev/ram rw " \ 569a8d9758dSMingkai Hu "console=$consoledev,$baudrate $othbootargs; " \ 570a8d9758dSMingkai Hu "tftp $ramdiskaddr $ramdiskfile;" \ 571a8d9758dSMingkai Hu "tftp $loadaddr $bootfile;" \ 572a8d9758dSMingkai Hu "tftp $fdtaddr $fdtfile;" \ 573a8d9758dSMingkai Hu "bootm $loadaddr $ramdiskaddr $fdtaddr" 574a8d9758dSMingkai Hu 575a8d9758dSMingkai Hu #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND 576a8d9758dSMingkai Hu 577a8d9758dSMingkai Hu #endif /* __CONFIG_H */ 578