xref: /rk3399_rockchip-uboot/include/configs/C29XPCIE.h (revision affd520f8ce506eab96e66ad525c4807871e2981)
1a8d9758dSMingkai Hu /*
2a8d9758dSMingkai Hu  * Copyright 2013 Freescale Semiconductor, Inc.
3a8d9758dSMingkai Hu  *
43aab0cd8SYork Sun  * SPDX-License-Identifier:	GPL-2.0+
5a8d9758dSMingkai Hu  */
6a8d9758dSMingkai Hu 
7a8d9758dSMingkai Hu /*
8a8d9758dSMingkai Hu  * C29XPCIE board configuration file
9a8d9758dSMingkai Hu  */
10a8d9758dSMingkai Hu 
11a8d9758dSMingkai Hu #ifndef __CONFIG_H
12a8d9758dSMingkai Hu #define __CONFIG_H
13a8d9758dSMingkai Hu 
14a8d9758dSMingkai Hu #define CONFIG_PHYS_64BIT
15a8d9758dSMingkai Hu 
16a8d9758dSMingkai Hu #ifdef CONFIG_C29XPCIE
17a8d9758dSMingkai Hu #define CONFIG_PPC_C29X
18a8d9758dSMingkai Hu #endif
19a8d9758dSMingkai Hu 
20a8d9758dSMingkai Hu #ifdef CONFIG_SPIFLASH
21a8d9758dSMingkai Hu #define CONFIG_RAMBOOT_SPIFLASH
22a8d9758dSMingkai Hu #define CONFIG_SYS_TEXT_BASE		0x11000000
23a8d9758dSMingkai Hu #define CONFIG_RESET_VECTOR_ADDRESS	0x1107fffc
24a8d9758dSMingkai Hu #endif
25a8d9758dSMingkai Hu 
26a8d9758dSMingkai Hu #ifndef CONFIG_SYS_TEXT_BASE
27a8d9758dSMingkai Hu #define CONFIG_SYS_TEXT_BASE		0xeff80000
28a8d9758dSMingkai Hu #endif
29a8d9758dSMingkai Hu 
30a8d9758dSMingkai Hu #ifndef CONFIG_RESET_VECTOR_ADDRESS
31a8d9758dSMingkai Hu #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
32a8d9758dSMingkai Hu #endif
33a8d9758dSMingkai Hu 
34a8d9758dSMingkai Hu #ifndef CONFIG_SYS_MONITOR_BASE
35a8d9758dSMingkai Hu #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
36a8d9758dSMingkai Hu #endif
37a8d9758dSMingkai Hu 
38a8d9758dSMingkai Hu /* High Level Configuration Options */
39a8d9758dSMingkai Hu #define CONFIG_BOOKE			/* BOOKE */
40a8d9758dSMingkai Hu #define CONFIG_E500			/* BOOKE e500 family */
41a8d9758dSMingkai Hu #define CONFIG_MPC85xx
42a8d9758dSMingkai Hu #define CONFIG_FSL_IFC			/* Enable IFC Support */
43a8d9758dSMingkai Hu #define CONFIG_SYS_HAS_SERDES		/* common SERDES init code */
44a8d9758dSMingkai Hu 
45a8d9758dSMingkai Hu #define CONFIG_PCI			/* Enable PCI/PCIE */
46a8d9758dSMingkai Hu #ifdef CONFIG_PCI
47a8d9758dSMingkai Hu #define CONFIG_PCIE1			/* PCIE controler 1 (slot 1) */
48a8d9758dSMingkai Hu #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
49a8d9758dSMingkai Hu #define CONFIG_PCI_INDIRECT_BRIDGE
50a8d9758dSMingkai Hu #define CONFIG_FSL_PCIE_RESET		/* need PCIe reset errata */
51a8d9758dSMingkai Hu #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
52a8d9758dSMingkai Hu 
53a8d9758dSMingkai Hu #define CONFIG_CMD_NET
54a8d9758dSMingkai Hu #define CONFIG_CMD_PCI
55a8d9758dSMingkai Hu 
56a8d9758dSMingkai Hu #define CONFIG_E1000
57a8d9758dSMingkai Hu 
58a8d9758dSMingkai Hu /*
59a8d9758dSMingkai Hu  * PCI Windows
60a8d9758dSMingkai Hu  * Memory space is mapped 1-1, but I/O space must start from 0.
61a8d9758dSMingkai Hu  */
62a8d9758dSMingkai Hu /* controller 1, Slot 1, tgtid 1, Base address a000 */
63a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_NAME		"Slot 1"
64a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
65a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
66a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
67a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000	/* 256M */
68a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc00000
69a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
70a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
71a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_PHYS	0xfffc00000ull
72a8d9758dSMingkai Hu 
73a8d9758dSMingkai Hu #define CONFIG_PCI_PNP			/* do pci plug-and-play */
74a8d9758dSMingkai Hu 
75a8d9758dSMingkai Hu #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
76a8d9758dSMingkai Hu #define CONFIG_DOS_PARTITION
77a8d9758dSMingkai Hu #endif
78a8d9758dSMingkai Hu 
79a8d9758dSMingkai Hu #define CONFIG_FSL_LAW			/* Use common FSL init code */
80a8d9758dSMingkai Hu #define CONFIG_TSEC_ENET
81a8d9758dSMingkai Hu #define CONFIG_ENV_OVERWRITE
82a8d9758dSMingkai Hu 
83a8d9758dSMingkai Hu #define CONFIG_DDR_CLK_FREQ	100000000
84a8d9758dSMingkai Hu #define CONFIG_SYS_CLK_FREQ	66666666
85a8d9758dSMingkai Hu 
86a8d9758dSMingkai Hu #define CONFIG_HWCONFIG
87a8d9758dSMingkai Hu 
88a8d9758dSMingkai Hu /*
89a8d9758dSMingkai Hu  * These can be toggled for performance analysis, otherwise use default.
90a8d9758dSMingkai Hu  */
91a8d9758dSMingkai Hu #define CONFIG_L2_CACHE			/* toggle L2 cache */
92a8d9758dSMingkai Hu #define CONFIG_BTB			/* toggle branch predition */
93a8d9758dSMingkai Hu 
94a8d9758dSMingkai Hu #define CONFIG_ADDR_STREAMING		/* toggle addr streaming */
95a8d9758dSMingkai Hu 
96a8d9758dSMingkai Hu #define CONFIG_ENABLE_36BIT_PHYS
97a8d9758dSMingkai Hu 
98a8d9758dSMingkai Hu #define CONFIG_ADDR_MAP			1
99a8d9758dSMingkai Hu #define CONFIG_SYS_NUM_ADDR_MAP		16	/* number of TLB1 entries */
100a8d9758dSMingkai Hu 
101a8d9758dSMingkai Hu #define CONFIG_SYS_MEMTEST_START	0x00200000
102a8d9758dSMingkai Hu #define CONFIG_SYS_MEMTEST_END		0x00400000
103a8d9758dSMingkai Hu #define CONFIG_PANIC_HANG
104a8d9758dSMingkai Hu 
105a8d9758dSMingkai Hu /* DDR Setup */
106a8d9758dSMingkai Hu #define CONFIG_FSL_DDR3
107a8d9758dSMingkai Hu #define CONFIG_DDR_SPD
108a8d9758dSMingkai Hu #define CONFIG_SYS_SPD_BUS_NUM		0
109a8d9758dSMingkai Hu #define SPD_EEPROM_ADDRESS		0x50
110a8d9758dSMingkai Hu #define CONFIG_SYS_DDR_RAW_TIMING
111a8d9758dSMingkai Hu 
112a8d9758dSMingkai Hu /* DDR ECC Setup*/
113a8d9758dSMingkai Hu #define CONFIG_DDR_ECC
114a8d9758dSMingkai Hu #define CONFIG_MEM_INIT_VALUE		0xDeadBeef
115a8d9758dSMingkai Hu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
116a8d9758dSMingkai Hu 
117a8d9758dSMingkai Hu #define CONFIG_SYS_SDRAM_SIZE		512
118a8d9758dSMingkai Hu #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
119a8d9758dSMingkai Hu #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
120a8d9758dSMingkai Hu 
121a8d9758dSMingkai Hu #define CONFIG_DIMM_SLOTS_PER_CTLR	1
122a8d9758dSMingkai Hu #define CONFIG_CHIP_SELECTS_PER_CTRL	1
123a8d9758dSMingkai Hu 
124a8d9758dSMingkai Hu #define CONFIG_SYS_CCSRBAR		0xffe00000
125a8d9758dSMingkai Hu #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
126a8d9758dSMingkai Hu 
127a8d9758dSMingkai Hu /* Platform SRAM setting  */
128a8d9758dSMingkai Hu #define CONFIG_SYS_PLATFORM_SRAM_BASE	0xffb00000
129a8d9758dSMingkai Hu #define CONFIG_SYS_PLATFORM_SRAM_BASE_PHYS \
130a8d9758dSMingkai Hu 			(0xf00000000ull | CONFIG_SYS_PLATFORM_SRAM_BASE)
131a8d9758dSMingkai Hu #define CONFIG_SYS_PLATFORM_SRAM_SIZE	(512 << 10)
132a8d9758dSMingkai Hu 
133a8d9758dSMingkai Hu /*
134a8d9758dSMingkai Hu  * IFC Definitions
135a8d9758dSMingkai Hu  */
136a8d9758dSMingkai Hu /* NOR Flash on IFC */
137a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_BASE		0xec000000
138a8d9758dSMingkai Hu #define CONFIG_SYS_MAX_FLASH_SECT	512	/* 64M */
139a8d9758dSMingkai Hu 
140a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
141a8d9758dSMingkai Hu 
142a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE_PHYS }
143a8d9758dSMingkai Hu #define CONFIG_SYS_MAX_FLASH_BANKS	1
144a8d9758dSMingkai Hu 
145a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_QUIET_TEST
146a8d9758dSMingkai Hu #define CONFIG_FLASH_SHOW_PROGRESS	45
147a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* in ms */
148a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* in ms */
149a8d9758dSMingkai Hu 
150a8d9758dSMingkai Hu /* 16Bit NOR Flash - S29GL512S10TFI01 */
151a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
152a8d9758dSMingkai Hu 				CSPR_PORT_SIZE_16 | \
153a8d9758dSMingkai Hu 				CSPR_MSEL_NOR | \
154a8d9758dSMingkai Hu 				CSPR_V)
155a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(64*1024*1024)
156a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_CSOR	CSOR_NOR_ADM_SHIFT(4)
157ac2785c6SPo Liu 
158a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x4) | \
159a8d9758dSMingkai Hu 				FTIM0_NOR_TEADC(0x5) | \
160a8d9758dSMingkai Hu 				FTIM0_NOR_TEAHC(0x5))
161ac2785c6SPo Liu #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
162ac2785c6SPo Liu 				FTIM1_NOR_TRAD_NOR(0x1A) |\
163ac2785c6SPo Liu 				FTIM1_NOR_TSEQRAD_NOR(0x13))
164a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x4) | \
165a8d9758dSMingkai Hu 				FTIM2_NOR_TCH(0x4) | \
166ac2785c6SPo Liu 				FTIM2_NOR_TWPH(0x0E) | \
167a8d9758dSMingkai Hu 				FTIM2_NOR_TWP(0x1c))
168a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_FTIM3	0x0
169a8d9758dSMingkai Hu 
170a8d9758dSMingkai Hu /* CFI for NOR Flash */
171a8d9758dSMingkai Hu #define CONFIG_FLASH_CFI_DRIVER
172a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_CFI
173a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_EMPTY_INFO
174a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
175a8d9758dSMingkai Hu 
176a8d9758dSMingkai Hu /* NAND Flash on IFC */
177a8d9758dSMingkai Hu #define CONFIG_NAND_FSL_IFC
178a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_BASE		0xff800000
179a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_BASE_PHYS	0xfff800000ull
180a8d9758dSMingkai Hu 
181a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
182a8d9758dSMingkai Hu 
183a8d9758dSMingkai Hu #define CONFIG_SYS_MAX_NAND_DEVICE	1
184a8d9758dSMingkai Hu #define CONFIG_MTD_NAND_VERIFY_WRITE
185a8d9758dSMingkai Hu #define CONFIG_CMD_NAND
186a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
187a8d9758dSMingkai Hu 
188a8d9758dSMingkai Hu /* 8Bit NAND Flash - K9F1G08U0B */
189a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
190a8d9758dSMingkai Hu 				| CSPR_PORT_SIZE_8 \
191a8d9758dSMingkai Hu 				| CSPR_MSEL_NAND \
192a8d9758dSMingkai Hu 				| CSPR_V)
193a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
194*affd520fSPrabhakar Kushwaha #define CONFIG_SYS_NAND_OOBSIZE	0x00000280	/* 640b */
195a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_CSOR	(CSOR_NAND_ECC_ENC_EN	/* ECC on encode */ \
196a8d9758dSMingkai Hu 				| CSOR_NAND_ECC_DEC_EN	/* ECC on decode */ \
197a8d9758dSMingkai Hu 				| CSOR_NAND_ECC_MODE_4	/* 4-bit ECC */ \
198*affd520fSPrabhakar Kushwaha 				| CSOR_NAND_RAL_3	/* RAL = 3 Bytes */ \
199*affd520fSPrabhakar Kushwaha 				| CSOR_NAND_PGS_8K	/* Page Size = 8K */ \
200*affd520fSPrabhakar Kushwaha 				| CSOR_NAND_SPRZ_CSOR_EXT /*oob in csor_ext*/\
201*affd520fSPrabhakar Kushwaha 				| CSOR_NAND_PB(128))	/*128 Pages Per Block*/
202a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_FTIM0	(FTIM0_NAND_TCCST(0x01) | \
203a8d9758dSMingkai Hu 				FTIM0_NAND_TWP(0x0c)   | \
204a8d9758dSMingkai Hu 				FTIM0_NAND_TWCHT(0x08) | \
205a8d9758dSMingkai Hu 				FTIM0_NAND_TWH(0x06))
206a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_FTIM1	(FTIM1_NAND_TADLE(0x28) | \
207a8d9758dSMingkai Hu 				FTIM1_NAND_TWBE(0x1d)  | \
208a8d9758dSMingkai Hu 				FTIM1_NAND_TRR(0x08)   | \
209a8d9758dSMingkai Hu 				FTIM1_NAND_TRP(0x0c))
210a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_FTIM2	(FTIM2_NAND_TRAD(0x0c) | \
211a8d9758dSMingkai Hu 				FTIM2_NAND_TREH(0x0a) | \
212a8d9758dSMingkai Hu 				FTIM2_NAND_TWHRE(0x18))
213a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_FTIM3	(FTIM3_NAND_TWW(0x04))
214a8d9758dSMingkai Hu 
215a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_DDR_LAW		11
216a8d9758dSMingkai Hu 
217a8d9758dSMingkai Hu /* Set up IFC registers for boot location NOR/NAND */
218a8d9758dSMingkai Hu #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR_CSPR
219a8d9758dSMingkai Hu #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
220a8d9758dSMingkai Hu #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
221a8d9758dSMingkai Hu #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
222a8d9758dSMingkai Hu #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
223a8d9758dSMingkai Hu #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
224a8d9758dSMingkai Hu #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
225a8d9758dSMingkai Hu #define CONFIG_SYS_CSPR1		CONFIG_SYS_NAND_CSPR
226a8d9758dSMingkai Hu #define CONFIG_SYS_AMASK1		CONFIG_SYS_NAND_AMASK
227a8d9758dSMingkai Hu #define CONFIG_SYS_CSOR1		CONFIG_SYS_NAND_CSOR
228*affd520fSPrabhakar Kushwaha #define CONFIG_SYS_CSOR1_EXT		CONFIG_SYS_NAND_OOBSIZE
229a8d9758dSMingkai Hu #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NAND_FTIM0
230a8d9758dSMingkai Hu #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NAND_FTIM1
231a8d9758dSMingkai Hu #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NAND_FTIM2
232a8d9758dSMingkai Hu #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NAND_FTIM3
233a8d9758dSMingkai Hu 
234a8d9758dSMingkai Hu /* CPLD on IFC, selected by CS2 */
235a8d9758dSMingkai Hu #define CONFIG_SYS_CPLD_BASE		0xffdf0000
236a8d9758dSMingkai Hu #define CONFIG_SYS_CPLD_BASE_PHYS	(0xf00000000ull \
237a8d9758dSMingkai Hu 					| CONFIG_SYS_CPLD_BASE)
238a8d9758dSMingkai Hu 
239a8d9758dSMingkai Hu #define CONFIG_SYS_CSPR2	(CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
240a8d9758dSMingkai Hu 				| CSPR_PORT_SIZE_8 \
241a8d9758dSMingkai Hu 				| CSPR_MSEL_GPCM \
242a8d9758dSMingkai Hu 				| CSPR_V)
243a8d9758dSMingkai Hu #define CONFIG_SYS_AMASK2	IFC_AMASK(64*1024)
244a8d9758dSMingkai Hu #define CONFIG_SYS_CSOR2	0x0
245a8d9758dSMingkai Hu /* CPLD Timing parameters for IFC CS2 */
246a8d9758dSMingkai Hu #define CONFIG_SYS_CS2_FTIM0	(FTIM0_GPCM_TACSE(0x0e) | \
247a8d9758dSMingkai Hu 				FTIM0_GPCM_TEADC(0x0e) | \
248a8d9758dSMingkai Hu 				FTIM0_GPCM_TEAHC(0x0e))
249a8d9758dSMingkai Hu #define CONFIG_SYS_CS2_FTIM1	(FTIM1_GPCM_TACO(0x0e) | \
250a8d9758dSMingkai Hu 				FTIM1_GPCM_TRAD(0x1f))
251a8d9758dSMingkai Hu #define CONFIG_SYS_CS2_FTIM2	(FTIM2_GPCM_TCS(0x0e) | \
252a8d9758dSMingkai Hu 				FTIM2_GPCM_TCH(0x0) | \
253a8d9758dSMingkai Hu 				FTIM2_GPCM_TWP(0x1f))
254a8d9758dSMingkai Hu #define CONFIG_SYS_CS2_FTIM3	0x0
255a8d9758dSMingkai Hu 
256a8d9758dSMingkai Hu #if defined(CONFIG_RAMBOOT_SPIFLASH)
257a8d9758dSMingkai Hu #define CONFIG_SYS_RAMBOOT
258a8d9758dSMingkai Hu #define CONFIG_SYS_EXTRA_ENV_RELOC
259a8d9758dSMingkai Hu #endif
260a8d9758dSMingkai Hu 
261a8d9758dSMingkai Hu #define CONFIG_BOARD_EARLY_INIT_R
262a8d9758dSMingkai Hu 
263a8d9758dSMingkai Hu #define CONFIG_SYS_INIT_RAM_LOCK
264a8d9758dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000
265a8d9758dSMingkai Hu #define CONFIG_SYS_INIT_RAM_END		0x00004000
266a8d9758dSMingkai Hu 
267a8d9758dSMingkai Hu #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END \
268a8d9758dSMingkai Hu 						- GENERATED_GBL_DATA_SIZE)
269a8d9758dSMingkai Hu #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
270a8d9758dSMingkai Hu 
271a8d9758dSMingkai Hu #define CONFIG_SYS_MONITOR_LEN		(512 * 1024)
272a8d9758dSMingkai Hu #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)
273a8d9758dSMingkai Hu 
274a8d9758dSMingkai Hu /* Serial Port */
275a8d9758dSMingkai Hu #define CONFIG_CONS_INDEX	1
276a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550
277a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550_SERIAL
278a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550_REG_SIZE	1
279a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
280a8d9758dSMingkai Hu 
281a8d9758dSMingkai Hu #define CONFIG_SERIAL_MULTI		/* Enable both serial ports */
282a8d9758dSMingkai Hu #define CONFIG_SYS_CONSOLE_IS_IN_ENV
283a8d9758dSMingkai Hu 
284a8d9758dSMingkai Hu #define CONFIG_SYS_BAUDRATE_TABLE	\
285a8d9758dSMingkai Hu 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
286a8d9758dSMingkai Hu 
287a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
288a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
289a8d9758dSMingkai Hu 
290a8d9758dSMingkai Hu /* Use the HUSH parser */
291a8d9758dSMingkai Hu #define CONFIG_SYS_HUSH_PARSER
292a8d9758dSMingkai Hu 
293a8d9758dSMingkai Hu /*
294a8d9758dSMingkai Hu  * Pass open firmware flat tree
295a8d9758dSMingkai Hu  */
296a8d9758dSMingkai Hu #define CONFIG_OF_LIBFDT
297a8d9758dSMingkai Hu #define CONFIG_OF_BOARD_SETUP
298a8d9758dSMingkai Hu #define CONFIG_OF_STDOUT_VIA_ALIAS
299a8d9758dSMingkai Hu 
300a8d9758dSMingkai Hu /* new uImage format support */
301a8d9758dSMingkai Hu #define CONFIG_FIT
302a8d9758dSMingkai Hu #define CONFIG_FIT_VERBOSE	/* enable fit_format_{error,warning}() */
303a8d9758dSMingkai Hu 
304a8d9758dSMingkai Hu #define CONFIG_SYS_I2C
305a8d9758dSMingkai Hu #define CONFIG_SYS_I2C_FSL
306a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C_SPEED	400000
307a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C2_SPEED	400000
308a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
309a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
310a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
311a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
312a8d9758dSMingkai Hu 
313a8d9758dSMingkai Hu /* I2C EEPROM */
314a8d9758dSMingkai Hu /* enable read and write access to EEPROM */
315a8d9758dSMingkai Hu #define CONFIG_CMD_EEPROM
316a8d9758dSMingkai Hu #define CONFIG_SYS_I2C_MULTI_EEPROMS
317a8d9758dSMingkai Hu #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
318a8d9758dSMingkai Hu #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
319a8d9758dSMingkai Hu #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
320a8d9758dSMingkai Hu 
321a8d9758dSMingkai Hu #define CONFIG_CMD_I2C
322a8d9758dSMingkai Hu 
323a8d9758dSMingkai Hu /* eSPI - Enhanced SPI */
324a8d9758dSMingkai Hu #define CONFIG_FSL_ESPI
325a8d9758dSMingkai Hu #define CONFIG_SPI_FLASH
326a8d9758dSMingkai Hu #define CONFIG_SPI_FLASH_SPANSION
327a8d9758dSMingkai Hu #define CONFIG_SPI_FLASH_EON
328a8d9758dSMingkai Hu #define CONFIG_CMD_SF
329a8d9758dSMingkai Hu #define CONFIG_SF_DEFAULT_SPEED		10000000
330a8d9758dSMingkai Hu #define CONFIG_SF_DEFAULT_MODE		SPI_MODE_0
331a8d9758dSMingkai Hu 
332a8d9758dSMingkai Hu #ifdef CONFIG_TSEC_ENET
333a8d9758dSMingkai Hu #define CONFIG_NET_MULTI
334a8d9758dSMingkai Hu #define CONFIG_MII			/* MII PHY management */
335a8d9758dSMingkai Hu #define CONFIG_MII_DEFAULT_TSEC	1	/* Allow unregistered phys */
336a8d9758dSMingkai Hu #define CONFIG_TSEC1		1
337a8d9758dSMingkai Hu #define CONFIG_TSEC1_NAME	"eTSEC1"
338a8d9758dSMingkai Hu #define CONFIG_TSEC2		1
339a8d9758dSMingkai Hu #define CONFIG_TSEC2_NAME	"eTSEC2"
340a8d9758dSMingkai Hu 
341a8d9758dSMingkai Hu /* Default mode is RGMII mode */
342a8d9758dSMingkai Hu #define TSEC1_PHY_ADDR		0
343a8d9758dSMingkai Hu #define TSEC2_PHY_ADDR		2
344a8d9758dSMingkai Hu 
345a8d9758dSMingkai Hu #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
346a8d9758dSMingkai Hu #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
347a8d9758dSMingkai Hu 
348a8d9758dSMingkai Hu #define CONFIG_ETHPRIME		"eTSEC1"
349a8d9758dSMingkai Hu 
350a8d9758dSMingkai Hu #define CONFIG_PHY_GIGE
351a8d9758dSMingkai Hu #endif	/* CONFIG_TSEC_ENET */
352a8d9758dSMingkai Hu 
353a8d9758dSMingkai Hu /*
354a8d9758dSMingkai Hu  * Environment
355a8d9758dSMingkai Hu  */
356a8d9758dSMingkai Hu #if defined(CONFIG_SYS_RAMBOOT)
357a8d9758dSMingkai Hu #if defined(CONFIG_RAMBOOT_SPIFLASH)
358a8d9758dSMingkai Hu #define CONFIG_ENV_IS_IN_SPI_FLASH
359a8d9758dSMingkai Hu #define CONFIG_ENV_SPI_BUS	0
360a8d9758dSMingkai Hu #define CONFIG_ENV_SPI_CS	0
361a8d9758dSMingkai Hu #define CONFIG_ENV_SPI_MAX_HZ	10000000
362a8d9758dSMingkai Hu #define CONFIG_ENV_SPI_MODE	0
363a8d9758dSMingkai Hu #define CONFIG_ENV_OFFSET	0x100000	/* 1MB */
364a8d9758dSMingkai Hu #define CONFIG_ENV_SECT_SIZE	0x10000
365a8d9758dSMingkai Hu #define CONFIG_ENV_SIZE		0x2000
366a8d9758dSMingkai Hu #endif
367a8d9758dSMingkai Hu #else
368a8d9758dSMingkai Hu #define CONFIG_ENV_IS_IN_FLASH
369a8d9758dSMingkai Hu #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
370a8d9758dSMingkai Hu #define CONFIG_ENV_ADDR	0xfff80000
371a8d9758dSMingkai Hu #else
372a8d9758dSMingkai Hu #define CONFIG_ENV_ADDR	(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
373a8d9758dSMingkai Hu #endif
374a8d9758dSMingkai Hu #define CONFIG_ENV_SIZE		0x2000
375a8d9758dSMingkai Hu #define CONFIG_ENV_SECT_SIZE	0x20000
376a8d9758dSMingkai Hu #endif
377a8d9758dSMingkai Hu 
378a8d9758dSMingkai Hu #define CONFIG_LOADS_ECHO
379a8d9758dSMingkai Hu #define CONFIG_SYS_LOADS_BAUD_CHANGE
380a8d9758dSMingkai Hu 
381a8d9758dSMingkai Hu /*
382a8d9758dSMingkai Hu  * Command line configuration.
383a8d9758dSMingkai Hu  */
384a8d9758dSMingkai Hu #include <config_cmd_default.h>
385a8d9758dSMingkai Hu 
386a8d9758dSMingkai Hu #define CONFIG_CMD_ERRATA
387a8d9758dSMingkai Hu #define CONFIG_CMD_ELF
388a8d9758dSMingkai Hu #define CONFIG_CMD_IRQ
389a8d9758dSMingkai Hu #define CONFIG_CMD_MII
390a8d9758dSMingkai Hu #define CONFIG_CMD_PING
391a8d9758dSMingkai Hu #define CONFIG_CMD_SETEXPR
392a8d9758dSMingkai Hu #define CONFIG_CMD_REGINFO
393a8d9758dSMingkai Hu 
394a8d9758dSMingkai Hu /*
395a8d9758dSMingkai Hu  * Miscellaneous configurable options
396a8d9758dSMingkai Hu  */
397a8d9758dSMingkai Hu #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
398a8d9758dSMingkai Hu #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
399a8d9758dSMingkai Hu #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
400a8d9758dSMingkai Hu #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
401a8d9758dSMingkai Hu 
402a8d9758dSMingkai Hu #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
403a8d9758dSMingkai Hu #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
404a8d9758dSMingkai Hu 						/* Print Buffer Size */
405a8d9758dSMingkai Hu #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
406a8d9758dSMingkai Hu #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
407a8d9758dSMingkai Hu 
408a8d9758dSMingkai Hu /*
409a8d9758dSMingkai Hu  * For booting Linux, the board info and command line data
410a8d9758dSMingkai Hu  * have to be in the first 64 MB of memory, since this is
411a8d9758dSMingkai Hu  * the maximum mapped by the Linux kernel during initialization.
412a8d9758dSMingkai Hu  */
413a8d9758dSMingkai Hu #define CONFIG_SYS_BOOTMAPSZ	(64 << 20) /* Initial Memory map for Linux */
414a8d9758dSMingkai Hu #define CONFIG_SYS_BOOTM_LEN	(64 << 20) /* Increase max gunzip size */
415a8d9758dSMingkai Hu 
416a8d9758dSMingkai Hu /*
417a8d9758dSMingkai Hu  * Environment Configuration
418a8d9758dSMingkai Hu  */
419a8d9758dSMingkai Hu 
420a8d9758dSMingkai Hu #ifdef CONFIG_TSEC_ENET
421a8d9758dSMingkai Hu #define CONFIG_HAS_ETH0
422a8d9758dSMingkai Hu #define CONFIG_HAS_ETH1
423a8d9758dSMingkai Hu #endif
424a8d9758dSMingkai Hu 
425a8d9758dSMingkai Hu #define CONFIG_ROOTPATH		"/opt/nfsroot"
426a8d9758dSMingkai Hu #define CONFIG_BOOTFILE		"uImage"
427a8d9758dSMingkai Hu #define CONFIG_UBOOTPATH	u-boot.bin/* U-Boot image on TFTP server */
428a8d9758dSMingkai Hu 
429a8d9758dSMingkai Hu /* default location for tftp and bootm */
430a8d9758dSMingkai Hu #define CONFIG_LOADADDR		1000000
431a8d9758dSMingkai Hu 
432a8d9758dSMingkai Hu #define CONFIG_BOOTDELAY	-1	/* -1 disables auto-boot */
433a8d9758dSMingkai Hu 
434a8d9758dSMingkai Hu #define CONFIG_BAUDRATE		115200
435a8d9758dSMingkai Hu 
4369c25ee6dSPo Liu #define CONFIG_DEF_HWCONFIG	fsl_ddr:ecc=on
4379c25ee6dSPo Liu 
438a8d9758dSMingkai Hu #define	CONFIG_EXTRA_ENV_SETTINGS				\
439a8d9758dSMingkai Hu 	"hwconfig=" __stringify(CONFIG_DEF_HWCONFIG)  "\0"	\
440a8d9758dSMingkai Hu 	"netdev=eth0\0"						\
441a8d9758dSMingkai Hu 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
442a8d9758dSMingkai Hu 	"loadaddr=1000000\0"				\
443a8d9758dSMingkai Hu 	"consoledev=ttyS0\0"				\
444a8d9758dSMingkai Hu 	"ramdiskaddr=2000000\0"				\
445a8d9758dSMingkai Hu 	"ramdiskfile=rootfs.ext2.gz.uboot\0"		\
446a8d9758dSMingkai Hu 	"fdtaddr=c00000\0"				\
447a8d9758dSMingkai Hu 	"fdtfile=name/of/device-tree.dtb\0"			\
448a8d9758dSMingkai Hu 	"othbootargs=ramdisk_size=600000\0"		\
449a8d9758dSMingkai Hu 
450a8d9758dSMingkai Hu #define CONFIG_RAMBOOTCOMMAND			\
451a8d9758dSMingkai Hu 	"setenv bootargs root=/dev/ram rw "	\
452a8d9758dSMingkai Hu 	"console=$consoledev,$baudrate $othbootargs; "	\
453a8d9758dSMingkai Hu 	"tftp $ramdiskaddr $ramdiskfile;"	\
454a8d9758dSMingkai Hu 	"tftp $loadaddr $bootfile;"		\
455a8d9758dSMingkai Hu 	"tftp $fdtaddr $fdtfile;"		\
456a8d9758dSMingkai Hu 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
457a8d9758dSMingkai Hu 
458a8d9758dSMingkai Hu #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
459a8d9758dSMingkai Hu 
460a8d9758dSMingkai Hu #endif	/* __CONFIG_H */
461