xref: /rk3399_rockchip-uboot/include/configs/C29XPCIE.h (revision 76f1f38816d8763b51e5f1d6ca099a88aa1fd077)
1a8d9758dSMingkai Hu /*
2a8d9758dSMingkai Hu  * Copyright 2013 Freescale Semiconductor, Inc.
3a8d9758dSMingkai Hu  *
43aab0cd8SYork Sun  * SPDX-License-Identifier:	GPL-2.0+
5a8d9758dSMingkai Hu  */
6a8d9758dSMingkai Hu 
7a8d9758dSMingkai Hu /*
8a8d9758dSMingkai Hu  * C29XPCIE board configuration file
9a8d9758dSMingkai Hu  */
10a8d9758dSMingkai Hu 
11a8d9758dSMingkai Hu #ifndef __CONFIG_H
12a8d9758dSMingkai Hu #define __CONFIG_H
13a8d9758dSMingkai Hu 
149a7eeb9cSChunhe Lan #define CONFIG_DISPLAY_BOARDINFO
15a8d9758dSMingkai Hu 
16a8d9758dSMingkai Hu #ifdef CONFIG_C29XPCIE
17a8d9758dSMingkai Hu #define CONFIG_PPC_C29X
18a8d9758dSMingkai Hu #endif
19a8d9758dSMingkai Hu 
20a8d9758dSMingkai Hu #ifdef CONFIG_SPIFLASH
21a8d9758dSMingkai Hu #define CONFIG_RAMBOOT_SPIFLASH
22a8d9758dSMingkai Hu #define CONFIG_SYS_TEXT_BASE		0x11000000
23e222b1f3SPrabhakar Kushwaha #define CONFIG_RESET_VECTOR_ADDRESS	0x110bfffc
24a8d9758dSMingkai Hu #endif
25a8d9758dSMingkai Hu 
26eb6b458cSPo Liu #ifdef CONFIG_NAND
27eb6b458cSPo Liu #ifdef CONFIG_TPL_BUILD
28eb6b458cSPo Liu #define CONFIG_SPL_NAND_BOOT
29eb6b458cSPo Liu #define CONFIG_SPL_FLUSH_IMAGE
30*76f1f388SSimon Glass #define CONFIG_TPL_ENV_SUPPORT
31eb6b458cSPo Liu #define CONFIG_SPL_NAND_INIT
32*76f1f388SSimon Glass #define CONFIG_TPL_SERIAL_SUPPORT
33*76f1f388SSimon Glass #define CONFIG_TPL_LIBGENERIC_SUPPORT
34*76f1f388SSimon Glass #define CONFIG_TPL_LIBCOMMON_SUPPORT
35*76f1f388SSimon Glass #define CONFIG_TPL_I2C_SUPPORT
36*76f1f388SSimon Glass #define CONFIG_TPL_DRIVERS_MISC_SUPPORT
37*76f1f388SSimon Glass #define CONFIG_TPL_NAND_SUPPORT
38*76f1f388SSimon Glass #define CONFIG_TPL_MPC8XXX_INIT_DDR_SUPPORT
39eb6b458cSPo Liu #define CONFIG_SPL_COMMON_INIT_DDR
40eb6b458cSPo Liu #define CONFIG_SPL_MAX_SIZE		(128 << 10)
41eb6b458cSPo Liu #define CONFIG_SPL_TEXT_BASE		0xf8f81000
42eb6b458cSPo Liu #define CONFIG_SYS_MPC85XX_NO_RESETVEC
43e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE	(832 << 10)
44eb6b458cSPo Liu #define CONFIG_SYS_NAND_U_BOOT_DST	(0x11000000)
45eb6b458cSPo Liu #define CONFIG_SYS_NAND_U_BOOT_START	(0x11000000)
46eb6b458cSPo Liu #define CONFIG_SYS_NAND_U_BOOT_OFFS	((128 + 128) << 10)
47eb6b458cSPo Liu #elif defined(CONFIG_SPL_BUILD)
48eb6b458cSPo Liu #define CONFIG_SPL_INIT_MINIMAL
49eb6b458cSPo Liu #define CONFIG_SPL_SERIAL_SUPPORT
50eb6b458cSPo Liu #define CONFIG_SPL_NAND_SUPPORT
51eb6b458cSPo Liu #define CONFIG_SPL_NAND_MINIMAL
52eb6b458cSPo Liu #define CONFIG_SPL_FLUSH_IMAGE
53eb6b458cSPo Liu #define CONFIG_SPL_TEXT_BASE		0xff800000
54eb6b458cSPo Liu #define CONFIG_SPL_MAX_SIZE		8192
55eb6b458cSPo Liu #define CONFIG_SYS_NAND_U_BOOT_SIZE	(128 << 10)
56eb6b458cSPo Liu #define CONFIG_SYS_NAND_U_BOOT_DST	0xf8f80000
57eb6b458cSPo Liu #define CONFIG_SYS_NAND_U_BOOT_START	0xf8f80000
58eb6b458cSPo Liu #define CONFIG_SYS_NAND_U_BOOT_OFFS	(128 << 10)
59eb6b458cSPo Liu #endif
60eb6b458cSPo Liu #define CONFIG_SPL_PAD_TO		0x20000
61eb6b458cSPo Liu #define CONFIG_TPL_PAD_TO		0x20000
62eb6b458cSPo Liu #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
63eb6b458cSPo Liu #define CONFIG_SYS_TEXT_BASE		0x11001000
64eb6b458cSPo Liu #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
65eb6b458cSPo Liu #endif
66eb6b458cSPo Liu 
67a8d9758dSMingkai Hu #ifndef CONFIG_SYS_TEXT_BASE
68e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE		0xeff40000
69a8d9758dSMingkai Hu #endif
70a8d9758dSMingkai Hu 
71a8d9758dSMingkai Hu #ifndef CONFIG_RESET_VECTOR_ADDRESS
72a8d9758dSMingkai Hu #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
73a8d9758dSMingkai Hu #endif
74a8d9758dSMingkai Hu 
75eb6b458cSPo Liu #ifdef CONFIG_SPL_BUILD
76eb6b458cSPo Liu #define CONFIG_SYS_MONITOR_BASE	CONFIG_SPL_TEXT_BASE
77eb6b458cSPo Liu #else
78eb6b458cSPo Liu #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
79eb6b458cSPo Liu #endif
80eb6b458cSPo Liu 
81eb6b458cSPo Liu #ifdef CONFIG_SPL_BUILD
82eb6b458cSPo Liu #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
83a8d9758dSMingkai Hu #endif
84a8d9758dSMingkai Hu 
85a8d9758dSMingkai Hu /* High Level Configuration Options */
86a8d9758dSMingkai Hu #define CONFIG_BOOKE			/* BOOKE */
87a8d9758dSMingkai Hu #define CONFIG_E500			/* BOOKE e500 family */
88a8d9758dSMingkai Hu #define CONFIG_FSL_IFC			/* Enable IFC Support */
89737537efSRuchika Gupta #define CONFIG_FSL_CAAM			/* Enable SEC/CAAM */
90a8d9758dSMingkai Hu #define CONFIG_SYS_HAS_SERDES		/* common SERDES init code */
91a8d9758dSMingkai Hu 
92a8d9758dSMingkai Hu #define CONFIG_PCI			/* Enable PCI/PCIE */
93a8d9758dSMingkai Hu #ifdef CONFIG_PCI
94b38eaec5SRobert P. J. Day #define CONFIG_PCIE1			/* PCIE controller 1 (slot 1) */
95a8d9758dSMingkai Hu #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
96a8d9758dSMingkai Hu #define CONFIG_PCI_INDIRECT_BRIDGE
97a8d9758dSMingkai Hu #define CONFIG_FSL_PCIE_RESET		/* need PCIe reset errata */
98a8d9758dSMingkai Hu #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
99a8d9758dSMingkai Hu 
100a8d9758dSMingkai Hu #define CONFIG_CMD_PCI
101a8d9758dSMingkai Hu 
102a8d9758dSMingkai Hu /*
103a8d9758dSMingkai Hu  * PCI Windows
104a8d9758dSMingkai Hu  * Memory space is mapped 1-1, but I/O space must start from 0.
105a8d9758dSMingkai Hu  */
106a8d9758dSMingkai Hu /* controller 1, Slot 1, tgtid 1, Base address a000 */
107a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_NAME		"Slot 1"
108a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
109a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
110a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
111a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000	/* 256M */
112a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc00000
113a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
114a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
115a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_PHYS	0xfffc00000ull
116a8d9758dSMingkai Hu 
117a8d9758dSMingkai Hu #define CONFIG_PCI_PNP			/* do pci plug-and-play */
118a8d9758dSMingkai Hu 
119a8d9758dSMingkai Hu #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
120a8d9758dSMingkai Hu #define CONFIG_DOS_PARTITION
121a8d9758dSMingkai Hu #endif
122a8d9758dSMingkai Hu 
123a8d9758dSMingkai Hu #define CONFIG_FSL_LAW			/* Use common FSL init code */
124a8d9758dSMingkai Hu #define CONFIG_TSEC_ENET
125a8d9758dSMingkai Hu #define CONFIG_ENV_OVERWRITE
126a8d9758dSMingkai Hu 
127a8d9758dSMingkai Hu #define CONFIG_DDR_CLK_FREQ	100000000
128a8d9758dSMingkai Hu #define CONFIG_SYS_CLK_FREQ	66666666
129a8d9758dSMingkai Hu 
130a8d9758dSMingkai Hu #define CONFIG_HWCONFIG
131a8d9758dSMingkai Hu 
132a8d9758dSMingkai Hu /*
133a8d9758dSMingkai Hu  * These can be toggled for performance analysis, otherwise use default.
134a8d9758dSMingkai Hu  */
135a8d9758dSMingkai Hu #define CONFIG_L2_CACHE			/* toggle L2 cache */
136a8d9758dSMingkai Hu #define CONFIG_BTB			/* toggle branch predition */
137a8d9758dSMingkai Hu 
138a8d9758dSMingkai Hu #define CONFIG_ADDR_STREAMING		/* toggle addr streaming */
139a8d9758dSMingkai Hu 
140a8d9758dSMingkai Hu #define CONFIG_ENABLE_36BIT_PHYS
141a8d9758dSMingkai Hu 
142a8d9758dSMingkai Hu #define CONFIG_ADDR_MAP			1
143a8d9758dSMingkai Hu #define CONFIG_SYS_NUM_ADDR_MAP		16	/* number of TLB1 entries */
144a8d9758dSMingkai Hu 
145a8d9758dSMingkai Hu #define CONFIG_SYS_MEMTEST_START	0x00200000
146a8d9758dSMingkai Hu #define CONFIG_SYS_MEMTEST_END		0x00400000
147a8d9758dSMingkai Hu #define CONFIG_PANIC_HANG
148a8d9758dSMingkai Hu 
149a8d9758dSMingkai Hu /* DDR Setup */
1505614e71bSYork Sun #define CONFIG_SYS_FSL_DDR3
151a8d9758dSMingkai Hu #define CONFIG_DDR_SPD
152a8d9758dSMingkai Hu #define CONFIG_SYS_SPD_BUS_NUM		0
153a8d9758dSMingkai Hu #define SPD_EEPROM_ADDRESS		0x50
154a8d9758dSMingkai Hu #define CONFIG_SYS_DDR_RAW_TIMING
155a8d9758dSMingkai Hu 
156a8d9758dSMingkai Hu /* DDR ECC Setup*/
157a8d9758dSMingkai Hu #define CONFIG_DDR_ECC
158a8d9758dSMingkai Hu #define CONFIG_MEM_INIT_VALUE		0xDeadBeef
159a8d9758dSMingkai Hu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
160a8d9758dSMingkai Hu 
161a8d9758dSMingkai Hu #define CONFIG_SYS_SDRAM_SIZE		512
162a8d9758dSMingkai Hu #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
163a8d9758dSMingkai Hu #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
164a8d9758dSMingkai Hu 
165a8d9758dSMingkai Hu #define CONFIG_DIMM_SLOTS_PER_CTLR	1
166a8d9758dSMingkai Hu #define CONFIG_CHIP_SELECTS_PER_CTRL	1
167a8d9758dSMingkai Hu 
168a8d9758dSMingkai Hu #define CONFIG_SYS_CCSRBAR		0xffe00000
169a8d9758dSMingkai Hu #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
170a8d9758dSMingkai Hu 
171a8d9758dSMingkai Hu /* Platform SRAM setting  */
172a8d9758dSMingkai Hu #define CONFIG_SYS_PLATFORM_SRAM_BASE	0xffb00000
173a8d9758dSMingkai Hu #define CONFIG_SYS_PLATFORM_SRAM_BASE_PHYS \
174a8d9758dSMingkai Hu 			(0xf00000000ull | CONFIG_SYS_PLATFORM_SRAM_BASE)
175a8d9758dSMingkai Hu #define CONFIG_SYS_PLATFORM_SRAM_SIZE	(512 << 10)
176a8d9758dSMingkai Hu 
177eb6b458cSPo Liu #ifdef CONFIG_SPL_BUILD
178eb6b458cSPo Liu #define CONFIG_SYS_NO_FLASH
179eb6b458cSPo Liu #endif
180eb6b458cSPo Liu 
181a8d9758dSMingkai Hu /*
182a8d9758dSMingkai Hu  * IFC Definitions
183a8d9758dSMingkai Hu  */
184a8d9758dSMingkai Hu /* NOR Flash on IFC */
185a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_BASE		0xec000000
186a8d9758dSMingkai Hu #define CONFIG_SYS_MAX_FLASH_SECT	512	/* 64M */
187a8d9758dSMingkai Hu 
188a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
189a8d9758dSMingkai Hu 
190a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE_PHYS }
191a8d9758dSMingkai Hu #define CONFIG_SYS_MAX_FLASH_BANKS	1
192a8d9758dSMingkai Hu 
193a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_QUIET_TEST
194a8d9758dSMingkai Hu #define CONFIG_FLASH_SHOW_PROGRESS	45
195a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* in ms */
196a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* in ms */
197a8d9758dSMingkai Hu 
198a8d9758dSMingkai Hu /* 16Bit NOR Flash - S29GL512S10TFI01 */
199a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
200a8d9758dSMingkai Hu 				CSPR_PORT_SIZE_16 | \
201a8d9758dSMingkai Hu 				CSPR_MSEL_NOR | \
202a8d9758dSMingkai Hu 				CSPR_V)
203a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(64*1024*1024)
204a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_CSOR	CSOR_NOR_ADM_SHIFT(4)
205ac2785c6SPo Liu 
206a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x4) | \
207a8d9758dSMingkai Hu 				FTIM0_NOR_TEADC(0x5) | \
208a8d9758dSMingkai Hu 				FTIM0_NOR_TEAHC(0x5))
209ac2785c6SPo Liu #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
210ac2785c6SPo Liu 				FTIM1_NOR_TRAD_NOR(0x1A) |\
211ac2785c6SPo Liu 				FTIM1_NOR_TSEQRAD_NOR(0x13))
212a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x4) | \
213a8d9758dSMingkai Hu 				FTIM2_NOR_TCH(0x4) | \
214ac2785c6SPo Liu 				FTIM2_NOR_TWPH(0x0E) | \
215a8d9758dSMingkai Hu 				FTIM2_NOR_TWP(0x1c))
216a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_FTIM3	0x0
217a8d9758dSMingkai Hu 
218a8d9758dSMingkai Hu /* CFI for NOR Flash */
219a8d9758dSMingkai Hu #define CONFIG_FLASH_CFI_DRIVER
220a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_CFI
221a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_EMPTY_INFO
222a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
223a8d9758dSMingkai Hu 
224a8d9758dSMingkai Hu /* NAND Flash on IFC */
225a8d9758dSMingkai Hu #define CONFIG_NAND_FSL_IFC
226a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_BASE		0xff800000
227a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_BASE_PHYS	0xfff800000ull
228a8d9758dSMingkai Hu 
229a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
230a8d9758dSMingkai Hu 
231a8d9758dSMingkai Hu #define CONFIG_SYS_MAX_NAND_DEVICE	1
232a8d9758dSMingkai Hu #define CONFIG_CMD_NAND
233eb6b458cSPo Liu #define CONFIG_SYS_NAND_BLOCK_SIZE	(1024 * 1024)
234a8d9758dSMingkai Hu 
235a8d9758dSMingkai Hu /* 8Bit NAND Flash - K9F1G08U0B */
236a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
237a8d9758dSMingkai Hu 				| CSPR_PORT_SIZE_8 \
238a8d9758dSMingkai Hu 				| CSPR_MSEL_NAND \
239a8d9758dSMingkai Hu 				| CSPR_V)
240a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
241affd520fSPrabhakar Kushwaha #define CONFIG_SYS_NAND_OOBSIZE	0x00000280	/* 640b */
242a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_CSOR	(CSOR_NAND_ECC_ENC_EN	/* ECC on encode */ \
243a8d9758dSMingkai Hu 				| CSOR_NAND_ECC_DEC_EN	/* ECC on decode */ \
244a8d9758dSMingkai Hu 				| CSOR_NAND_ECC_MODE_4	/* 4-bit ECC */ \
245affd520fSPrabhakar Kushwaha 				| CSOR_NAND_RAL_3	/* RAL = 3 Bytes */ \
246affd520fSPrabhakar Kushwaha 				| CSOR_NAND_PGS_8K	/* Page Size = 8K */ \
247affd520fSPrabhakar Kushwaha 				| CSOR_NAND_SPRZ_CSOR_EXT /*oob in csor_ext*/\
248affd520fSPrabhakar Kushwaha 				| CSOR_NAND_PB(128))	/*128 Pages Per Block*/
249a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_FTIM0	(FTIM0_NAND_TCCST(0x01) | \
250a8d9758dSMingkai Hu 				FTIM0_NAND_TWP(0x0c)   | \
251a8d9758dSMingkai Hu 				FTIM0_NAND_TWCHT(0x08) | \
252a8d9758dSMingkai Hu 				FTIM0_NAND_TWH(0x06))
253a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_FTIM1	(FTIM1_NAND_TADLE(0x28) | \
254a8d9758dSMingkai Hu 				FTIM1_NAND_TWBE(0x1d)  | \
255a8d9758dSMingkai Hu 				FTIM1_NAND_TRR(0x08)   | \
256a8d9758dSMingkai Hu 				FTIM1_NAND_TRP(0x0c))
257a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_FTIM2	(FTIM2_NAND_TRAD(0x0c) | \
258a8d9758dSMingkai Hu 				FTIM2_NAND_TREH(0x0a) | \
259a8d9758dSMingkai Hu 				FTIM2_NAND_TWHRE(0x18))
260a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_FTIM3	(FTIM3_NAND_TWW(0x04))
261a8d9758dSMingkai Hu 
262a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_DDR_LAW		11
263a8d9758dSMingkai Hu 
264a8d9758dSMingkai Hu /* Set up IFC registers for boot location NOR/NAND */
265eb6b458cSPo Liu #ifdef CONFIG_NAND
266eb6b458cSPo Liu #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
267eb6b458cSPo Liu #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
268eb6b458cSPo Liu #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
269eb6b458cSPo Liu #define CONFIG_SYS_CSOR0_EXT		CONFIG_SYS_NAND_OOBSIZE
270eb6b458cSPo Liu #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
271eb6b458cSPo Liu #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
272eb6b458cSPo Liu #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
273eb6b458cSPo Liu #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
274eb6b458cSPo Liu #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR_CSPR
275eb6b458cSPo Liu #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
276eb6b458cSPo Liu #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
277eb6b458cSPo Liu #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
278eb6b458cSPo Liu #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
279eb6b458cSPo Liu #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
280eb6b458cSPo Liu #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
281eb6b458cSPo Liu #else
282a8d9758dSMingkai Hu #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR_CSPR
283a8d9758dSMingkai Hu #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
284a8d9758dSMingkai Hu #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
285a8d9758dSMingkai Hu #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
286a8d9758dSMingkai Hu #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
287a8d9758dSMingkai Hu #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
288a8d9758dSMingkai Hu #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
289a8d9758dSMingkai Hu #define CONFIG_SYS_CSPR1		CONFIG_SYS_NAND_CSPR
290a8d9758dSMingkai Hu #define CONFIG_SYS_AMASK1		CONFIG_SYS_NAND_AMASK
291a8d9758dSMingkai Hu #define CONFIG_SYS_CSOR1		CONFIG_SYS_NAND_CSOR
292affd520fSPrabhakar Kushwaha #define CONFIG_SYS_CSOR1_EXT		CONFIG_SYS_NAND_OOBSIZE
293a8d9758dSMingkai Hu #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NAND_FTIM0
294a8d9758dSMingkai Hu #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NAND_FTIM1
295a8d9758dSMingkai Hu #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NAND_FTIM2
296a8d9758dSMingkai Hu #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NAND_FTIM3
297eb6b458cSPo Liu #endif
298a8d9758dSMingkai Hu 
299a8d9758dSMingkai Hu /* CPLD on IFC, selected by CS2 */
300a8d9758dSMingkai Hu #define CONFIG_SYS_CPLD_BASE		0xffdf0000
301a8d9758dSMingkai Hu #define CONFIG_SYS_CPLD_BASE_PHYS	(0xf00000000ull \
302a8d9758dSMingkai Hu 					| CONFIG_SYS_CPLD_BASE)
303a8d9758dSMingkai Hu 
304a8d9758dSMingkai Hu #define CONFIG_SYS_CSPR2	(CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
305a8d9758dSMingkai Hu 				| CSPR_PORT_SIZE_8 \
306a8d9758dSMingkai Hu 				| CSPR_MSEL_GPCM \
307a8d9758dSMingkai Hu 				| CSPR_V)
308a8d9758dSMingkai Hu #define CONFIG_SYS_AMASK2	IFC_AMASK(64*1024)
309a8d9758dSMingkai Hu #define CONFIG_SYS_CSOR2	0x0
310a8d9758dSMingkai Hu /* CPLD Timing parameters for IFC CS2 */
311a8d9758dSMingkai Hu #define CONFIG_SYS_CS2_FTIM0	(FTIM0_GPCM_TACSE(0x0e) | \
312a8d9758dSMingkai Hu 				FTIM0_GPCM_TEADC(0x0e) | \
313a8d9758dSMingkai Hu 				FTIM0_GPCM_TEAHC(0x0e))
314a8d9758dSMingkai Hu #define CONFIG_SYS_CS2_FTIM1	(FTIM1_GPCM_TACO(0x0e) | \
315a8d9758dSMingkai Hu 				FTIM1_GPCM_TRAD(0x1f))
316a8d9758dSMingkai Hu #define CONFIG_SYS_CS2_FTIM2	(FTIM2_GPCM_TCS(0x0e) | \
317de519163SShaohui Xie 				FTIM2_GPCM_TCH(0x8) | \
318a8d9758dSMingkai Hu 				FTIM2_GPCM_TWP(0x1f))
319a8d9758dSMingkai Hu #define CONFIG_SYS_CS2_FTIM3	0x0
320a8d9758dSMingkai Hu 
321a8d9758dSMingkai Hu #if defined(CONFIG_RAMBOOT_SPIFLASH)
322a8d9758dSMingkai Hu #define CONFIG_SYS_RAMBOOT
323a8d9758dSMingkai Hu #define CONFIG_SYS_EXTRA_ENV_RELOC
324a8d9758dSMingkai Hu #endif
325a8d9758dSMingkai Hu 
326a8d9758dSMingkai Hu #define CONFIG_BOARD_EARLY_INIT_R
327a8d9758dSMingkai Hu 
328a8d9758dSMingkai Hu #define CONFIG_SYS_INIT_RAM_LOCK
329a8d9758dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000
330b39d1213SYork Sun #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000
331a8d9758dSMingkai Hu 
332b39d1213SYork Sun #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE \
333a8d9758dSMingkai Hu 						- GENERATED_GBL_DATA_SIZE)
334a8d9758dSMingkai Hu #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
335a8d9758dSMingkai Hu 
3369307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
337eb6b458cSPo Liu #define CONFIG_SYS_MALLOC_LEN		(2 * 1024 * 1024)
338eb6b458cSPo Liu 
339eb6b458cSPo Liu /*
340eb6b458cSPo Liu  * Config the L2 Cache as L2 SRAM
341eb6b458cSPo Liu  */
342eb6b458cSPo Liu #if defined(CONFIG_SPL_BUILD)
343eb6b458cSPo Liu #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
344eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
345eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
346eb6b458cSPo Liu #define CONFIG_SYS_L2_SIZE		(256 << 10)
347eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
348eb6b458cSPo Liu #define CONFIG_SPL_RELOC_TEXT_BASE	0xf8f81000
349eb6b458cSPo Liu #define CONFIG_SPL_RELOC_STACK		(CONFIG_SYS_INIT_L2_ADDR + 128 * 1024)
350eb6b458cSPo Liu #define CONFIG_SPL_RELOC_STACK_SIZE	(32 << 10)
351eb6b458cSPo Liu #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SYS_INIT_L2_ADDR + 160 * 1024)
352eb6b458cSPo Liu #define CONFIG_SPL_RELOC_MALLOC_SIZE	(96 << 10)
353eb6b458cSPo Liu #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
354eb6b458cSPo Liu #elif defined(CONFIG_NAND)
355eb6b458cSPo Liu #ifdef CONFIG_TPL_BUILD
356eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
357eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
358eb6b458cSPo Liu #define CONFIG_SYS_L2_SIZE		(256 << 10)
359eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
360eb6b458cSPo Liu #define CONFIG_SPL_RELOC_TEXT_BASE	0xf8f81000
361eb6b458cSPo Liu #define CONFIG_SPL_RELOC_STACK		(CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
362eb6b458cSPo Liu #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
363eb6b458cSPo Liu #define CONFIG_SPL_RELOC_MALLOC_SIZE	(48 << 10)
364eb6b458cSPo Liu #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
365eb6b458cSPo Liu #else
366eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
367eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
368eb6b458cSPo Liu #define CONFIG_SYS_L2_SIZE		(256 << 10)
369eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
370eb6b458cSPo Liu #define CONFIG_SPL_RELOC_TEXT_BASE	(CONFIG_SYS_INIT_L2_END - 0x3000)
371eb6b458cSPo Liu #define CONFIG_SPL_RELOC_STACK		((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
372eb6b458cSPo Liu #endif
373eb6b458cSPo Liu #endif
374eb6b458cSPo Liu #endif
375a8d9758dSMingkai Hu 
376a8d9758dSMingkai Hu /* Serial Port */
377a8d9758dSMingkai Hu #define CONFIG_CONS_INDEX	1
378a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550_SERIAL
379a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550_REG_SIZE	1
380a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
381a8d9758dSMingkai Hu 
382eb6b458cSPo Liu #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
383eb6b458cSPo Liu #define CONFIG_NS16550_MIN_FUNCTIONS
384eb6b458cSPo Liu #endif
385eb6b458cSPo Liu 
386a8d9758dSMingkai Hu #define CONFIG_SYS_CONSOLE_IS_IN_ENV
387a8d9758dSMingkai Hu 
388a8d9758dSMingkai Hu #define CONFIG_SYS_BAUDRATE_TABLE	\
389a8d9758dSMingkai Hu 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
390a8d9758dSMingkai Hu 
391a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
392a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
393a8d9758dSMingkai Hu 
394a8d9758dSMingkai Hu #define CONFIG_SYS_I2C
395a8d9758dSMingkai Hu #define CONFIG_SYS_I2C_FSL
396a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C_SPEED	400000
397a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C2_SPEED	400000
398a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
399a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
400a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
401a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
402a8d9758dSMingkai Hu 
403a8d9758dSMingkai Hu /* I2C EEPROM */
404a8d9758dSMingkai Hu /* enable read and write access to EEPROM */
405a8d9758dSMingkai Hu #define CONFIG_CMD_EEPROM
406a8d9758dSMingkai Hu #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
407a8d9758dSMingkai Hu #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
408a8d9758dSMingkai Hu #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
409a8d9758dSMingkai Hu 
410a8d9758dSMingkai Hu /* eSPI - Enhanced SPI */
411a8d9758dSMingkai Hu #define CONFIG_SF_DEFAULT_SPEED		10000000
412a8d9758dSMingkai Hu #define CONFIG_SF_DEFAULT_MODE		SPI_MODE_0
413a8d9758dSMingkai Hu 
414a8d9758dSMingkai Hu #ifdef CONFIG_TSEC_ENET
415a8d9758dSMingkai Hu #define CONFIG_MII			/* MII PHY management */
416a8d9758dSMingkai Hu #define CONFIG_MII_DEFAULT_TSEC	1	/* Allow unregistered phys */
417a8d9758dSMingkai Hu #define CONFIG_TSEC1		1
418a8d9758dSMingkai Hu #define CONFIG_TSEC1_NAME	"eTSEC1"
419a8d9758dSMingkai Hu #define CONFIG_TSEC2		1
420a8d9758dSMingkai Hu #define CONFIG_TSEC2_NAME	"eTSEC2"
421a8d9758dSMingkai Hu 
422a8d9758dSMingkai Hu /* Default mode is RGMII mode */
423a8d9758dSMingkai Hu #define TSEC1_PHY_ADDR		0
424a8d9758dSMingkai Hu #define TSEC2_PHY_ADDR		2
425a8d9758dSMingkai Hu 
426a8d9758dSMingkai Hu #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
427a8d9758dSMingkai Hu #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
428a8d9758dSMingkai Hu 
429a8d9758dSMingkai Hu #define CONFIG_ETHPRIME		"eTSEC1"
430a8d9758dSMingkai Hu 
431a8d9758dSMingkai Hu #define CONFIG_PHY_GIGE
432a8d9758dSMingkai Hu #endif	/* CONFIG_TSEC_ENET */
433a8d9758dSMingkai Hu 
434a8d9758dSMingkai Hu /*
435a8d9758dSMingkai Hu  * Environment
436a8d9758dSMingkai Hu  */
437a8d9758dSMingkai Hu #if defined(CONFIG_SYS_RAMBOOT)
438a8d9758dSMingkai Hu #if defined(CONFIG_RAMBOOT_SPIFLASH)
439a8d9758dSMingkai Hu #define CONFIG_ENV_IS_IN_SPI_FLASH
440a8d9758dSMingkai Hu #define CONFIG_ENV_SPI_BUS	0
441a8d9758dSMingkai Hu #define CONFIG_ENV_SPI_CS	0
442a8d9758dSMingkai Hu #define CONFIG_ENV_SPI_MAX_HZ	10000000
443a8d9758dSMingkai Hu #define CONFIG_ENV_SPI_MODE	0
444a8d9758dSMingkai Hu #define CONFIG_ENV_OFFSET	0x100000	/* 1MB */
445a8d9758dSMingkai Hu #define CONFIG_ENV_SECT_SIZE	0x10000
446a8d9758dSMingkai Hu #define CONFIG_ENV_SIZE		0x2000
447a8d9758dSMingkai Hu #endif
448eb6b458cSPo Liu #elif defined(CONFIG_NAND)
449eb6b458cSPo Liu #define CONFIG_ENV_IS_IN_NAND
450eb6b458cSPo Liu #ifdef CONFIG_TPL_BUILD
451eb6b458cSPo Liu #define CONFIG_ENV_SIZE		0x2000
452eb6b458cSPo Liu #define CONFIG_ENV_ADDR		(CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
453eb6b458cSPo Liu #else
454eb6b458cSPo Liu #define CONFIG_ENV_SIZE		CONFIG_SYS_NAND_BLOCK_SIZE
455eb6b458cSPo Liu #define CONFIG_ENV_RANGE	CONFIG_ENV_SIZE
456eb6b458cSPo Liu #endif
457eb6b458cSPo Liu #define CONFIG_ENV_OFFSET	CONFIG_SYS_NAND_BLOCK_SIZE
458a8d9758dSMingkai Hu #else
459a8d9758dSMingkai Hu #define CONFIG_ENV_IS_IN_FLASH
460a8d9758dSMingkai Hu #define CONFIG_ENV_ADDR	(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
461a8d9758dSMingkai Hu #define CONFIG_ENV_SIZE		0x2000
462a8d9758dSMingkai Hu #define CONFIG_ENV_SECT_SIZE	0x20000
463a8d9758dSMingkai Hu #endif
464a8d9758dSMingkai Hu 
465a8d9758dSMingkai Hu #define CONFIG_LOADS_ECHO
466a8d9758dSMingkai Hu #define CONFIG_SYS_LOADS_BAUD_CHANGE
467a8d9758dSMingkai Hu 
468a8d9758dSMingkai Hu /*
469a8d9758dSMingkai Hu  * Command line configuration.
470a8d9758dSMingkai Hu  */
471a8d9758dSMingkai Hu #define CONFIG_CMD_ERRATA
472a8d9758dSMingkai Hu #define CONFIG_CMD_IRQ
473a8d9758dSMingkai Hu #define CONFIG_CMD_REGINFO
474a8d9758dSMingkai Hu 
475737537efSRuchika Gupta /* Hash command with SHA acceleration supported in hardware */
476737537efSRuchika Gupta #ifdef CONFIG_FSL_CAAM
477737537efSRuchika Gupta #define CONFIG_CMD_HASH
478737537efSRuchika Gupta #define CONFIG_SHA_HW_ACCEL
479737537efSRuchika Gupta #endif
480737537efSRuchika Gupta 
481a8d9758dSMingkai Hu /*
482a8d9758dSMingkai Hu  * Miscellaneous configurable options
483a8d9758dSMingkai Hu  */
484a8d9758dSMingkai Hu #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
485a8d9758dSMingkai Hu #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
486a8d9758dSMingkai Hu #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
487a8d9758dSMingkai Hu #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
488a8d9758dSMingkai Hu 
489a8d9758dSMingkai Hu #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
490a8d9758dSMingkai Hu #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
491a8d9758dSMingkai Hu 						/* Print Buffer Size */
492a8d9758dSMingkai Hu #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
493a8d9758dSMingkai Hu #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
494a8d9758dSMingkai Hu 
495a8d9758dSMingkai Hu /*
496a8d9758dSMingkai Hu  * For booting Linux, the board info and command line data
497a8d9758dSMingkai Hu  * have to be in the first 64 MB of memory, since this is
498a8d9758dSMingkai Hu  * the maximum mapped by the Linux kernel during initialization.
499a8d9758dSMingkai Hu  */
500a8d9758dSMingkai Hu #define CONFIG_SYS_BOOTMAPSZ	(64 << 20) /* Initial Memory map for Linux */
501a8d9758dSMingkai Hu #define CONFIG_SYS_BOOTM_LEN	(64 << 20) /* Increase max gunzip size */
502a8d9758dSMingkai Hu 
503a8d9758dSMingkai Hu /*
504a8d9758dSMingkai Hu  * Environment Configuration
505a8d9758dSMingkai Hu  */
506a8d9758dSMingkai Hu 
507a8d9758dSMingkai Hu #ifdef CONFIG_TSEC_ENET
508a8d9758dSMingkai Hu #define CONFIG_HAS_ETH0
509a8d9758dSMingkai Hu #define CONFIG_HAS_ETH1
510a8d9758dSMingkai Hu #endif
511a8d9758dSMingkai Hu 
512a8d9758dSMingkai Hu #define CONFIG_ROOTPATH		"/opt/nfsroot"
513a8d9758dSMingkai Hu #define CONFIG_BOOTFILE		"uImage"
514a8d9758dSMingkai Hu #define CONFIG_UBOOTPATH	u-boot.bin/* U-Boot image on TFTP server */
515a8d9758dSMingkai Hu 
516a8d9758dSMingkai Hu /* default location for tftp and bootm */
517a8d9758dSMingkai Hu #define CONFIG_LOADADDR		1000000
518a8d9758dSMingkai Hu 
519a8d9758dSMingkai Hu 
520a8d9758dSMingkai Hu #define CONFIG_BAUDRATE		115200
521a8d9758dSMingkai Hu 
5229c25ee6dSPo Liu #define CONFIG_DEF_HWCONFIG	fsl_ddr:ecc=on
5239c25ee6dSPo Liu 
524a8d9758dSMingkai Hu #define	CONFIG_EXTRA_ENV_SETTINGS				\
525a8d9758dSMingkai Hu 	"hwconfig=" __stringify(CONFIG_DEF_HWCONFIG)  "\0"	\
526a8d9758dSMingkai Hu 	"netdev=eth0\0"						\
527a8d9758dSMingkai Hu 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
528a8d9758dSMingkai Hu 	"loadaddr=1000000\0"				\
529a8d9758dSMingkai Hu 	"consoledev=ttyS0\0"				\
530a8d9758dSMingkai Hu 	"ramdiskaddr=2000000\0"				\
531a8d9758dSMingkai Hu 	"ramdiskfile=rootfs.ext2.gz.uboot\0"		\
532b24a4f62SScott Wood 	"fdtaddr=1e00000\0"				\
533a8d9758dSMingkai Hu 	"fdtfile=name/of/device-tree.dtb\0"			\
534a8d9758dSMingkai Hu 	"othbootargs=ramdisk_size=600000\0"		\
535a8d9758dSMingkai Hu 
536a8d9758dSMingkai Hu #define CONFIG_RAMBOOTCOMMAND			\
537a8d9758dSMingkai Hu 	"setenv bootargs root=/dev/ram rw "	\
538a8d9758dSMingkai Hu 	"console=$consoledev,$baudrate $othbootargs; "	\
539a8d9758dSMingkai Hu 	"tftp $ramdiskaddr $ramdiskfile;"	\
540a8d9758dSMingkai Hu 	"tftp $loadaddr $bootfile;"		\
541a8d9758dSMingkai Hu 	"tftp $fdtaddr $fdtfile;"		\
542a8d9758dSMingkai Hu 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
543a8d9758dSMingkai Hu 
544a8d9758dSMingkai Hu #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
545a8d9758dSMingkai Hu 
5463ca49c42SPo Liu #include <asm/fsl_secure_boot.h>
5473ca49c42SPo Liu 
548a8d9758dSMingkai Hu #endif	/* __CONFIG_H */
549