xref: /rk3399_rockchip-uboot/include/configs/C29XPCIE.h (revision 737537ef0c9622114cf1a48208abf048df1b2005)
1a8d9758dSMingkai Hu /*
2a8d9758dSMingkai Hu  * Copyright 2013 Freescale Semiconductor, Inc.
3a8d9758dSMingkai Hu  *
43aab0cd8SYork Sun  * SPDX-License-Identifier:	GPL-2.0+
5a8d9758dSMingkai Hu  */
6a8d9758dSMingkai Hu 
7a8d9758dSMingkai Hu /*
8a8d9758dSMingkai Hu  * C29XPCIE board configuration file
9a8d9758dSMingkai Hu  */
10a8d9758dSMingkai Hu 
11a8d9758dSMingkai Hu #ifndef __CONFIG_H
12a8d9758dSMingkai Hu #define __CONFIG_H
13a8d9758dSMingkai Hu 
14a8d9758dSMingkai Hu #define CONFIG_PHYS_64BIT
15a8d9758dSMingkai Hu 
16a8d9758dSMingkai Hu #ifdef CONFIG_C29XPCIE
17a8d9758dSMingkai Hu #define CONFIG_PPC_C29X
18a8d9758dSMingkai Hu #endif
19a8d9758dSMingkai Hu 
20a8d9758dSMingkai Hu #ifdef CONFIG_SPIFLASH
21a8d9758dSMingkai Hu #define CONFIG_RAMBOOT_SPIFLASH
22a8d9758dSMingkai Hu #define CONFIG_SYS_TEXT_BASE		0x11000000
23e222b1f3SPrabhakar Kushwaha #define CONFIG_RESET_VECTOR_ADDRESS	0x110bfffc
24a8d9758dSMingkai Hu #endif
25a8d9758dSMingkai Hu 
26eb6b458cSPo Liu #ifdef CONFIG_NAND
27eb6b458cSPo Liu #ifdef CONFIG_TPL_BUILD
28eb6b458cSPo Liu #define CONFIG_SPL_NAND_BOOT
29eb6b458cSPo Liu #define CONFIG_SPL_FLUSH_IMAGE
30eb6b458cSPo Liu #define CONFIG_SPL_ENV_SUPPORT
31eb6b458cSPo Liu #define CONFIG_SPL_NAND_INIT
32eb6b458cSPo Liu #define CONFIG_SPL_SERIAL_SUPPORT
33eb6b458cSPo Liu #define CONFIG_SPL_LIBGENERIC_SUPPORT
34eb6b458cSPo Liu #define CONFIG_SPL_LIBCOMMON_SUPPORT
35eb6b458cSPo Liu #define CONFIG_SPL_I2C_SUPPORT
36eb6b458cSPo Liu #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
37eb6b458cSPo Liu #define CONFIG_SPL_NAND_SUPPORT
38eb6b458cSPo Liu #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
39eb6b458cSPo Liu #define CONFIG_SPL_COMMON_INIT_DDR
40eb6b458cSPo Liu #define CONFIG_SPL_MAX_SIZE		(128 << 10)
41eb6b458cSPo Liu #define CONFIG_SPL_TEXT_BASE		0xf8f81000
42eb6b458cSPo Liu #define CONFIG_SYS_MPC85XX_NO_RESETVEC
43e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE	(832 << 10)
44eb6b458cSPo Liu #define CONFIG_SYS_NAND_U_BOOT_DST	(0x11000000)
45eb6b458cSPo Liu #define CONFIG_SYS_NAND_U_BOOT_START	(0x11000000)
46eb6b458cSPo Liu #define CONFIG_SYS_NAND_U_BOOT_OFFS	((128 + 128) << 10)
47eb6b458cSPo Liu #elif defined(CONFIG_SPL_BUILD)
48eb6b458cSPo Liu #define CONFIG_SPL_INIT_MINIMAL
49eb6b458cSPo Liu #define CONFIG_SPL_SERIAL_SUPPORT
50eb6b458cSPo Liu #define CONFIG_SPL_NAND_SUPPORT
51eb6b458cSPo Liu #define CONFIG_SPL_NAND_MINIMAL
52eb6b458cSPo Liu #define CONFIG_SPL_FLUSH_IMAGE
53eb6b458cSPo Liu #define CONFIG_SPL_TEXT_BASE		0xff800000
54eb6b458cSPo Liu #define CONFIG_SPL_MAX_SIZE		8192
55eb6b458cSPo Liu #define CONFIG_SYS_NAND_U_BOOT_SIZE	(128 << 10)
56eb6b458cSPo Liu #define CONFIG_SYS_NAND_U_BOOT_DST	0xf8f80000
57eb6b458cSPo Liu #define CONFIG_SYS_NAND_U_BOOT_START	0xf8f80000
58eb6b458cSPo Liu #define CONFIG_SYS_NAND_U_BOOT_OFFS	(128 << 10)
59eb6b458cSPo Liu #endif
60eb6b458cSPo Liu #define CONFIG_SPL_PAD_TO		0x20000
61eb6b458cSPo Liu #define CONFIG_TPL_PAD_TO		0x20000
62eb6b458cSPo Liu #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
63eb6b458cSPo Liu #define CONFIG_SYS_TEXT_BASE		0x11001000
64eb6b458cSPo Liu #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
65eb6b458cSPo Liu #endif
66eb6b458cSPo Liu 
67a8d9758dSMingkai Hu #ifndef CONFIG_SYS_TEXT_BASE
68e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE		0xeff40000
69a8d9758dSMingkai Hu #endif
70a8d9758dSMingkai Hu 
71a8d9758dSMingkai Hu #ifndef CONFIG_RESET_VECTOR_ADDRESS
72a8d9758dSMingkai Hu #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
73a8d9758dSMingkai Hu #endif
74a8d9758dSMingkai Hu 
75eb6b458cSPo Liu #ifdef CONFIG_SPL_BUILD
76eb6b458cSPo Liu #define CONFIG_SYS_MONITOR_BASE	CONFIG_SPL_TEXT_BASE
77eb6b458cSPo Liu #else
78eb6b458cSPo Liu #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
79eb6b458cSPo Liu #endif
80eb6b458cSPo Liu 
81eb6b458cSPo Liu #ifdef CONFIG_SPL_BUILD
82eb6b458cSPo Liu #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
83a8d9758dSMingkai Hu #endif
84a8d9758dSMingkai Hu 
85a8d9758dSMingkai Hu /* High Level Configuration Options */
86a8d9758dSMingkai Hu #define CONFIG_BOOKE			/* BOOKE */
87a8d9758dSMingkai Hu #define CONFIG_E500			/* BOOKE e500 family */
88a8d9758dSMingkai Hu #define CONFIG_FSL_IFC			/* Enable IFC Support */
89*737537efSRuchika Gupta #define CONFIG_FSL_CAAM			/* Enable SEC/CAAM */
90a8d9758dSMingkai Hu #define CONFIG_SYS_HAS_SERDES		/* common SERDES init code */
91a8d9758dSMingkai Hu 
92a8d9758dSMingkai Hu #define CONFIG_PCI			/* Enable PCI/PCIE */
93a8d9758dSMingkai Hu #ifdef CONFIG_PCI
94a8d9758dSMingkai Hu #define CONFIG_PCIE1			/* PCIE controler 1 (slot 1) */
95a8d9758dSMingkai Hu #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
96a8d9758dSMingkai Hu #define CONFIG_PCI_INDIRECT_BRIDGE
97a8d9758dSMingkai Hu #define CONFIG_FSL_PCIE_RESET		/* need PCIe reset errata */
98a8d9758dSMingkai Hu #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
99a8d9758dSMingkai Hu 
100a8d9758dSMingkai Hu #define CONFIG_CMD_NET
101a8d9758dSMingkai Hu #define CONFIG_CMD_PCI
102a8d9758dSMingkai Hu 
103a8d9758dSMingkai Hu #define CONFIG_E1000
104a8d9758dSMingkai Hu 
105a8d9758dSMingkai Hu /*
106a8d9758dSMingkai Hu  * PCI Windows
107a8d9758dSMingkai Hu  * Memory space is mapped 1-1, but I/O space must start from 0.
108a8d9758dSMingkai Hu  */
109a8d9758dSMingkai Hu /* controller 1, Slot 1, tgtid 1, Base address a000 */
110a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_NAME		"Slot 1"
111a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
112a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
113a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
114a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000	/* 256M */
115a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc00000
116a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
117a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
118a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_PHYS	0xfffc00000ull
119a8d9758dSMingkai Hu 
120a8d9758dSMingkai Hu #define CONFIG_PCI_PNP			/* do pci plug-and-play */
121a8d9758dSMingkai Hu 
122a8d9758dSMingkai Hu #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
123a8d9758dSMingkai Hu #define CONFIG_DOS_PARTITION
124a8d9758dSMingkai Hu #endif
125a8d9758dSMingkai Hu 
126a8d9758dSMingkai Hu #define CONFIG_FSL_LAW			/* Use common FSL init code */
127a8d9758dSMingkai Hu #define CONFIG_TSEC_ENET
128a8d9758dSMingkai Hu #define CONFIG_ENV_OVERWRITE
129a8d9758dSMingkai Hu 
130a8d9758dSMingkai Hu #define CONFIG_DDR_CLK_FREQ	100000000
131a8d9758dSMingkai Hu #define CONFIG_SYS_CLK_FREQ	66666666
132a8d9758dSMingkai Hu 
133a8d9758dSMingkai Hu #define CONFIG_HWCONFIG
134a8d9758dSMingkai Hu 
135a8d9758dSMingkai Hu /*
136a8d9758dSMingkai Hu  * These can be toggled for performance analysis, otherwise use default.
137a8d9758dSMingkai Hu  */
138a8d9758dSMingkai Hu #define CONFIG_L2_CACHE			/* toggle L2 cache */
139a8d9758dSMingkai Hu #define CONFIG_BTB			/* toggle branch predition */
140a8d9758dSMingkai Hu 
141a8d9758dSMingkai Hu #define CONFIG_ADDR_STREAMING		/* toggle addr streaming */
142a8d9758dSMingkai Hu 
143a8d9758dSMingkai Hu #define CONFIG_ENABLE_36BIT_PHYS
144a8d9758dSMingkai Hu 
145a8d9758dSMingkai Hu #define CONFIG_ADDR_MAP			1
146a8d9758dSMingkai Hu #define CONFIG_SYS_NUM_ADDR_MAP		16	/* number of TLB1 entries */
147a8d9758dSMingkai Hu 
148a8d9758dSMingkai Hu #define CONFIG_SYS_MEMTEST_START	0x00200000
149a8d9758dSMingkai Hu #define CONFIG_SYS_MEMTEST_END		0x00400000
150a8d9758dSMingkai Hu #define CONFIG_PANIC_HANG
151a8d9758dSMingkai Hu 
152a8d9758dSMingkai Hu /* DDR Setup */
1535614e71bSYork Sun #define CONFIG_SYS_FSL_DDR3
154a8d9758dSMingkai Hu #define CONFIG_DDR_SPD
155a8d9758dSMingkai Hu #define CONFIG_SYS_SPD_BUS_NUM		0
156a8d9758dSMingkai Hu #define SPD_EEPROM_ADDRESS		0x50
157a8d9758dSMingkai Hu #define CONFIG_SYS_DDR_RAW_TIMING
158a8d9758dSMingkai Hu 
159a8d9758dSMingkai Hu /* DDR ECC Setup*/
160a8d9758dSMingkai Hu #define CONFIG_DDR_ECC
161a8d9758dSMingkai Hu #define CONFIG_MEM_INIT_VALUE		0xDeadBeef
162a8d9758dSMingkai Hu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
163a8d9758dSMingkai Hu 
164a8d9758dSMingkai Hu #define CONFIG_SYS_SDRAM_SIZE		512
165a8d9758dSMingkai Hu #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
166a8d9758dSMingkai Hu #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
167a8d9758dSMingkai Hu 
168a8d9758dSMingkai Hu #define CONFIG_DIMM_SLOTS_PER_CTLR	1
169a8d9758dSMingkai Hu #define CONFIG_CHIP_SELECTS_PER_CTRL	1
170a8d9758dSMingkai Hu 
171a8d9758dSMingkai Hu #define CONFIG_SYS_CCSRBAR		0xffe00000
172a8d9758dSMingkai Hu #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
173a8d9758dSMingkai Hu 
174a8d9758dSMingkai Hu /* Platform SRAM setting  */
175a8d9758dSMingkai Hu #define CONFIG_SYS_PLATFORM_SRAM_BASE	0xffb00000
176a8d9758dSMingkai Hu #define CONFIG_SYS_PLATFORM_SRAM_BASE_PHYS \
177a8d9758dSMingkai Hu 			(0xf00000000ull | CONFIG_SYS_PLATFORM_SRAM_BASE)
178a8d9758dSMingkai Hu #define CONFIG_SYS_PLATFORM_SRAM_SIZE	(512 << 10)
179a8d9758dSMingkai Hu 
180eb6b458cSPo Liu #ifdef CONFIG_SPL_BUILD
181eb6b458cSPo Liu #define CONFIG_SYS_NO_FLASH
182eb6b458cSPo Liu #endif
183eb6b458cSPo Liu 
184a8d9758dSMingkai Hu /*
185a8d9758dSMingkai Hu  * IFC Definitions
186a8d9758dSMingkai Hu  */
187a8d9758dSMingkai Hu /* NOR Flash on IFC */
188a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_BASE		0xec000000
189a8d9758dSMingkai Hu #define CONFIG_SYS_MAX_FLASH_SECT	512	/* 64M */
190a8d9758dSMingkai Hu 
191a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
192a8d9758dSMingkai Hu 
193a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE_PHYS }
194a8d9758dSMingkai Hu #define CONFIG_SYS_MAX_FLASH_BANKS	1
195a8d9758dSMingkai Hu 
196a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_QUIET_TEST
197a8d9758dSMingkai Hu #define CONFIG_FLASH_SHOW_PROGRESS	45
198a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* in ms */
199a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* in ms */
200a8d9758dSMingkai Hu 
201a8d9758dSMingkai Hu /* 16Bit NOR Flash - S29GL512S10TFI01 */
202a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
203a8d9758dSMingkai Hu 				CSPR_PORT_SIZE_16 | \
204a8d9758dSMingkai Hu 				CSPR_MSEL_NOR | \
205a8d9758dSMingkai Hu 				CSPR_V)
206a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(64*1024*1024)
207a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_CSOR	CSOR_NOR_ADM_SHIFT(4)
208ac2785c6SPo Liu 
209a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x4) | \
210a8d9758dSMingkai Hu 				FTIM0_NOR_TEADC(0x5) | \
211a8d9758dSMingkai Hu 				FTIM0_NOR_TEAHC(0x5))
212ac2785c6SPo Liu #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
213ac2785c6SPo Liu 				FTIM1_NOR_TRAD_NOR(0x1A) |\
214ac2785c6SPo Liu 				FTIM1_NOR_TSEQRAD_NOR(0x13))
215a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x4) | \
216a8d9758dSMingkai Hu 				FTIM2_NOR_TCH(0x4) | \
217ac2785c6SPo Liu 				FTIM2_NOR_TWPH(0x0E) | \
218a8d9758dSMingkai Hu 				FTIM2_NOR_TWP(0x1c))
219a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_FTIM3	0x0
220a8d9758dSMingkai Hu 
221a8d9758dSMingkai Hu /* CFI for NOR Flash */
222a8d9758dSMingkai Hu #define CONFIG_FLASH_CFI_DRIVER
223a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_CFI
224a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_EMPTY_INFO
225a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
226a8d9758dSMingkai Hu 
227a8d9758dSMingkai Hu /* NAND Flash on IFC */
228a8d9758dSMingkai Hu #define CONFIG_NAND_FSL_IFC
229a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_BASE		0xff800000
230a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_BASE_PHYS	0xfff800000ull
231a8d9758dSMingkai Hu 
232a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
233a8d9758dSMingkai Hu 
234a8d9758dSMingkai Hu #define CONFIG_SYS_MAX_NAND_DEVICE	1
235a8d9758dSMingkai Hu #define CONFIG_MTD_NAND_VERIFY_WRITE
236a8d9758dSMingkai Hu #define CONFIG_CMD_NAND
237eb6b458cSPo Liu #define CONFIG_SYS_NAND_BLOCK_SIZE	(1024 * 1024)
238a8d9758dSMingkai Hu 
239a8d9758dSMingkai Hu /* 8Bit NAND Flash - K9F1G08U0B */
240a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
241a8d9758dSMingkai Hu 				| CSPR_PORT_SIZE_8 \
242a8d9758dSMingkai Hu 				| CSPR_MSEL_NAND \
243a8d9758dSMingkai Hu 				| CSPR_V)
244a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
245affd520fSPrabhakar Kushwaha #define CONFIG_SYS_NAND_OOBSIZE	0x00000280	/* 640b */
246a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_CSOR	(CSOR_NAND_ECC_ENC_EN	/* ECC on encode */ \
247a8d9758dSMingkai Hu 				| CSOR_NAND_ECC_DEC_EN	/* ECC on decode */ \
248a8d9758dSMingkai Hu 				| CSOR_NAND_ECC_MODE_4	/* 4-bit ECC */ \
249affd520fSPrabhakar Kushwaha 				| CSOR_NAND_RAL_3	/* RAL = 3 Bytes */ \
250affd520fSPrabhakar Kushwaha 				| CSOR_NAND_PGS_8K	/* Page Size = 8K */ \
251affd520fSPrabhakar Kushwaha 				| CSOR_NAND_SPRZ_CSOR_EXT /*oob in csor_ext*/\
252affd520fSPrabhakar Kushwaha 				| CSOR_NAND_PB(128))	/*128 Pages Per Block*/
253a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_FTIM0	(FTIM0_NAND_TCCST(0x01) | \
254a8d9758dSMingkai Hu 				FTIM0_NAND_TWP(0x0c)   | \
255a8d9758dSMingkai Hu 				FTIM0_NAND_TWCHT(0x08) | \
256a8d9758dSMingkai Hu 				FTIM0_NAND_TWH(0x06))
257a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_FTIM1	(FTIM1_NAND_TADLE(0x28) | \
258a8d9758dSMingkai Hu 				FTIM1_NAND_TWBE(0x1d)  | \
259a8d9758dSMingkai Hu 				FTIM1_NAND_TRR(0x08)   | \
260a8d9758dSMingkai Hu 				FTIM1_NAND_TRP(0x0c))
261a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_FTIM2	(FTIM2_NAND_TRAD(0x0c) | \
262a8d9758dSMingkai Hu 				FTIM2_NAND_TREH(0x0a) | \
263a8d9758dSMingkai Hu 				FTIM2_NAND_TWHRE(0x18))
264a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_FTIM3	(FTIM3_NAND_TWW(0x04))
265a8d9758dSMingkai Hu 
266a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_DDR_LAW		11
267a8d9758dSMingkai Hu 
268a8d9758dSMingkai Hu /* Set up IFC registers for boot location NOR/NAND */
269eb6b458cSPo Liu #ifdef CONFIG_NAND
270eb6b458cSPo Liu #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
271eb6b458cSPo Liu #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
272eb6b458cSPo Liu #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
273eb6b458cSPo Liu #define CONFIG_SYS_CSOR0_EXT		CONFIG_SYS_NAND_OOBSIZE
274eb6b458cSPo Liu #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
275eb6b458cSPo Liu #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
276eb6b458cSPo Liu #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
277eb6b458cSPo Liu #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
278eb6b458cSPo Liu #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR_CSPR
279eb6b458cSPo Liu #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
280eb6b458cSPo Liu #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
281eb6b458cSPo Liu #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
282eb6b458cSPo Liu #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
283eb6b458cSPo Liu #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
284eb6b458cSPo Liu #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
285eb6b458cSPo Liu #else
286a8d9758dSMingkai Hu #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR_CSPR
287a8d9758dSMingkai Hu #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
288a8d9758dSMingkai Hu #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
289a8d9758dSMingkai Hu #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
290a8d9758dSMingkai Hu #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
291a8d9758dSMingkai Hu #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
292a8d9758dSMingkai Hu #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
293a8d9758dSMingkai Hu #define CONFIG_SYS_CSPR1		CONFIG_SYS_NAND_CSPR
294a8d9758dSMingkai Hu #define CONFIG_SYS_AMASK1		CONFIG_SYS_NAND_AMASK
295a8d9758dSMingkai Hu #define CONFIG_SYS_CSOR1		CONFIG_SYS_NAND_CSOR
296affd520fSPrabhakar Kushwaha #define CONFIG_SYS_CSOR1_EXT		CONFIG_SYS_NAND_OOBSIZE
297a8d9758dSMingkai Hu #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NAND_FTIM0
298a8d9758dSMingkai Hu #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NAND_FTIM1
299a8d9758dSMingkai Hu #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NAND_FTIM2
300a8d9758dSMingkai Hu #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NAND_FTIM3
301eb6b458cSPo Liu #endif
302a8d9758dSMingkai Hu 
303a8d9758dSMingkai Hu /* CPLD on IFC, selected by CS2 */
304a8d9758dSMingkai Hu #define CONFIG_SYS_CPLD_BASE		0xffdf0000
305a8d9758dSMingkai Hu #define CONFIG_SYS_CPLD_BASE_PHYS	(0xf00000000ull \
306a8d9758dSMingkai Hu 					| CONFIG_SYS_CPLD_BASE)
307a8d9758dSMingkai Hu 
308a8d9758dSMingkai Hu #define CONFIG_SYS_CSPR2	(CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
309a8d9758dSMingkai Hu 				| CSPR_PORT_SIZE_8 \
310a8d9758dSMingkai Hu 				| CSPR_MSEL_GPCM \
311a8d9758dSMingkai Hu 				| CSPR_V)
312a8d9758dSMingkai Hu #define CONFIG_SYS_AMASK2	IFC_AMASK(64*1024)
313a8d9758dSMingkai Hu #define CONFIG_SYS_CSOR2	0x0
314a8d9758dSMingkai Hu /* CPLD Timing parameters for IFC CS2 */
315a8d9758dSMingkai Hu #define CONFIG_SYS_CS2_FTIM0	(FTIM0_GPCM_TACSE(0x0e) | \
316a8d9758dSMingkai Hu 				FTIM0_GPCM_TEADC(0x0e) | \
317a8d9758dSMingkai Hu 				FTIM0_GPCM_TEAHC(0x0e))
318a8d9758dSMingkai Hu #define CONFIG_SYS_CS2_FTIM1	(FTIM1_GPCM_TACO(0x0e) | \
319a8d9758dSMingkai Hu 				FTIM1_GPCM_TRAD(0x1f))
320a8d9758dSMingkai Hu #define CONFIG_SYS_CS2_FTIM2	(FTIM2_GPCM_TCS(0x0e) | \
321de519163SShaohui Xie 				FTIM2_GPCM_TCH(0x8) | \
322a8d9758dSMingkai Hu 				FTIM2_GPCM_TWP(0x1f))
323a8d9758dSMingkai Hu #define CONFIG_SYS_CS2_FTIM3	0x0
324a8d9758dSMingkai Hu 
325a8d9758dSMingkai Hu #if defined(CONFIG_RAMBOOT_SPIFLASH)
326a8d9758dSMingkai Hu #define CONFIG_SYS_RAMBOOT
327a8d9758dSMingkai Hu #define CONFIG_SYS_EXTRA_ENV_RELOC
328a8d9758dSMingkai Hu #endif
329a8d9758dSMingkai Hu 
330a8d9758dSMingkai Hu #define CONFIG_BOARD_EARLY_INIT_R
331a8d9758dSMingkai Hu 
332a8d9758dSMingkai Hu #define CONFIG_SYS_INIT_RAM_LOCK
333a8d9758dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000
334a8d9758dSMingkai Hu #define CONFIG_SYS_INIT_RAM_END		0x00004000
335a8d9758dSMingkai Hu 
336a8d9758dSMingkai Hu #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END \
337a8d9758dSMingkai Hu 						- GENERATED_GBL_DATA_SIZE)
338a8d9758dSMingkai Hu #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
339a8d9758dSMingkai Hu 
3409307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
341eb6b458cSPo Liu #define CONFIG_SYS_MALLOC_LEN		(2 * 1024 * 1024)
342eb6b458cSPo Liu 
343eb6b458cSPo Liu /*
344eb6b458cSPo Liu  * Config the L2 Cache as L2 SRAM
345eb6b458cSPo Liu  */
346eb6b458cSPo Liu #if defined(CONFIG_SPL_BUILD)
347eb6b458cSPo Liu #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
348eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
349eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
350eb6b458cSPo Liu #define CONFIG_SYS_L2_SIZE		(256 << 10)
351eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
352eb6b458cSPo Liu #define CONFIG_SPL_RELOC_TEXT_BASE	0xf8f81000
353eb6b458cSPo Liu #define CONFIG_SPL_RELOC_STACK		(CONFIG_SYS_INIT_L2_ADDR + 128 * 1024)
354eb6b458cSPo Liu #define CONFIG_SPL_RELOC_STACK_SIZE	(32 << 10)
355eb6b458cSPo Liu #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SYS_INIT_L2_ADDR + 160 * 1024)
356eb6b458cSPo Liu #define CONFIG_SPL_RELOC_MALLOC_SIZE	(96 << 10)
357eb6b458cSPo Liu #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
358eb6b458cSPo Liu #elif defined(CONFIG_NAND)
359eb6b458cSPo Liu #ifdef CONFIG_TPL_BUILD
360eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
361eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
362eb6b458cSPo Liu #define CONFIG_SYS_L2_SIZE		(256 << 10)
363eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
364eb6b458cSPo Liu #define CONFIG_SPL_RELOC_TEXT_BASE	0xf8f81000
365eb6b458cSPo Liu #define CONFIG_SPL_RELOC_STACK		(CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
366eb6b458cSPo Liu #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
367eb6b458cSPo Liu #define CONFIG_SPL_RELOC_MALLOC_SIZE	(48 << 10)
368eb6b458cSPo Liu #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
369eb6b458cSPo Liu #else
370eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
371eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
372eb6b458cSPo Liu #define CONFIG_SYS_L2_SIZE		(256 << 10)
373eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
374eb6b458cSPo Liu #define CONFIG_SPL_RELOC_TEXT_BASE	(CONFIG_SYS_INIT_L2_END - 0x3000)
375eb6b458cSPo Liu #define CONFIG_SPL_RELOC_STACK		((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
376eb6b458cSPo Liu #endif
377eb6b458cSPo Liu #endif
378eb6b458cSPo Liu #endif
379a8d9758dSMingkai Hu 
380a8d9758dSMingkai Hu /* Serial Port */
381a8d9758dSMingkai Hu #define CONFIG_CONS_INDEX	1
382a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550
383a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550_SERIAL
384a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550_REG_SIZE	1
385a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
386a8d9758dSMingkai Hu 
387eb6b458cSPo Liu #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
388eb6b458cSPo Liu #define CONFIG_NS16550_MIN_FUNCTIONS
389eb6b458cSPo Liu #endif
390eb6b458cSPo Liu 
391a8d9758dSMingkai Hu #define CONFIG_SERIAL_MULTI		/* Enable both serial ports */
392a8d9758dSMingkai Hu #define CONFIG_SYS_CONSOLE_IS_IN_ENV
393a8d9758dSMingkai Hu 
394a8d9758dSMingkai Hu #define CONFIG_SYS_BAUDRATE_TABLE	\
395a8d9758dSMingkai Hu 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
396a8d9758dSMingkai Hu 
397a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
398a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
399a8d9758dSMingkai Hu 
400a8d9758dSMingkai Hu /* Use the HUSH parser */
401a8d9758dSMingkai Hu #define CONFIG_SYS_HUSH_PARSER
402a8d9758dSMingkai Hu 
403a8d9758dSMingkai Hu /*
404a8d9758dSMingkai Hu  * Pass open firmware flat tree
405a8d9758dSMingkai Hu  */
406a8d9758dSMingkai Hu #define CONFIG_OF_LIBFDT
407a8d9758dSMingkai Hu #define CONFIG_OF_BOARD_SETUP
408a8d9758dSMingkai Hu #define CONFIG_OF_STDOUT_VIA_ALIAS
409a8d9758dSMingkai Hu 
410a8d9758dSMingkai Hu /* new uImage format support */
411a8d9758dSMingkai Hu #define CONFIG_FIT
412a8d9758dSMingkai Hu #define CONFIG_FIT_VERBOSE	/* enable fit_format_{error,warning}() */
413a8d9758dSMingkai Hu 
414a8d9758dSMingkai Hu #define CONFIG_SYS_I2C
415a8d9758dSMingkai Hu #define CONFIG_SYS_I2C_FSL
416a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C_SPEED	400000
417a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C2_SPEED	400000
418a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
419a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
420a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
421a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
422a8d9758dSMingkai Hu 
423a8d9758dSMingkai Hu /* I2C EEPROM */
424a8d9758dSMingkai Hu /* enable read and write access to EEPROM */
425a8d9758dSMingkai Hu #define CONFIG_CMD_EEPROM
426a8d9758dSMingkai Hu #define CONFIG_SYS_I2C_MULTI_EEPROMS
427a8d9758dSMingkai Hu #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
428a8d9758dSMingkai Hu #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
429a8d9758dSMingkai Hu #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
430a8d9758dSMingkai Hu 
431a8d9758dSMingkai Hu #define CONFIG_CMD_I2C
432a8d9758dSMingkai Hu 
433a8d9758dSMingkai Hu /* eSPI - Enhanced SPI */
434a8d9758dSMingkai Hu #define CONFIG_FSL_ESPI
435a8d9758dSMingkai Hu #define CONFIG_SPI_FLASH
436a8d9758dSMingkai Hu #define CONFIG_SPI_FLASH_SPANSION
437a8d9758dSMingkai Hu #define CONFIG_SPI_FLASH_EON
438a8d9758dSMingkai Hu #define CONFIG_CMD_SF
439a8d9758dSMingkai Hu #define CONFIG_SF_DEFAULT_SPEED		10000000
440a8d9758dSMingkai Hu #define CONFIG_SF_DEFAULT_MODE		SPI_MODE_0
441a8d9758dSMingkai Hu 
442a8d9758dSMingkai Hu #ifdef CONFIG_TSEC_ENET
443a8d9758dSMingkai Hu #define CONFIG_NET_MULTI
444a8d9758dSMingkai Hu #define CONFIG_MII			/* MII PHY management */
445a8d9758dSMingkai Hu #define CONFIG_MII_DEFAULT_TSEC	1	/* Allow unregistered phys */
446a8d9758dSMingkai Hu #define CONFIG_TSEC1		1
447a8d9758dSMingkai Hu #define CONFIG_TSEC1_NAME	"eTSEC1"
448a8d9758dSMingkai Hu #define CONFIG_TSEC2		1
449a8d9758dSMingkai Hu #define CONFIG_TSEC2_NAME	"eTSEC2"
450a8d9758dSMingkai Hu 
451a8d9758dSMingkai Hu /* Default mode is RGMII mode */
452a8d9758dSMingkai Hu #define TSEC1_PHY_ADDR		0
453a8d9758dSMingkai Hu #define TSEC2_PHY_ADDR		2
454a8d9758dSMingkai Hu 
455a8d9758dSMingkai Hu #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
456a8d9758dSMingkai Hu #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
457a8d9758dSMingkai Hu 
458a8d9758dSMingkai Hu #define CONFIG_ETHPRIME		"eTSEC1"
459a8d9758dSMingkai Hu 
460a8d9758dSMingkai Hu #define CONFIG_PHY_GIGE
461a8d9758dSMingkai Hu #endif	/* CONFIG_TSEC_ENET */
462a8d9758dSMingkai Hu 
463a8d9758dSMingkai Hu /*
464a8d9758dSMingkai Hu  * Environment
465a8d9758dSMingkai Hu  */
466a8d9758dSMingkai Hu #if defined(CONFIG_SYS_RAMBOOT)
467a8d9758dSMingkai Hu #if defined(CONFIG_RAMBOOT_SPIFLASH)
468a8d9758dSMingkai Hu #define CONFIG_ENV_IS_IN_SPI_FLASH
469a8d9758dSMingkai Hu #define CONFIG_ENV_SPI_BUS	0
470a8d9758dSMingkai Hu #define CONFIG_ENV_SPI_CS	0
471a8d9758dSMingkai Hu #define CONFIG_ENV_SPI_MAX_HZ	10000000
472a8d9758dSMingkai Hu #define CONFIG_ENV_SPI_MODE	0
473a8d9758dSMingkai Hu #define CONFIG_ENV_OFFSET	0x100000	/* 1MB */
474a8d9758dSMingkai Hu #define CONFIG_ENV_SECT_SIZE	0x10000
475a8d9758dSMingkai Hu #define CONFIG_ENV_SIZE		0x2000
476a8d9758dSMingkai Hu #endif
477eb6b458cSPo Liu #elif defined(CONFIG_NAND)
478eb6b458cSPo Liu #define CONFIG_ENV_IS_IN_NAND
479eb6b458cSPo Liu #ifdef CONFIG_TPL_BUILD
480eb6b458cSPo Liu #define CONFIG_ENV_SIZE		0x2000
481eb6b458cSPo Liu #define CONFIG_ENV_ADDR		(CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
482eb6b458cSPo Liu #else
483eb6b458cSPo Liu #define CONFIG_ENV_SIZE		CONFIG_SYS_NAND_BLOCK_SIZE
484eb6b458cSPo Liu #define CONFIG_ENV_RANGE	CONFIG_ENV_SIZE
485eb6b458cSPo Liu #endif
486eb6b458cSPo Liu #define CONFIG_ENV_OFFSET	CONFIG_SYS_NAND_BLOCK_SIZE
487a8d9758dSMingkai Hu #else
488a8d9758dSMingkai Hu #define CONFIG_ENV_IS_IN_FLASH
489a8d9758dSMingkai Hu #define CONFIG_ENV_ADDR	(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
490a8d9758dSMingkai Hu #define CONFIG_ENV_SIZE		0x2000
491a8d9758dSMingkai Hu #define CONFIG_ENV_SECT_SIZE	0x20000
492a8d9758dSMingkai Hu #endif
493a8d9758dSMingkai Hu 
494a8d9758dSMingkai Hu #define CONFIG_LOADS_ECHO
495a8d9758dSMingkai Hu #define CONFIG_SYS_LOADS_BAUD_CHANGE
496a8d9758dSMingkai Hu 
497a8d9758dSMingkai Hu /*
498a8d9758dSMingkai Hu  * Command line configuration.
499a8d9758dSMingkai Hu  */
500a8d9758dSMingkai Hu #include <config_cmd_default.h>
501a8d9758dSMingkai Hu 
502a8d9758dSMingkai Hu #define CONFIG_CMD_ERRATA
503a8d9758dSMingkai Hu #define CONFIG_CMD_ELF
504a8d9758dSMingkai Hu #define CONFIG_CMD_IRQ
505a8d9758dSMingkai Hu #define CONFIG_CMD_MII
506a8d9758dSMingkai Hu #define CONFIG_CMD_PING
507a8d9758dSMingkai Hu #define CONFIG_CMD_SETEXPR
508a8d9758dSMingkai Hu #define CONFIG_CMD_REGINFO
509a8d9758dSMingkai Hu 
510*737537efSRuchika Gupta /* Hash command with SHA acceleration supported in hardware */
511*737537efSRuchika Gupta #ifdef CONFIG_FSL_CAAM
512*737537efSRuchika Gupta #define CONFIG_CMD_HASH
513*737537efSRuchika Gupta #define CONFIG_SHA_HW_ACCEL
514*737537efSRuchika Gupta #endif
515*737537efSRuchika Gupta 
516a8d9758dSMingkai Hu /*
517a8d9758dSMingkai Hu  * Miscellaneous configurable options
518a8d9758dSMingkai Hu  */
519a8d9758dSMingkai Hu #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
520a8d9758dSMingkai Hu #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
521a8d9758dSMingkai Hu #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
522a8d9758dSMingkai Hu #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
523a8d9758dSMingkai Hu 
524a8d9758dSMingkai Hu #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
525a8d9758dSMingkai Hu #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
526a8d9758dSMingkai Hu 						/* Print Buffer Size */
527a8d9758dSMingkai Hu #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
528a8d9758dSMingkai Hu #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
529a8d9758dSMingkai Hu 
530a8d9758dSMingkai Hu /*
531a8d9758dSMingkai Hu  * For booting Linux, the board info and command line data
532a8d9758dSMingkai Hu  * have to be in the first 64 MB of memory, since this is
533a8d9758dSMingkai Hu  * the maximum mapped by the Linux kernel during initialization.
534a8d9758dSMingkai Hu  */
535a8d9758dSMingkai Hu #define CONFIG_SYS_BOOTMAPSZ	(64 << 20) /* Initial Memory map for Linux */
536a8d9758dSMingkai Hu #define CONFIG_SYS_BOOTM_LEN	(64 << 20) /* Increase max gunzip size */
537a8d9758dSMingkai Hu 
538a8d9758dSMingkai Hu /*
539a8d9758dSMingkai Hu  * Environment Configuration
540a8d9758dSMingkai Hu  */
541a8d9758dSMingkai Hu 
542a8d9758dSMingkai Hu #ifdef CONFIG_TSEC_ENET
543a8d9758dSMingkai Hu #define CONFIG_HAS_ETH0
544a8d9758dSMingkai Hu #define CONFIG_HAS_ETH1
545a8d9758dSMingkai Hu #endif
546a8d9758dSMingkai Hu 
547a8d9758dSMingkai Hu #define CONFIG_ROOTPATH		"/opt/nfsroot"
548a8d9758dSMingkai Hu #define CONFIG_BOOTFILE		"uImage"
549a8d9758dSMingkai Hu #define CONFIG_UBOOTPATH	u-boot.bin/* U-Boot image on TFTP server */
550a8d9758dSMingkai Hu 
551a8d9758dSMingkai Hu /* default location for tftp and bootm */
552a8d9758dSMingkai Hu #define CONFIG_LOADADDR		1000000
553a8d9758dSMingkai Hu 
554a8d9758dSMingkai Hu #define CONFIG_BOOTDELAY	-1	/* -1 disables auto-boot */
555a8d9758dSMingkai Hu 
556a8d9758dSMingkai Hu #define CONFIG_BAUDRATE		115200
557a8d9758dSMingkai Hu 
5589c25ee6dSPo Liu #define CONFIG_DEF_HWCONFIG	fsl_ddr:ecc=on
5599c25ee6dSPo Liu 
560a8d9758dSMingkai Hu #define	CONFIG_EXTRA_ENV_SETTINGS				\
561a8d9758dSMingkai Hu 	"hwconfig=" __stringify(CONFIG_DEF_HWCONFIG)  "\0"	\
562a8d9758dSMingkai Hu 	"netdev=eth0\0"						\
563a8d9758dSMingkai Hu 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
564a8d9758dSMingkai Hu 	"loadaddr=1000000\0"				\
565a8d9758dSMingkai Hu 	"consoledev=ttyS0\0"				\
566a8d9758dSMingkai Hu 	"ramdiskaddr=2000000\0"				\
567a8d9758dSMingkai Hu 	"ramdiskfile=rootfs.ext2.gz.uboot\0"		\
568a8d9758dSMingkai Hu 	"fdtaddr=c00000\0"				\
569a8d9758dSMingkai Hu 	"fdtfile=name/of/device-tree.dtb\0"			\
570a8d9758dSMingkai Hu 	"othbootargs=ramdisk_size=600000\0"		\
571a8d9758dSMingkai Hu 
572a8d9758dSMingkai Hu #define CONFIG_RAMBOOTCOMMAND			\
573a8d9758dSMingkai Hu 	"setenv bootargs root=/dev/ram rw "	\
574a8d9758dSMingkai Hu 	"console=$consoledev,$baudrate $othbootargs; "	\
575a8d9758dSMingkai Hu 	"tftp $ramdiskaddr $ramdiskfile;"	\
576a8d9758dSMingkai Hu 	"tftp $loadaddr $bootfile;"		\
577a8d9758dSMingkai Hu 	"tftp $fdtaddr $fdtfile;"		\
578a8d9758dSMingkai Hu 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
579a8d9758dSMingkai Hu 
580a8d9758dSMingkai Hu #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
581a8d9758dSMingkai Hu 
582a8d9758dSMingkai Hu #endif	/* __CONFIG_H */
583