1a8d9758dSMingkai Hu /* 2a8d9758dSMingkai Hu * Copyright 2013 Freescale Semiconductor, Inc. 3a8d9758dSMingkai Hu * 43aab0cd8SYork Sun * SPDX-License-Identifier: GPL-2.0+ 5a8d9758dSMingkai Hu */ 6a8d9758dSMingkai Hu 7a8d9758dSMingkai Hu /* 8a8d9758dSMingkai Hu * C29XPCIE board configuration file 9a8d9758dSMingkai Hu */ 10a8d9758dSMingkai Hu 11a8d9758dSMingkai Hu #ifndef __CONFIG_H 12a8d9758dSMingkai Hu #define __CONFIG_H 13a8d9758dSMingkai Hu 14a8d9758dSMingkai Hu #define CONFIG_PHYS_64BIT 15a8d9758dSMingkai Hu 16a8d9758dSMingkai Hu #ifdef CONFIG_C29XPCIE 17a8d9758dSMingkai Hu #define CONFIG_PPC_C29X 18a8d9758dSMingkai Hu #endif 19a8d9758dSMingkai Hu 20a8d9758dSMingkai Hu #ifdef CONFIG_SPIFLASH 21a8d9758dSMingkai Hu #define CONFIG_RAMBOOT_SPIFLASH 22a8d9758dSMingkai Hu #define CONFIG_SYS_TEXT_BASE 0x11000000 23a8d9758dSMingkai Hu #define CONFIG_RESET_VECTOR_ADDRESS 0x1107fffc 24a8d9758dSMingkai Hu #endif 25a8d9758dSMingkai Hu 26a8d9758dSMingkai Hu #ifndef CONFIG_SYS_TEXT_BASE 27a8d9758dSMingkai Hu #define CONFIG_SYS_TEXT_BASE 0xeff80000 28a8d9758dSMingkai Hu #endif 29a8d9758dSMingkai Hu 30a8d9758dSMingkai Hu #ifndef CONFIG_RESET_VECTOR_ADDRESS 31a8d9758dSMingkai Hu #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 32a8d9758dSMingkai Hu #endif 33a8d9758dSMingkai Hu 34a8d9758dSMingkai Hu #ifndef CONFIG_SYS_MONITOR_BASE 35a8d9758dSMingkai Hu #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE 36a8d9758dSMingkai Hu #endif 37a8d9758dSMingkai Hu 38a8d9758dSMingkai Hu /* High Level Configuration Options */ 39a8d9758dSMingkai Hu #define CONFIG_BOOKE /* BOOKE */ 40a8d9758dSMingkai Hu #define CONFIG_E500 /* BOOKE e500 family */ 41a8d9758dSMingkai Hu #define CONFIG_MPC85xx 42a8d9758dSMingkai Hu #define CONFIG_FSL_IFC /* Enable IFC Support */ 43a8d9758dSMingkai Hu #define CONFIG_SYS_HAS_SERDES /* common SERDES init code */ 44a8d9758dSMingkai Hu 45a8d9758dSMingkai Hu #define CONFIG_PCI /* Enable PCI/PCIE */ 46a8d9758dSMingkai Hu #ifdef CONFIG_PCI 47a8d9758dSMingkai Hu #define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */ 48a8d9758dSMingkai Hu #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 49a8d9758dSMingkai Hu #define CONFIG_PCI_INDIRECT_BRIDGE 50a8d9758dSMingkai Hu #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */ 51a8d9758dSMingkai Hu #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 52a8d9758dSMingkai Hu 53a8d9758dSMingkai Hu #define CONFIG_CMD_NET 54a8d9758dSMingkai Hu #define CONFIG_CMD_PCI 55a8d9758dSMingkai Hu 56a8d9758dSMingkai Hu #define CONFIG_E1000 57a8d9758dSMingkai Hu 58a8d9758dSMingkai Hu /* 59a8d9758dSMingkai Hu * PCI Windows 60a8d9758dSMingkai Hu * Memory space is mapped 1-1, but I/O space must start from 0. 61a8d9758dSMingkai Hu */ 62a8d9758dSMingkai Hu /* controller 1, Slot 1, tgtid 1, Base address a000 */ 63a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_NAME "Slot 1" 64a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 65a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 66a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 67a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ 68a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000 69a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 70a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 71a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull 72a8d9758dSMingkai Hu 73a8d9758dSMingkai Hu #define CONFIG_PCI_PNP /* do pci plug-and-play */ 74a8d9758dSMingkai Hu 75a8d9758dSMingkai Hu #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 76a8d9758dSMingkai Hu #define CONFIG_DOS_PARTITION 77a8d9758dSMingkai Hu #endif 78a8d9758dSMingkai Hu 79a8d9758dSMingkai Hu #define CONFIG_FSL_LAW /* Use common FSL init code */ 80a8d9758dSMingkai Hu #define CONFIG_TSEC_ENET 81a8d9758dSMingkai Hu #define CONFIG_ENV_OVERWRITE 82a8d9758dSMingkai Hu 83a8d9758dSMingkai Hu #define CONFIG_DDR_CLK_FREQ 100000000 84a8d9758dSMingkai Hu #define CONFIG_SYS_CLK_FREQ 66666666 85a8d9758dSMingkai Hu 86a8d9758dSMingkai Hu #define CONFIG_HWCONFIG 87a8d9758dSMingkai Hu 88a8d9758dSMingkai Hu /* 89a8d9758dSMingkai Hu * These can be toggled for performance analysis, otherwise use default. 90a8d9758dSMingkai Hu */ 91a8d9758dSMingkai Hu #define CONFIG_L2_CACHE /* toggle L2 cache */ 92a8d9758dSMingkai Hu #define CONFIG_BTB /* toggle branch predition */ 93a8d9758dSMingkai Hu 94a8d9758dSMingkai Hu #define CONFIG_ADDR_STREAMING /* toggle addr streaming */ 95a8d9758dSMingkai Hu 96a8d9758dSMingkai Hu #define CONFIG_ENABLE_36BIT_PHYS 97a8d9758dSMingkai Hu 98a8d9758dSMingkai Hu #define CONFIG_ADDR_MAP 1 99a8d9758dSMingkai Hu #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */ 100a8d9758dSMingkai Hu 101a8d9758dSMingkai Hu #define CONFIG_SYS_MEMTEST_START 0x00200000 102a8d9758dSMingkai Hu #define CONFIG_SYS_MEMTEST_END 0x00400000 103a8d9758dSMingkai Hu #define CONFIG_PANIC_HANG 104a8d9758dSMingkai Hu 105a8d9758dSMingkai Hu /* DDR Setup */ 106*5614e71bSYork Sun #define CONFIG_SYS_FSL_DDR3 107a8d9758dSMingkai Hu #define CONFIG_DDR_SPD 108a8d9758dSMingkai Hu #define CONFIG_SYS_SPD_BUS_NUM 0 109a8d9758dSMingkai Hu #define SPD_EEPROM_ADDRESS 0x50 110a8d9758dSMingkai Hu #define CONFIG_SYS_DDR_RAW_TIMING 111a8d9758dSMingkai Hu 112a8d9758dSMingkai Hu /* DDR ECC Setup*/ 113a8d9758dSMingkai Hu #define CONFIG_DDR_ECC 114a8d9758dSMingkai Hu #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 115a8d9758dSMingkai Hu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 116a8d9758dSMingkai Hu 117a8d9758dSMingkai Hu #define CONFIG_SYS_SDRAM_SIZE 512 118a8d9758dSMingkai Hu #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 119a8d9758dSMingkai Hu #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 120a8d9758dSMingkai Hu 121a8d9758dSMingkai Hu #define CONFIG_DIMM_SLOTS_PER_CTLR 1 122a8d9758dSMingkai Hu #define CONFIG_CHIP_SELECTS_PER_CTRL 1 123a8d9758dSMingkai Hu 124a8d9758dSMingkai Hu #define CONFIG_SYS_CCSRBAR 0xffe00000 125a8d9758dSMingkai Hu #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 126a8d9758dSMingkai Hu 127a8d9758dSMingkai Hu /* Platform SRAM setting */ 128a8d9758dSMingkai Hu #define CONFIG_SYS_PLATFORM_SRAM_BASE 0xffb00000 129a8d9758dSMingkai Hu #define CONFIG_SYS_PLATFORM_SRAM_BASE_PHYS \ 130a8d9758dSMingkai Hu (0xf00000000ull | CONFIG_SYS_PLATFORM_SRAM_BASE) 131a8d9758dSMingkai Hu #define CONFIG_SYS_PLATFORM_SRAM_SIZE (512 << 10) 132a8d9758dSMingkai Hu 133a8d9758dSMingkai Hu /* 134a8d9758dSMingkai Hu * IFC Definitions 135a8d9758dSMingkai Hu */ 136a8d9758dSMingkai Hu /* NOR Flash on IFC */ 137a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_BASE 0xec000000 138a8d9758dSMingkai Hu #define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */ 139a8d9758dSMingkai Hu 140a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) 141a8d9758dSMingkai Hu 142a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS } 143a8d9758dSMingkai Hu #define CONFIG_SYS_MAX_FLASH_BANKS 1 144a8d9758dSMingkai Hu 145a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_QUIET_TEST 146a8d9758dSMingkai Hu #define CONFIG_FLASH_SHOW_PROGRESS 45 147a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* in ms */ 148a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* in ms */ 149a8d9758dSMingkai Hu 150a8d9758dSMingkai Hu /* 16Bit NOR Flash - S29GL512S10TFI01 */ 151a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 152a8d9758dSMingkai Hu CSPR_PORT_SIZE_16 | \ 153a8d9758dSMingkai Hu CSPR_MSEL_NOR | \ 154a8d9758dSMingkai Hu CSPR_V) 155a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_AMASK IFC_AMASK(64*1024*1024) 156a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(4) 157ac2785c6SPo Liu 158a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 159a8d9758dSMingkai Hu FTIM0_NOR_TEADC(0x5) | \ 160a8d9758dSMingkai Hu FTIM0_NOR_TEAHC(0x5)) 161ac2785c6SPo Liu #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 162ac2785c6SPo Liu FTIM1_NOR_TRAD_NOR(0x1A) |\ 163ac2785c6SPo Liu FTIM1_NOR_TSEQRAD_NOR(0x13)) 164a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 165a8d9758dSMingkai Hu FTIM2_NOR_TCH(0x4) | \ 166ac2785c6SPo Liu FTIM2_NOR_TWPH(0x0E) | \ 167a8d9758dSMingkai Hu FTIM2_NOR_TWP(0x1c)) 168a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_FTIM3 0x0 169a8d9758dSMingkai Hu 170a8d9758dSMingkai Hu /* CFI for NOR Flash */ 171a8d9758dSMingkai Hu #define CONFIG_FLASH_CFI_DRIVER 172a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_CFI 173a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_EMPTY_INFO 174a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 175a8d9758dSMingkai Hu 176a8d9758dSMingkai Hu /* NAND Flash on IFC */ 177a8d9758dSMingkai Hu #define CONFIG_NAND_FSL_IFC 178a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_BASE 0xff800000 179a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull 180a8d9758dSMingkai Hu 181a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 182a8d9758dSMingkai Hu 183a8d9758dSMingkai Hu #define CONFIG_SYS_MAX_NAND_DEVICE 1 184a8d9758dSMingkai Hu #define CONFIG_MTD_NAND_VERIFY_WRITE 185a8d9758dSMingkai Hu #define CONFIG_CMD_NAND 186a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 187a8d9758dSMingkai Hu 188a8d9758dSMingkai Hu /* 8Bit NAND Flash - K9F1G08U0B */ 189a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 190a8d9758dSMingkai Hu | CSPR_PORT_SIZE_8 \ 191a8d9758dSMingkai Hu | CSPR_MSEL_NAND \ 192a8d9758dSMingkai Hu | CSPR_V) 193a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 194a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 195a8d9758dSMingkai Hu | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 196a8d9758dSMingkai Hu | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 197a8d9758dSMingkai Hu | CSOR_NAND_RAL_2 /* RAL = 2 Bytes */ \ 198a8d9758dSMingkai Hu | CSOR_NAND_PGS_2K /* Page Size = 2k */ \ 199a8d9758dSMingkai Hu | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \ 200a8d9758dSMingkai Hu | CSOR_NAND_PB(64)) /* 64 Pages Per Block */ 201a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x01) | \ 202a8d9758dSMingkai Hu FTIM0_NAND_TWP(0x0c) | \ 203a8d9758dSMingkai Hu FTIM0_NAND_TWCHT(0x08) | \ 204a8d9758dSMingkai Hu FTIM0_NAND_TWH(0x06)) 205a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x28) | \ 206a8d9758dSMingkai Hu FTIM1_NAND_TWBE(0x1d) | \ 207a8d9758dSMingkai Hu FTIM1_NAND_TRR(0x08) | \ 208a8d9758dSMingkai Hu FTIM1_NAND_TRP(0x0c)) 209a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0c) | \ 210a8d9758dSMingkai Hu FTIM2_NAND_TREH(0x0a) | \ 211a8d9758dSMingkai Hu FTIM2_NAND_TWHRE(0x18)) 212a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_FTIM3 (FTIM3_NAND_TWW(0x04)) 213a8d9758dSMingkai Hu 214a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_DDR_LAW 11 215a8d9758dSMingkai Hu 216a8d9758dSMingkai Hu /* Set up IFC registers for boot location NOR/NAND */ 217a8d9758dSMingkai Hu #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR 218a8d9758dSMingkai Hu #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 219a8d9758dSMingkai Hu #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 220a8d9758dSMingkai Hu #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 221a8d9758dSMingkai Hu #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 222a8d9758dSMingkai Hu #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 223a8d9758dSMingkai Hu #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 224a8d9758dSMingkai Hu #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR 225a8d9758dSMingkai Hu #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK 226a8d9758dSMingkai Hu #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR 227a8d9758dSMingkai Hu #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0 228a8d9758dSMingkai Hu #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1 229a8d9758dSMingkai Hu #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2 230a8d9758dSMingkai Hu #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3 231a8d9758dSMingkai Hu 232a8d9758dSMingkai Hu /* CPLD on IFC, selected by CS2 */ 233a8d9758dSMingkai Hu #define CONFIG_SYS_CPLD_BASE 0xffdf0000 234a8d9758dSMingkai Hu #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull \ 235a8d9758dSMingkai Hu | CONFIG_SYS_CPLD_BASE) 236a8d9758dSMingkai Hu 237a8d9758dSMingkai Hu #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \ 238a8d9758dSMingkai Hu | CSPR_PORT_SIZE_8 \ 239a8d9758dSMingkai Hu | CSPR_MSEL_GPCM \ 240a8d9758dSMingkai Hu | CSPR_V) 241a8d9758dSMingkai Hu #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024) 242a8d9758dSMingkai Hu #define CONFIG_SYS_CSOR2 0x0 243a8d9758dSMingkai Hu /* CPLD Timing parameters for IFC CS2 */ 244a8d9758dSMingkai Hu #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 245a8d9758dSMingkai Hu FTIM0_GPCM_TEADC(0x0e) | \ 246a8d9758dSMingkai Hu FTIM0_GPCM_TEAHC(0x0e)) 247a8d9758dSMingkai Hu #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ 248a8d9758dSMingkai Hu FTIM1_GPCM_TRAD(0x1f)) 249a8d9758dSMingkai Hu #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ 250a8d9758dSMingkai Hu FTIM2_GPCM_TCH(0x0) | \ 251a8d9758dSMingkai Hu FTIM2_GPCM_TWP(0x1f)) 252a8d9758dSMingkai Hu #define CONFIG_SYS_CS2_FTIM3 0x0 253a8d9758dSMingkai Hu 254a8d9758dSMingkai Hu #if defined(CONFIG_RAMBOOT_SPIFLASH) 255a8d9758dSMingkai Hu #define CONFIG_SYS_RAMBOOT 256a8d9758dSMingkai Hu #define CONFIG_SYS_EXTRA_ENV_RELOC 257a8d9758dSMingkai Hu #endif 258a8d9758dSMingkai Hu 259a8d9758dSMingkai Hu #define CONFIG_BOARD_EARLY_INIT_R 260a8d9758dSMingkai Hu 261a8d9758dSMingkai Hu #define CONFIG_SYS_INIT_RAM_LOCK 262a8d9758dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 263a8d9758dSMingkai Hu #define CONFIG_SYS_INIT_RAM_END 0x00004000 264a8d9758dSMingkai Hu 265a8d9758dSMingkai Hu #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END \ 266a8d9758dSMingkai Hu - GENERATED_GBL_DATA_SIZE) 267a8d9758dSMingkai Hu #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 268a8d9758dSMingkai Hu 269a8d9758dSMingkai Hu #define CONFIG_SYS_MONITOR_LEN (512 * 1024) 270a8d9758dSMingkai Hu #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) 271a8d9758dSMingkai Hu 272a8d9758dSMingkai Hu /* Serial Port */ 273a8d9758dSMingkai Hu #define CONFIG_CONS_INDEX 1 274a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550 275a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550_SERIAL 276a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550_REG_SIZE 1 277a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 278a8d9758dSMingkai Hu 279a8d9758dSMingkai Hu #define CONFIG_SERIAL_MULTI /* Enable both serial ports */ 280a8d9758dSMingkai Hu #define CONFIG_SYS_CONSOLE_IS_IN_ENV 281a8d9758dSMingkai Hu 282a8d9758dSMingkai Hu #define CONFIG_SYS_BAUDRATE_TABLE \ 283a8d9758dSMingkai Hu {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 284a8d9758dSMingkai Hu 285a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 286a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 287a8d9758dSMingkai Hu 288a8d9758dSMingkai Hu /* Use the HUSH parser */ 289a8d9758dSMingkai Hu #define CONFIG_SYS_HUSH_PARSER 290a8d9758dSMingkai Hu 291a8d9758dSMingkai Hu /* 292a8d9758dSMingkai Hu * Pass open firmware flat tree 293a8d9758dSMingkai Hu */ 294a8d9758dSMingkai Hu #define CONFIG_OF_LIBFDT 295a8d9758dSMingkai Hu #define CONFIG_OF_BOARD_SETUP 296a8d9758dSMingkai Hu #define CONFIG_OF_STDOUT_VIA_ALIAS 297a8d9758dSMingkai Hu 298a8d9758dSMingkai Hu /* new uImage format support */ 299a8d9758dSMingkai Hu #define CONFIG_FIT 300a8d9758dSMingkai Hu #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */ 301a8d9758dSMingkai Hu 302a8d9758dSMingkai Hu #define CONFIG_SYS_I2C 303a8d9758dSMingkai Hu #define CONFIG_SYS_I2C_FSL 304a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C_SPEED 400000 305a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C2_SPEED 400000 306a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 307a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 308a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 309a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 310a8d9758dSMingkai Hu 311a8d9758dSMingkai Hu /* I2C EEPROM */ 312a8d9758dSMingkai Hu /* enable read and write access to EEPROM */ 313a8d9758dSMingkai Hu #define CONFIG_CMD_EEPROM 314a8d9758dSMingkai Hu #define CONFIG_SYS_I2C_MULTI_EEPROMS 315a8d9758dSMingkai Hu #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 316a8d9758dSMingkai Hu #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 317a8d9758dSMingkai Hu #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 318a8d9758dSMingkai Hu 319a8d9758dSMingkai Hu #define CONFIG_CMD_I2C 320a8d9758dSMingkai Hu 321a8d9758dSMingkai Hu /* eSPI - Enhanced SPI */ 322a8d9758dSMingkai Hu #define CONFIG_FSL_ESPI 323a8d9758dSMingkai Hu #define CONFIG_SPI_FLASH 324a8d9758dSMingkai Hu #define CONFIG_SPI_FLASH_SPANSION 325a8d9758dSMingkai Hu #define CONFIG_SPI_FLASH_EON 326a8d9758dSMingkai Hu #define CONFIG_CMD_SF 327a8d9758dSMingkai Hu #define CONFIG_SF_DEFAULT_SPEED 10000000 328a8d9758dSMingkai Hu #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0 329a8d9758dSMingkai Hu 330a8d9758dSMingkai Hu #ifdef CONFIG_TSEC_ENET 331a8d9758dSMingkai Hu #define CONFIG_NET_MULTI 332a8d9758dSMingkai Hu #define CONFIG_MII /* MII PHY management */ 333a8d9758dSMingkai Hu #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */ 334a8d9758dSMingkai Hu #define CONFIG_TSEC1 1 335a8d9758dSMingkai Hu #define CONFIG_TSEC1_NAME "eTSEC1" 336a8d9758dSMingkai Hu #define CONFIG_TSEC2 1 337a8d9758dSMingkai Hu #define CONFIG_TSEC2_NAME "eTSEC2" 338a8d9758dSMingkai Hu 339a8d9758dSMingkai Hu /* Default mode is RGMII mode */ 340a8d9758dSMingkai Hu #define TSEC1_PHY_ADDR 0 341a8d9758dSMingkai Hu #define TSEC2_PHY_ADDR 2 342a8d9758dSMingkai Hu 343a8d9758dSMingkai Hu #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 344a8d9758dSMingkai Hu #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 345a8d9758dSMingkai Hu 346a8d9758dSMingkai Hu #define CONFIG_ETHPRIME "eTSEC1" 347a8d9758dSMingkai Hu 348a8d9758dSMingkai Hu #define CONFIG_PHY_GIGE 349a8d9758dSMingkai Hu #endif /* CONFIG_TSEC_ENET */ 350a8d9758dSMingkai Hu 351a8d9758dSMingkai Hu /* 352a8d9758dSMingkai Hu * Environment 353a8d9758dSMingkai Hu */ 354a8d9758dSMingkai Hu #if defined(CONFIG_SYS_RAMBOOT) 355a8d9758dSMingkai Hu #if defined(CONFIG_RAMBOOT_SPIFLASH) 356a8d9758dSMingkai Hu #define CONFIG_ENV_IS_IN_SPI_FLASH 357a8d9758dSMingkai Hu #define CONFIG_ENV_SPI_BUS 0 358a8d9758dSMingkai Hu #define CONFIG_ENV_SPI_CS 0 359a8d9758dSMingkai Hu #define CONFIG_ENV_SPI_MAX_HZ 10000000 360a8d9758dSMingkai Hu #define CONFIG_ENV_SPI_MODE 0 361a8d9758dSMingkai Hu #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 362a8d9758dSMingkai Hu #define CONFIG_ENV_SECT_SIZE 0x10000 363a8d9758dSMingkai Hu #define CONFIG_ENV_SIZE 0x2000 364a8d9758dSMingkai Hu #endif 365a8d9758dSMingkai Hu #else 366a8d9758dSMingkai Hu #define CONFIG_ENV_IS_IN_FLASH 367a8d9758dSMingkai Hu #if CONFIG_SYS_MONITOR_BASE > 0xfff80000 368a8d9758dSMingkai Hu #define CONFIG_ENV_ADDR 0xfff80000 369a8d9758dSMingkai Hu #else 370a8d9758dSMingkai Hu #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 371a8d9758dSMingkai Hu #endif 372a8d9758dSMingkai Hu #define CONFIG_ENV_SIZE 0x2000 373a8d9758dSMingkai Hu #define CONFIG_ENV_SECT_SIZE 0x20000 374a8d9758dSMingkai Hu #endif 375a8d9758dSMingkai Hu 376a8d9758dSMingkai Hu #define CONFIG_LOADS_ECHO 377a8d9758dSMingkai Hu #define CONFIG_SYS_LOADS_BAUD_CHANGE 378a8d9758dSMingkai Hu 379a8d9758dSMingkai Hu /* 380a8d9758dSMingkai Hu * Command line configuration. 381a8d9758dSMingkai Hu */ 382a8d9758dSMingkai Hu #include <config_cmd_default.h> 383a8d9758dSMingkai Hu 384a8d9758dSMingkai Hu #define CONFIG_CMD_ERRATA 385a8d9758dSMingkai Hu #define CONFIG_CMD_ELF 386a8d9758dSMingkai Hu #define CONFIG_CMD_IRQ 387a8d9758dSMingkai Hu #define CONFIG_CMD_MII 388a8d9758dSMingkai Hu #define CONFIG_CMD_PING 389a8d9758dSMingkai Hu #define CONFIG_CMD_SETEXPR 390a8d9758dSMingkai Hu #define CONFIG_CMD_REGINFO 391a8d9758dSMingkai Hu 392a8d9758dSMingkai Hu /* 393a8d9758dSMingkai Hu * Miscellaneous configurable options 394a8d9758dSMingkai Hu */ 395a8d9758dSMingkai Hu #define CONFIG_SYS_LONGHELP /* undef to save memory */ 396a8d9758dSMingkai Hu #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 397a8d9758dSMingkai Hu #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 398a8d9758dSMingkai Hu #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 399a8d9758dSMingkai Hu 400a8d9758dSMingkai Hu #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 401a8d9758dSMingkai Hu #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) 402a8d9758dSMingkai Hu /* Print Buffer Size */ 403a8d9758dSMingkai Hu #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 404a8d9758dSMingkai Hu #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */ 405a8d9758dSMingkai Hu 406a8d9758dSMingkai Hu /* 407a8d9758dSMingkai Hu * For booting Linux, the board info and command line data 408a8d9758dSMingkai Hu * have to be in the first 64 MB of memory, since this is 409a8d9758dSMingkai Hu * the maximum mapped by the Linux kernel during initialization. 410a8d9758dSMingkai Hu */ 411a8d9758dSMingkai Hu #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */ 412a8d9758dSMingkai Hu #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 413a8d9758dSMingkai Hu 414a8d9758dSMingkai Hu /* 415a8d9758dSMingkai Hu * Environment Configuration 416a8d9758dSMingkai Hu */ 417a8d9758dSMingkai Hu 418a8d9758dSMingkai Hu #ifdef CONFIG_TSEC_ENET 419a8d9758dSMingkai Hu #define CONFIG_HAS_ETH0 420a8d9758dSMingkai Hu #define CONFIG_HAS_ETH1 421a8d9758dSMingkai Hu #endif 422a8d9758dSMingkai Hu 423a8d9758dSMingkai Hu #define CONFIG_ROOTPATH "/opt/nfsroot" 424a8d9758dSMingkai Hu #define CONFIG_BOOTFILE "uImage" 425a8d9758dSMingkai Hu #define CONFIG_UBOOTPATH u-boot.bin/* U-Boot image on TFTP server */ 426a8d9758dSMingkai Hu 427a8d9758dSMingkai Hu /* default location for tftp and bootm */ 428a8d9758dSMingkai Hu #define CONFIG_LOADADDR 1000000 429a8d9758dSMingkai Hu 430a8d9758dSMingkai Hu #define CONFIG_BOOTDELAY -1 /* -1 disables auto-boot */ 431a8d9758dSMingkai Hu 432a8d9758dSMingkai Hu #define CONFIG_BAUDRATE 115200 433a8d9758dSMingkai Hu 4349c25ee6dSPo Liu #define CONFIG_DEF_HWCONFIG fsl_ddr:ecc=on 4359c25ee6dSPo Liu 436a8d9758dSMingkai Hu #define CONFIG_EXTRA_ENV_SETTINGS \ 437a8d9758dSMingkai Hu "hwconfig=" __stringify(CONFIG_DEF_HWCONFIG) "\0" \ 438a8d9758dSMingkai Hu "netdev=eth0\0" \ 439a8d9758dSMingkai Hu "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 440a8d9758dSMingkai Hu "loadaddr=1000000\0" \ 441a8d9758dSMingkai Hu "consoledev=ttyS0\0" \ 442a8d9758dSMingkai Hu "ramdiskaddr=2000000\0" \ 443a8d9758dSMingkai Hu "ramdiskfile=rootfs.ext2.gz.uboot\0" \ 444a8d9758dSMingkai Hu "fdtaddr=c00000\0" \ 445a8d9758dSMingkai Hu "fdtfile=name/of/device-tree.dtb\0" \ 446a8d9758dSMingkai Hu "othbootargs=ramdisk_size=600000\0" \ 447a8d9758dSMingkai Hu 448a8d9758dSMingkai Hu #define CONFIG_RAMBOOTCOMMAND \ 449a8d9758dSMingkai Hu "setenv bootargs root=/dev/ram rw " \ 450a8d9758dSMingkai Hu "console=$consoledev,$baudrate $othbootargs; " \ 451a8d9758dSMingkai Hu "tftp $ramdiskaddr $ramdiskfile;" \ 452a8d9758dSMingkai Hu "tftp $loadaddr $bootfile;" \ 453a8d9758dSMingkai Hu "tftp $fdtaddr $fdtfile;" \ 454a8d9758dSMingkai Hu "bootm $loadaddr $ramdiskaddr $fdtaddr" 455a8d9758dSMingkai Hu 456a8d9758dSMingkai Hu #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND 457a8d9758dSMingkai Hu 458a8d9758dSMingkai Hu #endif /* __CONFIG_H */ 459