xref: /rk3399_rockchip-uboot/include/configs/C29XPCIE.h (revision 3ca49c425f523d41bcec8a0eac24cce2d6a0da98)
1a8d9758dSMingkai Hu /*
2a8d9758dSMingkai Hu  * Copyright 2013 Freescale Semiconductor, Inc.
3a8d9758dSMingkai Hu  *
43aab0cd8SYork Sun  * SPDX-License-Identifier:	GPL-2.0+
5a8d9758dSMingkai Hu  */
6a8d9758dSMingkai Hu 
7a8d9758dSMingkai Hu /*
8a8d9758dSMingkai Hu  * C29XPCIE board configuration file
9a8d9758dSMingkai Hu  */
10a8d9758dSMingkai Hu 
11a8d9758dSMingkai Hu #ifndef __CONFIG_H
12a8d9758dSMingkai Hu #define __CONFIG_H
13a8d9758dSMingkai Hu 
14a8d9758dSMingkai Hu #define CONFIG_PHYS_64BIT
159a7eeb9cSChunhe Lan #define CONFIG_SYS_GENERIC_BOARD
169a7eeb9cSChunhe Lan #define CONFIG_DISPLAY_BOARDINFO
17a8d9758dSMingkai Hu 
18a8d9758dSMingkai Hu #ifdef CONFIG_C29XPCIE
19a8d9758dSMingkai Hu #define CONFIG_PPC_C29X
20a8d9758dSMingkai Hu #endif
21a8d9758dSMingkai Hu 
22a8d9758dSMingkai Hu #ifdef CONFIG_SPIFLASH
23a8d9758dSMingkai Hu #define CONFIG_RAMBOOT_SPIFLASH
24a8d9758dSMingkai Hu #define CONFIG_SYS_TEXT_BASE		0x11000000
25e222b1f3SPrabhakar Kushwaha #define CONFIG_RESET_VECTOR_ADDRESS	0x110bfffc
26a8d9758dSMingkai Hu #endif
27a8d9758dSMingkai Hu 
28eb6b458cSPo Liu #ifdef CONFIG_NAND
29eb6b458cSPo Liu #ifdef CONFIG_TPL_BUILD
30eb6b458cSPo Liu #define CONFIG_SPL_NAND_BOOT
31eb6b458cSPo Liu #define CONFIG_SPL_FLUSH_IMAGE
32eb6b458cSPo Liu #define CONFIG_SPL_ENV_SUPPORT
33eb6b458cSPo Liu #define CONFIG_SPL_NAND_INIT
34eb6b458cSPo Liu #define CONFIG_SPL_SERIAL_SUPPORT
35eb6b458cSPo Liu #define CONFIG_SPL_LIBGENERIC_SUPPORT
36eb6b458cSPo Liu #define CONFIG_SPL_LIBCOMMON_SUPPORT
37eb6b458cSPo Liu #define CONFIG_SPL_I2C_SUPPORT
38eb6b458cSPo Liu #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
39eb6b458cSPo Liu #define CONFIG_SPL_NAND_SUPPORT
40eb6b458cSPo Liu #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
41eb6b458cSPo Liu #define CONFIG_SPL_COMMON_INIT_DDR
42eb6b458cSPo Liu #define CONFIG_SPL_MAX_SIZE		(128 << 10)
43eb6b458cSPo Liu #define CONFIG_SPL_TEXT_BASE		0xf8f81000
44eb6b458cSPo Liu #define CONFIG_SYS_MPC85XX_NO_RESETVEC
45e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE	(832 << 10)
46eb6b458cSPo Liu #define CONFIG_SYS_NAND_U_BOOT_DST	(0x11000000)
47eb6b458cSPo Liu #define CONFIG_SYS_NAND_U_BOOT_START	(0x11000000)
48eb6b458cSPo Liu #define CONFIG_SYS_NAND_U_BOOT_OFFS	((128 + 128) << 10)
49eb6b458cSPo Liu #elif defined(CONFIG_SPL_BUILD)
50eb6b458cSPo Liu #define CONFIG_SPL_INIT_MINIMAL
51eb6b458cSPo Liu #define CONFIG_SPL_SERIAL_SUPPORT
52eb6b458cSPo Liu #define CONFIG_SPL_NAND_SUPPORT
53eb6b458cSPo Liu #define CONFIG_SPL_NAND_MINIMAL
54eb6b458cSPo Liu #define CONFIG_SPL_FLUSH_IMAGE
55eb6b458cSPo Liu #define CONFIG_SPL_TEXT_BASE		0xff800000
56eb6b458cSPo Liu #define CONFIG_SPL_MAX_SIZE		8192
57eb6b458cSPo Liu #define CONFIG_SYS_NAND_U_BOOT_SIZE	(128 << 10)
58eb6b458cSPo Liu #define CONFIG_SYS_NAND_U_BOOT_DST	0xf8f80000
59eb6b458cSPo Liu #define CONFIG_SYS_NAND_U_BOOT_START	0xf8f80000
60eb6b458cSPo Liu #define CONFIG_SYS_NAND_U_BOOT_OFFS	(128 << 10)
61eb6b458cSPo Liu #endif
62eb6b458cSPo Liu #define CONFIG_SPL_PAD_TO		0x20000
63eb6b458cSPo Liu #define CONFIG_TPL_PAD_TO		0x20000
64eb6b458cSPo Liu #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
65eb6b458cSPo Liu #define CONFIG_SYS_TEXT_BASE		0x11001000
66eb6b458cSPo Liu #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
67eb6b458cSPo Liu #endif
68eb6b458cSPo Liu 
69a8d9758dSMingkai Hu #ifndef CONFIG_SYS_TEXT_BASE
70e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE		0xeff40000
71a8d9758dSMingkai Hu #endif
72a8d9758dSMingkai Hu 
73a8d9758dSMingkai Hu #ifndef CONFIG_RESET_VECTOR_ADDRESS
74a8d9758dSMingkai Hu #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
75a8d9758dSMingkai Hu #endif
76a8d9758dSMingkai Hu 
77eb6b458cSPo Liu #ifdef CONFIG_SPL_BUILD
78eb6b458cSPo Liu #define CONFIG_SYS_MONITOR_BASE	CONFIG_SPL_TEXT_BASE
79eb6b458cSPo Liu #else
80eb6b458cSPo Liu #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
81eb6b458cSPo Liu #endif
82eb6b458cSPo Liu 
83eb6b458cSPo Liu #ifdef CONFIG_SPL_BUILD
84eb6b458cSPo Liu #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
85a8d9758dSMingkai Hu #endif
86a8d9758dSMingkai Hu 
87a8d9758dSMingkai Hu /* High Level Configuration Options */
88a8d9758dSMingkai Hu #define CONFIG_BOOKE			/* BOOKE */
89a8d9758dSMingkai Hu #define CONFIG_E500			/* BOOKE e500 family */
90a8d9758dSMingkai Hu #define CONFIG_FSL_IFC			/* Enable IFC Support */
91737537efSRuchika Gupta #define CONFIG_FSL_CAAM			/* Enable SEC/CAAM */
92a8d9758dSMingkai Hu #define CONFIG_SYS_HAS_SERDES		/* common SERDES init code */
93a8d9758dSMingkai Hu 
94a8d9758dSMingkai Hu #define CONFIG_PCI			/* Enable PCI/PCIE */
95a8d9758dSMingkai Hu #ifdef CONFIG_PCI
96a8d9758dSMingkai Hu #define CONFIG_PCIE1			/* PCIE controler 1 (slot 1) */
97a8d9758dSMingkai Hu #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
98a8d9758dSMingkai Hu #define CONFIG_PCI_INDIRECT_BRIDGE
99a8d9758dSMingkai Hu #define CONFIG_FSL_PCIE_RESET		/* need PCIe reset errata */
100a8d9758dSMingkai Hu #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
101a8d9758dSMingkai Hu 
102a8d9758dSMingkai Hu #define CONFIG_CMD_NET
103a8d9758dSMingkai Hu #define CONFIG_CMD_PCI
104a8d9758dSMingkai Hu 
105a8d9758dSMingkai Hu #define CONFIG_E1000
106a8d9758dSMingkai Hu 
107a8d9758dSMingkai Hu /*
108a8d9758dSMingkai Hu  * PCI Windows
109a8d9758dSMingkai Hu  * Memory space is mapped 1-1, but I/O space must start from 0.
110a8d9758dSMingkai Hu  */
111a8d9758dSMingkai Hu /* controller 1, Slot 1, tgtid 1, Base address a000 */
112a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_NAME		"Slot 1"
113a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
114a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
115a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
116a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000	/* 256M */
117a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc00000
118a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
119a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
120a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_PHYS	0xfffc00000ull
121a8d9758dSMingkai Hu 
122a8d9758dSMingkai Hu #define CONFIG_PCI_PNP			/* do pci plug-and-play */
123a8d9758dSMingkai Hu 
124a8d9758dSMingkai Hu #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
125a8d9758dSMingkai Hu #define CONFIG_DOS_PARTITION
126a8d9758dSMingkai Hu #endif
127a8d9758dSMingkai Hu 
128a8d9758dSMingkai Hu #define CONFIG_FSL_LAW			/* Use common FSL init code */
129a8d9758dSMingkai Hu #define CONFIG_TSEC_ENET
130a8d9758dSMingkai Hu #define CONFIG_ENV_OVERWRITE
131a8d9758dSMingkai Hu 
132a8d9758dSMingkai Hu #define CONFIG_DDR_CLK_FREQ	100000000
133a8d9758dSMingkai Hu #define CONFIG_SYS_CLK_FREQ	66666666
134a8d9758dSMingkai Hu 
135a8d9758dSMingkai Hu #define CONFIG_HWCONFIG
136a8d9758dSMingkai Hu 
137a8d9758dSMingkai Hu /*
138a8d9758dSMingkai Hu  * These can be toggled for performance analysis, otherwise use default.
139a8d9758dSMingkai Hu  */
140a8d9758dSMingkai Hu #define CONFIG_L2_CACHE			/* toggle L2 cache */
141a8d9758dSMingkai Hu #define CONFIG_BTB			/* toggle branch predition */
142a8d9758dSMingkai Hu 
143a8d9758dSMingkai Hu #define CONFIG_ADDR_STREAMING		/* toggle addr streaming */
144a8d9758dSMingkai Hu 
145a8d9758dSMingkai Hu #define CONFIG_ENABLE_36BIT_PHYS
146a8d9758dSMingkai Hu 
147a8d9758dSMingkai Hu #define CONFIG_ADDR_MAP			1
148a8d9758dSMingkai Hu #define CONFIG_SYS_NUM_ADDR_MAP		16	/* number of TLB1 entries */
149a8d9758dSMingkai Hu 
150a8d9758dSMingkai Hu #define CONFIG_SYS_MEMTEST_START	0x00200000
151a8d9758dSMingkai Hu #define CONFIG_SYS_MEMTEST_END		0x00400000
152a8d9758dSMingkai Hu #define CONFIG_PANIC_HANG
153a8d9758dSMingkai Hu 
154a8d9758dSMingkai Hu /* DDR Setup */
1555614e71bSYork Sun #define CONFIG_SYS_FSL_DDR3
156a8d9758dSMingkai Hu #define CONFIG_DDR_SPD
157a8d9758dSMingkai Hu #define CONFIG_SYS_SPD_BUS_NUM		0
158a8d9758dSMingkai Hu #define SPD_EEPROM_ADDRESS		0x50
159a8d9758dSMingkai Hu #define CONFIG_SYS_DDR_RAW_TIMING
160a8d9758dSMingkai Hu 
161a8d9758dSMingkai Hu /* DDR ECC Setup*/
162a8d9758dSMingkai Hu #define CONFIG_DDR_ECC
163a8d9758dSMingkai Hu #define CONFIG_MEM_INIT_VALUE		0xDeadBeef
164a8d9758dSMingkai Hu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
165a8d9758dSMingkai Hu 
166a8d9758dSMingkai Hu #define CONFIG_SYS_SDRAM_SIZE		512
167a8d9758dSMingkai Hu #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
168a8d9758dSMingkai Hu #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
169a8d9758dSMingkai Hu 
170a8d9758dSMingkai Hu #define CONFIG_DIMM_SLOTS_PER_CTLR	1
171a8d9758dSMingkai Hu #define CONFIG_CHIP_SELECTS_PER_CTRL	1
172a8d9758dSMingkai Hu 
173a8d9758dSMingkai Hu #define CONFIG_SYS_CCSRBAR		0xffe00000
174a8d9758dSMingkai Hu #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
175a8d9758dSMingkai Hu 
176a8d9758dSMingkai Hu /* Platform SRAM setting  */
177a8d9758dSMingkai Hu #define CONFIG_SYS_PLATFORM_SRAM_BASE	0xffb00000
178a8d9758dSMingkai Hu #define CONFIG_SYS_PLATFORM_SRAM_BASE_PHYS \
179a8d9758dSMingkai Hu 			(0xf00000000ull | CONFIG_SYS_PLATFORM_SRAM_BASE)
180a8d9758dSMingkai Hu #define CONFIG_SYS_PLATFORM_SRAM_SIZE	(512 << 10)
181a8d9758dSMingkai Hu 
182eb6b458cSPo Liu #ifdef CONFIG_SPL_BUILD
183eb6b458cSPo Liu #define CONFIG_SYS_NO_FLASH
184eb6b458cSPo Liu #endif
185eb6b458cSPo Liu 
186a8d9758dSMingkai Hu /*
187a8d9758dSMingkai Hu  * IFC Definitions
188a8d9758dSMingkai Hu  */
189a8d9758dSMingkai Hu /* NOR Flash on IFC */
190a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_BASE		0xec000000
191a8d9758dSMingkai Hu #define CONFIG_SYS_MAX_FLASH_SECT	512	/* 64M */
192a8d9758dSMingkai Hu 
193a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
194a8d9758dSMingkai Hu 
195a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE_PHYS }
196a8d9758dSMingkai Hu #define CONFIG_SYS_MAX_FLASH_BANKS	1
197a8d9758dSMingkai Hu 
198a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_QUIET_TEST
199a8d9758dSMingkai Hu #define CONFIG_FLASH_SHOW_PROGRESS	45
200a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* in ms */
201a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* in ms */
202a8d9758dSMingkai Hu 
203a8d9758dSMingkai Hu /* 16Bit NOR Flash - S29GL512S10TFI01 */
204a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
205a8d9758dSMingkai Hu 				CSPR_PORT_SIZE_16 | \
206a8d9758dSMingkai Hu 				CSPR_MSEL_NOR | \
207a8d9758dSMingkai Hu 				CSPR_V)
208a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(64*1024*1024)
209a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_CSOR	CSOR_NOR_ADM_SHIFT(4)
210ac2785c6SPo Liu 
211a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x4) | \
212a8d9758dSMingkai Hu 				FTIM0_NOR_TEADC(0x5) | \
213a8d9758dSMingkai Hu 				FTIM0_NOR_TEAHC(0x5))
214ac2785c6SPo Liu #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
215ac2785c6SPo Liu 				FTIM1_NOR_TRAD_NOR(0x1A) |\
216ac2785c6SPo Liu 				FTIM1_NOR_TSEQRAD_NOR(0x13))
217a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x4) | \
218a8d9758dSMingkai Hu 				FTIM2_NOR_TCH(0x4) | \
219ac2785c6SPo Liu 				FTIM2_NOR_TWPH(0x0E) | \
220a8d9758dSMingkai Hu 				FTIM2_NOR_TWP(0x1c))
221a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_FTIM3	0x0
222a8d9758dSMingkai Hu 
223a8d9758dSMingkai Hu /* CFI for NOR Flash */
224a8d9758dSMingkai Hu #define CONFIG_FLASH_CFI_DRIVER
225a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_CFI
226a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_EMPTY_INFO
227a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
228a8d9758dSMingkai Hu 
229a8d9758dSMingkai Hu /* NAND Flash on IFC */
230a8d9758dSMingkai Hu #define CONFIG_NAND_FSL_IFC
231a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_BASE		0xff800000
232a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_BASE_PHYS	0xfff800000ull
233a8d9758dSMingkai Hu 
234a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
235a8d9758dSMingkai Hu 
236a8d9758dSMingkai Hu #define CONFIG_SYS_MAX_NAND_DEVICE	1
237a8d9758dSMingkai Hu #define CONFIG_MTD_NAND_VERIFY_WRITE
238a8d9758dSMingkai Hu #define CONFIG_CMD_NAND
239eb6b458cSPo Liu #define CONFIG_SYS_NAND_BLOCK_SIZE	(1024 * 1024)
240a8d9758dSMingkai Hu 
241a8d9758dSMingkai Hu /* 8Bit NAND Flash - K9F1G08U0B */
242a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
243a8d9758dSMingkai Hu 				| CSPR_PORT_SIZE_8 \
244a8d9758dSMingkai Hu 				| CSPR_MSEL_NAND \
245a8d9758dSMingkai Hu 				| CSPR_V)
246a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
247affd520fSPrabhakar Kushwaha #define CONFIG_SYS_NAND_OOBSIZE	0x00000280	/* 640b */
248a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_CSOR	(CSOR_NAND_ECC_ENC_EN	/* ECC on encode */ \
249a8d9758dSMingkai Hu 				| CSOR_NAND_ECC_DEC_EN	/* ECC on decode */ \
250a8d9758dSMingkai Hu 				| CSOR_NAND_ECC_MODE_4	/* 4-bit ECC */ \
251affd520fSPrabhakar Kushwaha 				| CSOR_NAND_RAL_3	/* RAL = 3 Bytes */ \
252affd520fSPrabhakar Kushwaha 				| CSOR_NAND_PGS_8K	/* Page Size = 8K */ \
253affd520fSPrabhakar Kushwaha 				| CSOR_NAND_SPRZ_CSOR_EXT /*oob in csor_ext*/\
254affd520fSPrabhakar Kushwaha 				| CSOR_NAND_PB(128))	/*128 Pages Per Block*/
255a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_FTIM0	(FTIM0_NAND_TCCST(0x01) | \
256a8d9758dSMingkai Hu 				FTIM0_NAND_TWP(0x0c)   | \
257a8d9758dSMingkai Hu 				FTIM0_NAND_TWCHT(0x08) | \
258a8d9758dSMingkai Hu 				FTIM0_NAND_TWH(0x06))
259a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_FTIM1	(FTIM1_NAND_TADLE(0x28) | \
260a8d9758dSMingkai Hu 				FTIM1_NAND_TWBE(0x1d)  | \
261a8d9758dSMingkai Hu 				FTIM1_NAND_TRR(0x08)   | \
262a8d9758dSMingkai Hu 				FTIM1_NAND_TRP(0x0c))
263a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_FTIM2	(FTIM2_NAND_TRAD(0x0c) | \
264a8d9758dSMingkai Hu 				FTIM2_NAND_TREH(0x0a) | \
265a8d9758dSMingkai Hu 				FTIM2_NAND_TWHRE(0x18))
266a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_FTIM3	(FTIM3_NAND_TWW(0x04))
267a8d9758dSMingkai Hu 
268a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_DDR_LAW		11
269a8d9758dSMingkai Hu 
270a8d9758dSMingkai Hu /* Set up IFC registers for boot location NOR/NAND */
271eb6b458cSPo Liu #ifdef CONFIG_NAND
272eb6b458cSPo Liu #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
273eb6b458cSPo Liu #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
274eb6b458cSPo Liu #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
275eb6b458cSPo Liu #define CONFIG_SYS_CSOR0_EXT		CONFIG_SYS_NAND_OOBSIZE
276eb6b458cSPo Liu #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
277eb6b458cSPo Liu #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
278eb6b458cSPo Liu #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
279eb6b458cSPo Liu #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
280eb6b458cSPo Liu #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR_CSPR
281eb6b458cSPo Liu #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
282eb6b458cSPo Liu #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
283eb6b458cSPo Liu #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
284eb6b458cSPo Liu #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
285eb6b458cSPo Liu #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
286eb6b458cSPo Liu #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
287eb6b458cSPo Liu #else
288a8d9758dSMingkai Hu #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR_CSPR
289a8d9758dSMingkai Hu #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
290a8d9758dSMingkai Hu #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
291a8d9758dSMingkai Hu #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
292a8d9758dSMingkai Hu #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
293a8d9758dSMingkai Hu #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
294a8d9758dSMingkai Hu #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
295a8d9758dSMingkai Hu #define CONFIG_SYS_CSPR1		CONFIG_SYS_NAND_CSPR
296a8d9758dSMingkai Hu #define CONFIG_SYS_AMASK1		CONFIG_SYS_NAND_AMASK
297a8d9758dSMingkai Hu #define CONFIG_SYS_CSOR1		CONFIG_SYS_NAND_CSOR
298affd520fSPrabhakar Kushwaha #define CONFIG_SYS_CSOR1_EXT		CONFIG_SYS_NAND_OOBSIZE
299a8d9758dSMingkai Hu #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NAND_FTIM0
300a8d9758dSMingkai Hu #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NAND_FTIM1
301a8d9758dSMingkai Hu #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NAND_FTIM2
302a8d9758dSMingkai Hu #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NAND_FTIM3
303eb6b458cSPo Liu #endif
304a8d9758dSMingkai Hu 
305a8d9758dSMingkai Hu /* CPLD on IFC, selected by CS2 */
306a8d9758dSMingkai Hu #define CONFIG_SYS_CPLD_BASE		0xffdf0000
307a8d9758dSMingkai Hu #define CONFIG_SYS_CPLD_BASE_PHYS	(0xf00000000ull \
308a8d9758dSMingkai Hu 					| CONFIG_SYS_CPLD_BASE)
309a8d9758dSMingkai Hu 
310a8d9758dSMingkai Hu #define CONFIG_SYS_CSPR2	(CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
311a8d9758dSMingkai Hu 				| CSPR_PORT_SIZE_8 \
312a8d9758dSMingkai Hu 				| CSPR_MSEL_GPCM \
313a8d9758dSMingkai Hu 				| CSPR_V)
314a8d9758dSMingkai Hu #define CONFIG_SYS_AMASK2	IFC_AMASK(64*1024)
315a8d9758dSMingkai Hu #define CONFIG_SYS_CSOR2	0x0
316a8d9758dSMingkai Hu /* CPLD Timing parameters for IFC CS2 */
317a8d9758dSMingkai Hu #define CONFIG_SYS_CS2_FTIM0	(FTIM0_GPCM_TACSE(0x0e) | \
318a8d9758dSMingkai Hu 				FTIM0_GPCM_TEADC(0x0e) | \
319a8d9758dSMingkai Hu 				FTIM0_GPCM_TEAHC(0x0e))
320a8d9758dSMingkai Hu #define CONFIG_SYS_CS2_FTIM1	(FTIM1_GPCM_TACO(0x0e) | \
321a8d9758dSMingkai Hu 				FTIM1_GPCM_TRAD(0x1f))
322a8d9758dSMingkai Hu #define CONFIG_SYS_CS2_FTIM2	(FTIM2_GPCM_TCS(0x0e) | \
323de519163SShaohui Xie 				FTIM2_GPCM_TCH(0x8) | \
324a8d9758dSMingkai Hu 				FTIM2_GPCM_TWP(0x1f))
325a8d9758dSMingkai Hu #define CONFIG_SYS_CS2_FTIM3	0x0
326a8d9758dSMingkai Hu 
327a8d9758dSMingkai Hu #if defined(CONFIG_RAMBOOT_SPIFLASH)
328a8d9758dSMingkai Hu #define CONFIG_SYS_RAMBOOT
329a8d9758dSMingkai Hu #define CONFIG_SYS_EXTRA_ENV_RELOC
330a8d9758dSMingkai Hu #endif
331a8d9758dSMingkai Hu 
332a8d9758dSMingkai Hu #define CONFIG_BOARD_EARLY_INIT_R
333a8d9758dSMingkai Hu 
334a8d9758dSMingkai Hu #define CONFIG_SYS_INIT_RAM_LOCK
335a8d9758dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000
336a8d9758dSMingkai Hu #define CONFIG_SYS_INIT_RAM_END		0x00004000
337a8d9758dSMingkai Hu 
338a8d9758dSMingkai Hu #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END \
339a8d9758dSMingkai Hu 						- GENERATED_GBL_DATA_SIZE)
340a8d9758dSMingkai Hu #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
341a8d9758dSMingkai Hu 
3429307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
343eb6b458cSPo Liu #define CONFIG_SYS_MALLOC_LEN		(2 * 1024 * 1024)
344eb6b458cSPo Liu 
345eb6b458cSPo Liu /*
346eb6b458cSPo Liu  * Config the L2 Cache as L2 SRAM
347eb6b458cSPo Liu  */
348eb6b458cSPo Liu #if defined(CONFIG_SPL_BUILD)
349eb6b458cSPo Liu #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
350eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
351eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
352eb6b458cSPo Liu #define CONFIG_SYS_L2_SIZE		(256 << 10)
353eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
354eb6b458cSPo Liu #define CONFIG_SPL_RELOC_TEXT_BASE	0xf8f81000
355eb6b458cSPo Liu #define CONFIG_SPL_RELOC_STACK		(CONFIG_SYS_INIT_L2_ADDR + 128 * 1024)
356eb6b458cSPo Liu #define CONFIG_SPL_RELOC_STACK_SIZE	(32 << 10)
357eb6b458cSPo Liu #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SYS_INIT_L2_ADDR + 160 * 1024)
358eb6b458cSPo Liu #define CONFIG_SPL_RELOC_MALLOC_SIZE	(96 << 10)
359eb6b458cSPo Liu #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
360eb6b458cSPo Liu #elif defined(CONFIG_NAND)
361eb6b458cSPo Liu #ifdef CONFIG_TPL_BUILD
362eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
363eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
364eb6b458cSPo Liu #define CONFIG_SYS_L2_SIZE		(256 << 10)
365eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
366eb6b458cSPo Liu #define CONFIG_SPL_RELOC_TEXT_BASE	0xf8f81000
367eb6b458cSPo Liu #define CONFIG_SPL_RELOC_STACK		(CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
368eb6b458cSPo Liu #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
369eb6b458cSPo Liu #define CONFIG_SPL_RELOC_MALLOC_SIZE	(48 << 10)
370eb6b458cSPo Liu #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
371eb6b458cSPo Liu #else
372eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
373eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
374eb6b458cSPo Liu #define CONFIG_SYS_L2_SIZE		(256 << 10)
375eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
376eb6b458cSPo Liu #define CONFIG_SPL_RELOC_TEXT_BASE	(CONFIG_SYS_INIT_L2_END - 0x3000)
377eb6b458cSPo Liu #define CONFIG_SPL_RELOC_STACK		((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
378eb6b458cSPo Liu #endif
379eb6b458cSPo Liu #endif
380eb6b458cSPo Liu #endif
381a8d9758dSMingkai Hu 
382a8d9758dSMingkai Hu /* Serial Port */
383a8d9758dSMingkai Hu #define CONFIG_CONS_INDEX	1
384a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550
385a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550_SERIAL
386a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550_REG_SIZE	1
387a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
388a8d9758dSMingkai Hu 
389eb6b458cSPo Liu #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
390eb6b458cSPo Liu #define CONFIG_NS16550_MIN_FUNCTIONS
391eb6b458cSPo Liu #endif
392eb6b458cSPo Liu 
393a8d9758dSMingkai Hu #define CONFIG_SERIAL_MULTI		/* Enable both serial ports */
394a8d9758dSMingkai Hu #define CONFIG_SYS_CONSOLE_IS_IN_ENV
395a8d9758dSMingkai Hu 
396a8d9758dSMingkai Hu #define CONFIG_SYS_BAUDRATE_TABLE	\
397a8d9758dSMingkai Hu 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
398a8d9758dSMingkai Hu 
399a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
400a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
401a8d9758dSMingkai Hu 
402a8d9758dSMingkai Hu /* Use the HUSH parser */
403a8d9758dSMingkai Hu #define CONFIG_SYS_HUSH_PARSER
404a8d9758dSMingkai Hu 
405a8d9758dSMingkai Hu /*
406a8d9758dSMingkai Hu  * Pass open firmware flat tree
407a8d9758dSMingkai Hu  */
408a8d9758dSMingkai Hu #define CONFIG_OF_LIBFDT
409a8d9758dSMingkai Hu #define CONFIG_OF_BOARD_SETUP
410a8d9758dSMingkai Hu #define CONFIG_OF_STDOUT_VIA_ALIAS
411a8d9758dSMingkai Hu 
412a8d9758dSMingkai Hu /* new uImage format support */
413a8d9758dSMingkai Hu #define CONFIG_FIT
414a8d9758dSMingkai Hu #define CONFIG_FIT_VERBOSE	/* enable fit_format_{error,warning}() */
415a8d9758dSMingkai Hu 
416a8d9758dSMingkai Hu #define CONFIG_SYS_I2C
417a8d9758dSMingkai Hu #define CONFIG_SYS_I2C_FSL
418a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C_SPEED	400000
419a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C2_SPEED	400000
420a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
421a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
422a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
423a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
424a8d9758dSMingkai Hu 
425a8d9758dSMingkai Hu /* I2C EEPROM */
426a8d9758dSMingkai Hu /* enable read and write access to EEPROM */
427a8d9758dSMingkai Hu #define CONFIG_CMD_EEPROM
428a8d9758dSMingkai Hu #define CONFIG_SYS_I2C_MULTI_EEPROMS
429a8d9758dSMingkai Hu #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
430a8d9758dSMingkai Hu #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
431a8d9758dSMingkai Hu #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
432a8d9758dSMingkai Hu 
433a8d9758dSMingkai Hu #define CONFIG_CMD_I2C
434a8d9758dSMingkai Hu 
435a8d9758dSMingkai Hu /* eSPI - Enhanced SPI */
436a8d9758dSMingkai Hu #define CONFIG_FSL_ESPI
437a8d9758dSMingkai Hu #define CONFIG_SPI_FLASH
438a8d9758dSMingkai Hu #define CONFIG_SPI_FLASH_SPANSION
439a8d9758dSMingkai Hu #define CONFIG_SPI_FLASH_EON
440a8d9758dSMingkai Hu #define CONFIG_CMD_SF
441a8d9758dSMingkai Hu #define CONFIG_SF_DEFAULT_SPEED		10000000
442a8d9758dSMingkai Hu #define CONFIG_SF_DEFAULT_MODE		SPI_MODE_0
443a8d9758dSMingkai Hu 
444a8d9758dSMingkai Hu #ifdef CONFIG_TSEC_ENET
445a8d9758dSMingkai Hu #define CONFIG_NET_MULTI
446a8d9758dSMingkai Hu #define CONFIG_MII			/* MII PHY management */
447a8d9758dSMingkai Hu #define CONFIG_MII_DEFAULT_TSEC	1	/* Allow unregistered phys */
448a8d9758dSMingkai Hu #define CONFIG_TSEC1		1
449a8d9758dSMingkai Hu #define CONFIG_TSEC1_NAME	"eTSEC1"
450a8d9758dSMingkai Hu #define CONFIG_TSEC2		1
451a8d9758dSMingkai Hu #define CONFIG_TSEC2_NAME	"eTSEC2"
452a8d9758dSMingkai Hu 
453a8d9758dSMingkai Hu /* Default mode is RGMII mode */
454a8d9758dSMingkai Hu #define TSEC1_PHY_ADDR		0
455a8d9758dSMingkai Hu #define TSEC2_PHY_ADDR		2
456a8d9758dSMingkai Hu 
457a8d9758dSMingkai Hu #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
458a8d9758dSMingkai Hu #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
459a8d9758dSMingkai Hu 
460a8d9758dSMingkai Hu #define CONFIG_ETHPRIME		"eTSEC1"
461a8d9758dSMingkai Hu 
462a8d9758dSMingkai Hu #define CONFIG_PHY_GIGE
463a8d9758dSMingkai Hu #endif	/* CONFIG_TSEC_ENET */
464a8d9758dSMingkai Hu 
465a8d9758dSMingkai Hu /*
466a8d9758dSMingkai Hu  * Environment
467a8d9758dSMingkai Hu  */
468a8d9758dSMingkai Hu #if defined(CONFIG_SYS_RAMBOOT)
469a8d9758dSMingkai Hu #if defined(CONFIG_RAMBOOT_SPIFLASH)
470a8d9758dSMingkai Hu #define CONFIG_ENV_IS_IN_SPI_FLASH
471a8d9758dSMingkai Hu #define CONFIG_ENV_SPI_BUS	0
472a8d9758dSMingkai Hu #define CONFIG_ENV_SPI_CS	0
473a8d9758dSMingkai Hu #define CONFIG_ENV_SPI_MAX_HZ	10000000
474a8d9758dSMingkai Hu #define CONFIG_ENV_SPI_MODE	0
475a8d9758dSMingkai Hu #define CONFIG_ENV_OFFSET	0x100000	/* 1MB */
476a8d9758dSMingkai Hu #define CONFIG_ENV_SECT_SIZE	0x10000
477a8d9758dSMingkai Hu #define CONFIG_ENV_SIZE		0x2000
478a8d9758dSMingkai Hu #endif
479eb6b458cSPo Liu #elif defined(CONFIG_NAND)
480eb6b458cSPo Liu #define CONFIG_ENV_IS_IN_NAND
481eb6b458cSPo Liu #ifdef CONFIG_TPL_BUILD
482eb6b458cSPo Liu #define CONFIG_ENV_SIZE		0x2000
483eb6b458cSPo Liu #define CONFIG_ENV_ADDR		(CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
484eb6b458cSPo Liu #else
485eb6b458cSPo Liu #define CONFIG_ENV_SIZE		CONFIG_SYS_NAND_BLOCK_SIZE
486eb6b458cSPo Liu #define CONFIG_ENV_RANGE	CONFIG_ENV_SIZE
487eb6b458cSPo Liu #endif
488eb6b458cSPo Liu #define CONFIG_ENV_OFFSET	CONFIG_SYS_NAND_BLOCK_SIZE
489a8d9758dSMingkai Hu #else
490a8d9758dSMingkai Hu #define CONFIG_ENV_IS_IN_FLASH
491a8d9758dSMingkai Hu #define CONFIG_ENV_ADDR	(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
492a8d9758dSMingkai Hu #define CONFIG_ENV_SIZE		0x2000
493a8d9758dSMingkai Hu #define CONFIG_ENV_SECT_SIZE	0x20000
494a8d9758dSMingkai Hu #endif
495a8d9758dSMingkai Hu 
496a8d9758dSMingkai Hu #define CONFIG_LOADS_ECHO
497a8d9758dSMingkai Hu #define CONFIG_SYS_LOADS_BAUD_CHANGE
498a8d9758dSMingkai Hu 
499a8d9758dSMingkai Hu /*
500a8d9758dSMingkai Hu  * Command line configuration.
501a8d9758dSMingkai Hu  */
502a8d9758dSMingkai Hu #include <config_cmd_default.h>
503a8d9758dSMingkai Hu 
504a8d9758dSMingkai Hu #define CONFIG_CMD_ERRATA
505a8d9758dSMingkai Hu #define CONFIG_CMD_ELF
506a8d9758dSMingkai Hu #define CONFIG_CMD_IRQ
507a8d9758dSMingkai Hu #define CONFIG_CMD_MII
508a8d9758dSMingkai Hu #define CONFIG_CMD_PING
509a8d9758dSMingkai Hu #define CONFIG_CMD_SETEXPR
510a8d9758dSMingkai Hu #define CONFIG_CMD_REGINFO
511a8d9758dSMingkai Hu 
512737537efSRuchika Gupta /* Hash command with SHA acceleration supported in hardware */
513737537efSRuchika Gupta #ifdef CONFIG_FSL_CAAM
514737537efSRuchika Gupta #define CONFIG_CMD_HASH
515737537efSRuchika Gupta #define CONFIG_SHA_HW_ACCEL
516737537efSRuchika Gupta #endif
517737537efSRuchika Gupta 
518a8d9758dSMingkai Hu /*
519a8d9758dSMingkai Hu  * Miscellaneous configurable options
520a8d9758dSMingkai Hu  */
521a8d9758dSMingkai Hu #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
522a8d9758dSMingkai Hu #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
523a8d9758dSMingkai Hu #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
524a8d9758dSMingkai Hu #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
525a8d9758dSMingkai Hu 
526a8d9758dSMingkai Hu #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
527a8d9758dSMingkai Hu #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
528a8d9758dSMingkai Hu 						/* Print Buffer Size */
529a8d9758dSMingkai Hu #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
530a8d9758dSMingkai Hu #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
531a8d9758dSMingkai Hu 
532a8d9758dSMingkai Hu /*
533a8d9758dSMingkai Hu  * For booting Linux, the board info and command line data
534a8d9758dSMingkai Hu  * have to be in the first 64 MB of memory, since this is
535a8d9758dSMingkai Hu  * the maximum mapped by the Linux kernel during initialization.
536a8d9758dSMingkai Hu  */
537a8d9758dSMingkai Hu #define CONFIG_SYS_BOOTMAPSZ	(64 << 20) /* Initial Memory map for Linux */
538a8d9758dSMingkai Hu #define CONFIG_SYS_BOOTM_LEN	(64 << 20) /* Increase max gunzip size */
539a8d9758dSMingkai Hu 
540a8d9758dSMingkai Hu /*
541a8d9758dSMingkai Hu  * Environment Configuration
542a8d9758dSMingkai Hu  */
543a8d9758dSMingkai Hu 
544a8d9758dSMingkai Hu #ifdef CONFIG_TSEC_ENET
545a8d9758dSMingkai Hu #define CONFIG_HAS_ETH0
546a8d9758dSMingkai Hu #define CONFIG_HAS_ETH1
547a8d9758dSMingkai Hu #endif
548a8d9758dSMingkai Hu 
549a8d9758dSMingkai Hu #define CONFIG_ROOTPATH		"/opt/nfsroot"
550a8d9758dSMingkai Hu #define CONFIG_BOOTFILE		"uImage"
551a8d9758dSMingkai Hu #define CONFIG_UBOOTPATH	u-boot.bin/* U-Boot image on TFTP server */
552a8d9758dSMingkai Hu 
553a8d9758dSMingkai Hu /* default location for tftp and bootm */
554a8d9758dSMingkai Hu #define CONFIG_LOADADDR		1000000
555a8d9758dSMingkai Hu 
556a8d9758dSMingkai Hu #define CONFIG_BOOTDELAY	-1	/* -1 disables auto-boot */
557a8d9758dSMingkai Hu 
558a8d9758dSMingkai Hu #define CONFIG_BAUDRATE		115200
559a8d9758dSMingkai Hu 
5609c25ee6dSPo Liu #define CONFIG_DEF_HWCONFIG	fsl_ddr:ecc=on
5619c25ee6dSPo Liu 
562a8d9758dSMingkai Hu #define	CONFIG_EXTRA_ENV_SETTINGS				\
563a8d9758dSMingkai Hu 	"hwconfig=" __stringify(CONFIG_DEF_HWCONFIG)  "\0"	\
564a8d9758dSMingkai Hu 	"netdev=eth0\0"						\
565a8d9758dSMingkai Hu 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
566a8d9758dSMingkai Hu 	"loadaddr=1000000\0"				\
567a8d9758dSMingkai Hu 	"consoledev=ttyS0\0"				\
568a8d9758dSMingkai Hu 	"ramdiskaddr=2000000\0"				\
569a8d9758dSMingkai Hu 	"ramdiskfile=rootfs.ext2.gz.uboot\0"		\
570a8d9758dSMingkai Hu 	"fdtaddr=c00000\0"				\
571a8d9758dSMingkai Hu 	"fdtfile=name/of/device-tree.dtb\0"			\
572a8d9758dSMingkai Hu 	"othbootargs=ramdisk_size=600000\0"		\
573a8d9758dSMingkai Hu 
574a8d9758dSMingkai Hu #define CONFIG_RAMBOOTCOMMAND			\
575a8d9758dSMingkai Hu 	"setenv bootargs root=/dev/ram rw "	\
576a8d9758dSMingkai Hu 	"console=$consoledev,$baudrate $othbootargs; "	\
577a8d9758dSMingkai Hu 	"tftp $ramdiskaddr $ramdiskfile;"	\
578a8d9758dSMingkai Hu 	"tftp $loadaddr $bootfile;"		\
579a8d9758dSMingkai Hu 	"tftp $fdtaddr $fdtfile;"		\
580a8d9758dSMingkai Hu 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
581a8d9758dSMingkai Hu 
582a8d9758dSMingkai Hu #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
583a8d9758dSMingkai Hu 
584*3ca49c42SPo Liu #include <asm/fsl_secure_boot.h>
585*3ca49c42SPo Liu 
586a8d9758dSMingkai Hu #endif	/* __CONFIG_H */
587