1a8d9758dSMingkai Hu /* 2a8d9758dSMingkai Hu * Copyright 2013 Freescale Semiconductor, Inc. 3a8d9758dSMingkai Hu * 43aab0cd8SYork Sun * SPDX-License-Identifier: GPL-2.0+ 5a8d9758dSMingkai Hu */ 6a8d9758dSMingkai Hu 7a8d9758dSMingkai Hu /* 8a8d9758dSMingkai Hu * C29XPCIE board configuration file 9a8d9758dSMingkai Hu */ 10a8d9758dSMingkai Hu 11a8d9758dSMingkai Hu #ifndef __CONFIG_H 12a8d9758dSMingkai Hu #define __CONFIG_H 13a8d9758dSMingkai Hu 14a8d9758dSMingkai Hu #ifdef CONFIG_SPIFLASH 15a8d9758dSMingkai Hu #define CONFIG_RAMBOOT_SPIFLASH 16a8d9758dSMingkai Hu #define CONFIG_SYS_TEXT_BASE 0x11000000 17e222b1f3SPrabhakar Kushwaha #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc 18a8d9758dSMingkai Hu #endif 19a8d9758dSMingkai Hu 20eb6b458cSPo Liu #ifdef CONFIG_NAND 21eb6b458cSPo Liu #ifdef CONFIG_TPL_BUILD 22eb6b458cSPo Liu #define CONFIG_SPL_NAND_BOOT 23eb6b458cSPo Liu #define CONFIG_SPL_FLUSH_IMAGE 24eb6b458cSPo Liu #define CONFIG_SPL_NAND_INIT 25*76f1f388SSimon Glass #define CONFIG_TPL_DRIVERS_MISC_SUPPORT 26eb6b458cSPo Liu #define CONFIG_SPL_COMMON_INIT_DDR 27eb6b458cSPo Liu #define CONFIG_SPL_MAX_SIZE (128 << 10) 28eb6b458cSPo Liu #define CONFIG_SPL_TEXT_BASE 0xf8f81000 29eb6b458cSPo Liu #define CONFIG_SYS_MPC85XX_NO_RESETVEC 30e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10) 31eb6b458cSPo Liu #define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000) 32eb6b458cSPo Liu #define CONFIG_SYS_NAND_U_BOOT_START (0x11000000) 33eb6b458cSPo Liu #define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10) 34eb6b458cSPo Liu #elif defined(CONFIG_SPL_BUILD) 35eb6b458cSPo Liu #define CONFIG_SPL_INIT_MINIMAL 36eb6b458cSPo Liu #define CONFIG_SPL_NAND_MINIMAL 37eb6b458cSPo Liu #define CONFIG_SPL_FLUSH_IMAGE 38eb6b458cSPo Liu #define CONFIG_SPL_TEXT_BASE 0xff800000 39eb6b458cSPo Liu #define CONFIG_SPL_MAX_SIZE 8192 40eb6b458cSPo Liu #define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10) 41eb6b458cSPo Liu #define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000 42eb6b458cSPo Liu #define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000 43eb6b458cSPo Liu #define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10) 44eb6b458cSPo Liu #endif 45eb6b458cSPo Liu #define CONFIG_SPL_PAD_TO 0x20000 46eb6b458cSPo Liu #define CONFIG_TPL_PAD_TO 0x20000 47eb6b458cSPo Liu #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 48eb6b458cSPo Liu #define CONFIG_SYS_TEXT_BASE 0x11001000 49eb6b458cSPo Liu #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" 50eb6b458cSPo Liu #endif 51eb6b458cSPo Liu 52a8d9758dSMingkai Hu #ifndef CONFIG_SYS_TEXT_BASE 53e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE 0xeff40000 54a8d9758dSMingkai Hu #endif 55a8d9758dSMingkai Hu 56a8d9758dSMingkai Hu #ifndef CONFIG_RESET_VECTOR_ADDRESS 57a8d9758dSMingkai Hu #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 58a8d9758dSMingkai Hu #endif 59a8d9758dSMingkai Hu 60eb6b458cSPo Liu #ifdef CONFIG_SPL_BUILD 61eb6b458cSPo Liu #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 62eb6b458cSPo Liu #else 63eb6b458cSPo Liu #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 64eb6b458cSPo Liu #endif 65eb6b458cSPo Liu 66eb6b458cSPo Liu #ifdef CONFIG_SPL_BUILD 67eb6b458cSPo Liu #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 68a8d9758dSMingkai Hu #endif 69a8d9758dSMingkai Hu 70a8d9758dSMingkai Hu /* High Level Configuration Options */ 71a8d9758dSMingkai Hu #define CONFIG_SYS_HAS_SERDES /* common SERDES init code */ 72a8d9758dSMingkai Hu 73a8d9758dSMingkai Hu #ifdef CONFIG_PCI 74b38eaec5SRobert P. J. Day #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */ 75a8d9758dSMingkai Hu #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 76a8d9758dSMingkai Hu #define CONFIG_PCI_INDIRECT_BRIDGE 77a8d9758dSMingkai Hu #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */ 78a8d9758dSMingkai Hu #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 79a8d9758dSMingkai Hu 80a8d9758dSMingkai Hu /* 81a8d9758dSMingkai Hu * PCI Windows 82a8d9758dSMingkai Hu * Memory space is mapped 1-1, but I/O space must start from 0. 83a8d9758dSMingkai Hu */ 84a8d9758dSMingkai Hu /* controller 1, Slot 1, tgtid 1, Base address a000 */ 85a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_NAME "Slot 1" 86a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 87a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 88a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 89a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ 90a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000 91a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 92a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 93a8d9758dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull 94a8d9758dSMingkai Hu 95a8d9758dSMingkai Hu #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 96a8d9758dSMingkai Hu #endif 97a8d9758dSMingkai Hu 98a8d9758dSMingkai Hu #define CONFIG_TSEC_ENET 99a8d9758dSMingkai Hu #define CONFIG_ENV_OVERWRITE 100a8d9758dSMingkai Hu 101a8d9758dSMingkai Hu #define CONFIG_DDR_CLK_FREQ 100000000 102a8d9758dSMingkai Hu #define CONFIG_SYS_CLK_FREQ 66666666 103a8d9758dSMingkai Hu 104a8d9758dSMingkai Hu #define CONFIG_HWCONFIG 105a8d9758dSMingkai Hu 106a8d9758dSMingkai Hu /* 107a8d9758dSMingkai Hu * These can be toggled for performance analysis, otherwise use default. 108a8d9758dSMingkai Hu */ 109a8d9758dSMingkai Hu #define CONFIG_L2_CACHE /* toggle L2 cache */ 110a8d9758dSMingkai Hu #define CONFIG_BTB /* toggle branch predition */ 111a8d9758dSMingkai Hu 112a8d9758dSMingkai Hu #define CONFIG_ADDR_STREAMING /* toggle addr streaming */ 113a8d9758dSMingkai Hu 114a8d9758dSMingkai Hu #define CONFIG_ENABLE_36BIT_PHYS 115a8d9758dSMingkai Hu 116a8d9758dSMingkai Hu #define CONFIG_ADDR_MAP 1 117a8d9758dSMingkai Hu #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */ 118a8d9758dSMingkai Hu 119a8d9758dSMingkai Hu #define CONFIG_SYS_MEMTEST_START 0x00200000 120a8d9758dSMingkai Hu #define CONFIG_SYS_MEMTEST_END 0x00400000 121a8d9758dSMingkai Hu 122a8d9758dSMingkai Hu /* DDR Setup */ 123a8d9758dSMingkai Hu #define CONFIG_DDR_SPD 124a8d9758dSMingkai Hu #define CONFIG_SYS_SPD_BUS_NUM 0 125a8d9758dSMingkai Hu #define SPD_EEPROM_ADDRESS 0x50 126a8d9758dSMingkai Hu #define CONFIG_SYS_DDR_RAW_TIMING 127a8d9758dSMingkai Hu 128a8d9758dSMingkai Hu /* DDR ECC Setup*/ 129a8d9758dSMingkai Hu #define CONFIG_DDR_ECC 130a8d9758dSMingkai Hu #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 131a8d9758dSMingkai Hu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 132a8d9758dSMingkai Hu 133a8d9758dSMingkai Hu #define CONFIG_SYS_SDRAM_SIZE 512 134a8d9758dSMingkai Hu #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 135a8d9758dSMingkai Hu #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 136a8d9758dSMingkai Hu 137a8d9758dSMingkai Hu #define CONFIG_DIMM_SLOTS_PER_CTLR 1 138a8d9758dSMingkai Hu #define CONFIG_CHIP_SELECTS_PER_CTRL 1 139a8d9758dSMingkai Hu 140a8d9758dSMingkai Hu #define CONFIG_SYS_CCSRBAR 0xffe00000 141a8d9758dSMingkai Hu #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 142a8d9758dSMingkai Hu 143a8d9758dSMingkai Hu /* Platform SRAM setting */ 144a8d9758dSMingkai Hu #define CONFIG_SYS_PLATFORM_SRAM_BASE 0xffb00000 145a8d9758dSMingkai Hu #define CONFIG_SYS_PLATFORM_SRAM_BASE_PHYS \ 146a8d9758dSMingkai Hu (0xf00000000ull | CONFIG_SYS_PLATFORM_SRAM_BASE) 147a8d9758dSMingkai Hu #define CONFIG_SYS_PLATFORM_SRAM_SIZE (512 << 10) 148a8d9758dSMingkai Hu 149a8d9758dSMingkai Hu /* 150a8d9758dSMingkai Hu * IFC Definitions 151a8d9758dSMingkai Hu */ 152a8d9758dSMingkai Hu /* NOR Flash on IFC */ 153a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_BASE 0xec000000 154a8d9758dSMingkai Hu #define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */ 155a8d9758dSMingkai Hu 156a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) 157a8d9758dSMingkai Hu 158a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS } 159a8d9758dSMingkai Hu #define CONFIG_SYS_MAX_FLASH_BANKS 1 160a8d9758dSMingkai Hu 161a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_QUIET_TEST 162a8d9758dSMingkai Hu #define CONFIG_FLASH_SHOW_PROGRESS 45 163a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* in ms */ 164a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* in ms */ 165a8d9758dSMingkai Hu 166a8d9758dSMingkai Hu /* 16Bit NOR Flash - S29GL512S10TFI01 */ 167a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 168a8d9758dSMingkai Hu CSPR_PORT_SIZE_16 | \ 169a8d9758dSMingkai Hu CSPR_MSEL_NOR | \ 170a8d9758dSMingkai Hu CSPR_V) 171a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_AMASK IFC_AMASK(64*1024*1024) 172a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(4) 173ac2785c6SPo Liu 174a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 175a8d9758dSMingkai Hu FTIM0_NOR_TEADC(0x5) | \ 176a8d9758dSMingkai Hu FTIM0_NOR_TEAHC(0x5)) 177ac2785c6SPo Liu #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 178ac2785c6SPo Liu FTIM1_NOR_TRAD_NOR(0x1A) |\ 179ac2785c6SPo Liu FTIM1_NOR_TSEQRAD_NOR(0x13)) 180a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 181a8d9758dSMingkai Hu FTIM2_NOR_TCH(0x4) | \ 182ac2785c6SPo Liu FTIM2_NOR_TWPH(0x0E) | \ 183a8d9758dSMingkai Hu FTIM2_NOR_TWP(0x1c)) 184a8d9758dSMingkai Hu #define CONFIG_SYS_NOR_FTIM3 0x0 185a8d9758dSMingkai Hu 186a8d9758dSMingkai Hu /* CFI for NOR Flash */ 187a8d9758dSMingkai Hu #define CONFIG_FLASH_CFI_DRIVER 188a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_CFI 189a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_EMPTY_INFO 190a8d9758dSMingkai Hu #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 191a8d9758dSMingkai Hu 192a8d9758dSMingkai Hu /* NAND Flash on IFC */ 193a8d9758dSMingkai Hu #define CONFIG_NAND_FSL_IFC 194a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_BASE 0xff800000 195a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull 196a8d9758dSMingkai Hu 197a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 198a8d9758dSMingkai Hu 199a8d9758dSMingkai Hu #define CONFIG_SYS_MAX_NAND_DEVICE 1 200eb6b458cSPo Liu #define CONFIG_SYS_NAND_BLOCK_SIZE (1024 * 1024) 201a8d9758dSMingkai Hu 202a8d9758dSMingkai Hu /* 8Bit NAND Flash - K9F1G08U0B */ 203a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 204a8d9758dSMingkai Hu | CSPR_PORT_SIZE_8 \ 205a8d9758dSMingkai Hu | CSPR_MSEL_NAND \ 206a8d9758dSMingkai Hu | CSPR_V) 207a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 208affd520fSPrabhakar Kushwaha #define CONFIG_SYS_NAND_OOBSIZE 0x00000280 /* 640b */ 209a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 210a8d9758dSMingkai Hu | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 211a8d9758dSMingkai Hu | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 212affd520fSPrabhakar Kushwaha | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \ 213affd520fSPrabhakar Kushwaha | CSOR_NAND_PGS_8K /* Page Size = 8K */ \ 214affd520fSPrabhakar Kushwaha | CSOR_NAND_SPRZ_CSOR_EXT /*oob in csor_ext*/\ 215affd520fSPrabhakar Kushwaha | CSOR_NAND_PB(128)) /*128 Pages Per Block*/ 216a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x01) | \ 217a8d9758dSMingkai Hu FTIM0_NAND_TWP(0x0c) | \ 218a8d9758dSMingkai Hu FTIM0_NAND_TWCHT(0x08) | \ 219a8d9758dSMingkai Hu FTIM0_NAND_TWH(0x06)) 220a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x28) | \ 221a8d9758dSMingkai Hu FTIM1_NAND_TWBE(0x1d) | \ 222a8d9758dSMingkai Hu FTIM1_NAND_TRR(0x08) | \ 223a8d9758dSMingkai Hu FTIM1_NAND_TRP(0x0c)) 224a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0c) | \ 225a8d9758dSMingkai Hu FTIM2_NAND_TREH(0x0a) | \ 226a8d9758dSMingkai Hu FTIM2_NAND_TWHRE(0x18)) 227a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_FTIM3 (FTIM3_NAND_TWW(0x04)) 228a8d9758dSMingkai Hu 229a8d9758dSMingkai Hu #define CONFIG_SYS_NAND_DDR_LAW 11 230a8d9758dSMingkai Hu 231a8d9758dSMingkai Hu /* Set up IFC registers for boot location NOR/NAND */ 232eb6b458cSPo Liu #ifdef CONFIG_NAND 233eb6b458cSPo Liu #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 234eb6b458cSPo Liu #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 235eb6b458cSPo Liu #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 236eb6b458cSPo Liu #define CONFIG_SYS_CSOR0_EXT CONFIG_SYS_NAND_OOBSIZE 237eb6b458cSPo Liu #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 238eb6b458cSPo Liu #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 239eb6b458cSPo Liu #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 240eb6b458cSPo Liu #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 241eb6b458cSPo Liu #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR 242eb6b458cSPo Liu #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 243eb6b458cSPo Liu #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 244eb6b458cSPo Liu #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 245eb6b458cSPo Liu #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 246eb6b458cSPo Liu #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 247eb6b458cSPo Liu #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 248eb6b458cSPo Liu #else 249a8d9758dSMingkai Hu #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR 250a8d9758dSMingkai Hu #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 251a8d9758dSMingkai Hu #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 252a8d9758dSMingkai Hu #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 253a8d9758dSMingkai Hu #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 254a8d9758dSMingkai Hu #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 255a8d9758dSMingkai Hu #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 256a8d9758dSMingkai Hu #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR 257a8d9758dSMingkai Hu #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK 258a8d9758dSMingkai Hu #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR 259affd520fSPrabhakar Kushwaha #define CONFIG_SYS_CSOR1_EXT CONFIG_SYS_NAND_OOBSIZE 260a8d9758dSMingkai Hu #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0 261a8d9758dSMingkai Hu #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1 262a8d9758dSMingkai Hu #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2 263a8d9758dSMingkai Hu #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3 264eb6b458cSPo Liu #endif 265a8d9758dSMingkai Hu 266a8d9758dSMingkai Hu /* CPLD on IFC, selected by CS2 */ 267a8d9758dSMingkai Hu #define CONFIG_SYS_CPLD_BASE 0xffdf0000 268a8d9758dSMingkai Hu #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull \ 269a8d9758dSMingkai Hu | CONFIG_SYS_CPLD_BASE) 270a8d9758dSMingkai Hu 271a8d9758dSMingkai Hu #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \ 272a8d9758dSMingkai Hu | CSPR_PORT_SIZE_8 \ 273a8d9758dSMingkai Hu | CSPR_MSEL_GPCM \ 274a8d9758dSMingkai Hu | CSPR_V) 275a8d9758dSMingkai Hu #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024) 276a8d9758dSMingkai Hu #define CONFIG_SYS_CSOR2 0x0 277a8d9758dSMingkai Hu /* CPLD Timing parameters for IFC CS2 */ 278a8d9758dSMingkai Hu #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 279a8d9758dSMingkai Hu FTIM0_GPCM_TEADC(0x0e) | \ 280a8d9758dSMingkai Hu FTIM0_GPCM_TEAHC(0x0e)) 281a8d9758dSMingkai Hu #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ 282a8d9758dSMingkai Hu FTIM1_GPCM_TRAD(0x1f)) 283a8d9758dSMingkai Hu #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ 284de519163SShaohui Xie FTIM2_GPCM_TCH(0x8) | \ 285a8d9758dSMingkai Hu FTIM2_GPCM_TWP(0x1f)) 286a8d9758dSMingkai Hu #define CONFIG_SYS_CS2_FTIM3 0x0 287a8d9758dSMingkai Hu 288a8d9758dSMingkai Hu #if defined(CONFIG_RAMBOOT_SPIFLASH) 289a8d9758dSMingkai Hu #define CONFIG_SYS_RAMBOOT 290a8d9758dSMingkai Hu #define CONFIG_SYS_EXTRA_ENV_RELOC 291a8d9758dSMingkai Hu #endif 292a8d9758dSMingkai Hu 293a8d9758dSMingkai Hu #define CONFIG_BOARD_EARLY_INIT_R 294a8d9758dSMingkai Hu 295a8d9758dSMingkai Hu #define CONFIG_SYS_INIT_RAM_LOCK 296a8d9758dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 297b39d1213SYork Sun #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 298a8d9758dSMingkai Hu 299b39d1213SYork Sun #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \ 300a8d9758dSMingkai Hu - GENERATED_GBL_DATA_SIZE) 301a8d9758dSMingkai Hu #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 302a8d9758dSMingkai Hu 3039307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 304eb6b458cSPo Liu #define CONFIG_SYS_MALLOC_LEN (2 * 1024 * 1024) 305eb6b458cSPo Liu 306eb6b458cSPo Liu /* 307eb6b458cSPo Liu * Config the L2 Cache as L2 SRAM 308eb6b458cSPo Liu */ 309eb6b458cSPo Liu #if defined(CONFIG_SPL_BUILD) 310eb6b458cSPo Liu #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH) 311eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 312eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 313eb6b458cSPo Liu #define CONFIG_SYS_L2_SIZE (256 << 10) 314eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 315eb6b458cSPo Liu #define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000 316eb6b458cSPo Liu #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 128 * 1024) 317eb6b458cSPo Liu #define CONFIG_SPL_RELOC_STACK_SIZE (32 << 10) 318eb6b458cSPo Liu #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 160 * 1024) 319eb6b458cSPo Liu #define CONFIG_SPL_RELOC_MALLOC_SIZE (96 << 10) 320eb6b458cSPo Liu #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024) 321eb6b458cSPo Liu #elif defined(CONFIG_NAND) 322eb6b458cSPo Liu #ifdef CONFIG_TPL_BUILD 323eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 324eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 325eb6b458cSPo Liu #define CONFIG_SYS_L2_SIZE (256 << 10) 326eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 327eb6b458cSPo Liu #define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000 328eb6b458cSPo Liu #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024) 329eb6b458cSPo Liu #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024) 330eb6b458cSPo Liu #define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10) 331eb6b458cSPo Liu #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024) 332eb6b458cSPo Liu #else 333eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 334eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 335eb6b458cSPo Liu #define CONFIG_SYS_L2_SIZE (256 << 10) 336eb6b458cSPo Liu #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 337eb6b458cSPo Liu #define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x3000) 338eb6b458cSPo Liu #define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF) 339eb6b458cSPo Liu #endif 340eb6b458cSPo Liu #endif 341eb6b458cSPo Liu #endif 342a8d9758dSMingkai Hu 343a8d9758dSMingkai Hu /* Serial Port */ 344a8d9758dSMingkai Hu #define CONFIG_CONS_INDEX 1 345a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550_SERIAL 346a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550_REG_SIZE 1 347a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 348a8d9758dSMingkai Hu 349eb6b458cSPo Liu #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL) 350eb6b458cSPo Liu #define CONFIG_NS16550_MIN_FUNCTIONS 351eb6b458cSPo Liu #endif 352eb6b458cSPo Liu 353a8d9758dSMingkai Hu #define CONFIG_SYS_BAUDRATE_TABLE \ 354a8d9758dSMingkai Hu {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 355a8d9758dSMingkai Hu 356a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 357a8d9758dSMingkai Hu #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 358a8d9758dSMingkai Hu 359a8d9758dSMingkai Hu #define CONFIG_SYS_I2C 360a8d9758dSMingkai Hu #define CONFIG_SYS_I2C_FSL 361a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C_SPEED 400000 362a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C2_SPEED 400000 363a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 364a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 365a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 366a8d9758dSMingkai Hu #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 367a8d9758dSMingkai Hu 368a8d9758dSMingkai Hu /* I2C EEPROM */ 369a8d9758dSMingkai Hu /* enable read and write access to EEPROM */ 370a8d9758dSMingkai Hu #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 371a8d9758dSMingkai Hu #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 372a8d9758dSMingkai Hu #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 373a8d9758dSMingkai Hu 374a8d9758dSMingkai Hu /* eSPI - Enhanced SPI */ 375a8d9758dSMingkai Hu #define CONFIG_SF_DEFAULT_SPEED 10000000 376a8d9758dSMingkai Hu #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0 377a8d9758dSMingkai Hu 378a8d9758dSMingkai Hu #ifdef CONFIG_TSEC_ENET 379a8d9758dSMingkai Hu #define CONFIG_MII /* MII PHY management */ 380a8d9758dSMingkai Hu #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */ 381a8d9758dSMingkai Hu #define CONFIG_TSEC1 1 382a8d9758dSMingkai Hu #define CONFIG_TSEC1_NAME "eTSEC1" 383a8d9758dSMingkai Hu #define CONFIG_TSEC2 1 384a8d9758dSMingkai Hu #define CONFIG_TSEC2_NAME "eTSEC2" 385a8d9758dSMingkai Hu 386a8d9758dSMingkai Hu /* Default mode is RGMII mode */ 387a8d9758dSMingkai Hu #define TSEC1_PHY_ADDR 0 388a8d9758dSMingkai Hu #define TSEC2_PHY_ADDR 2 389a8d9758dSMingkai Hu 390a8d9758dSMingkai Hu #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 391a8d9758dSMingkai Hu #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 392a8d9758dSMingkai Hu 393a8d9758dSMingkai Hu #define CONFIG_ETHPRIME "eTSEC1" 394a8d9758dSMingkai Hu #endif /* CONFIG_TSEC_ENET */ 395a8d9758dSMingkai Hu 396a8d9758dSMingkai Hu /* 397a8d9758dSMingkai Hu * Environment 398a8d9758dSMingkai Hu */ 399a8d9758dSMingkai Hu #if defined(CONFIG_SYS_RAMBOOT) 400a8d9758dSMingkai Hu #if defined(CONFIG_RAMBOOT_SPIFLASH) 401a8d9758dSMingkai Hu #define CONFIG_ENV_SPI_BUS 0 402a8d9758dSMingkai Hu #define CONFIG_ENV_SPI_CS 0 403a8d9758dSMingkai Hu #define CONFIG_ENV_SPI_MAX_HZ 10000000 404a8d9758dSMingkai Hu #define CONFIG_ENV_SPI_MODE 0 405a8d9758dSMingkai Hu #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 406a8d9758dSMingkai Hu #define CONFIG_ENV_SECT_SIZE 0x10000 407a8d9758dSMingkai Hu #define CONFIG_ENV_SIZE 0x2000 408a8d9758dSMingkai Hu #endif 409eb6b458cSPo Liu #elif defined(CONFIG_NAND) 410eb6b458cSPo Liu #ifdef CONFIG_TPL_BUILD 411eb6b458cSPo Liu #define CONFIG_ENV_SIZE 0x2000 412eb6b458cSPo Liu #define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10)) 413eb6b458cSPo Liu #else 414eb6b458cSPo Liu #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 415eb6b458cSPo Liu #define CONFIG_ENV_RANGE CONFIG_ENV_SIZE 416eb6b458cSPo Liu #endif 417eb6b458cSPo Liu #define CONFIG_ENV_OFFSET CONFIG_SYS_NAND_BLOCK_SIZE 418a8d9758dSMingkai Hu #else 419a8d9758dSMingkai Hu #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 420a8d9758dSMingkai Hu #define CONFIG_ENV_SIZE 0x2000 421a8d9758dSMingkai Hu #define CONFIG_ENV_SECT_SIZE 0x20000 422a8d9758dSMingkai Hu #endif 423a8d9758dSMingkai Hu 424a8d9758dSMingkai Hu #define CONFIG_LOADS_ECHO 425a8d9758dSMingkai Hu #define CONFIG_SYS_LOADS_BAUD_CHANGE 426a8d9758dSMingkai Hu 427a8d9758dSMingkai Hu /* 428a8d9758dSMingkai Hu * Miscellaneous configurable options 429a8d9758dSMingkai Hu */ 430a8d9758dSMingkai Hu #define CONFIG_SYS_LONGHELP /* undef to save memory */ 431a8d9758dSMingkai Hu #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 432a8d9758dSMingkai Hu #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 433a8d9758dSMingkai Hu #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 434a8d9758dSMingkai Hu 435a8d9758dSMingkai Hu /* 436a8d9758dSMingkai Hu * For booting Linux, the board info and command line data 437a8d9758dSMingkai Hu * have to be in the first 64 MB of memory, since this is 438a8d9758dSMingkai Hu * the maximum mapped by the Linux kernel during initialization. 439a8d9758dSMingkai Hu */ 440a8d9758dSMingkai Hu #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */ 441a8d9758dSMingkai Hu #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 442a8d9758dSMingkai Hu 443a8d9758dSMingkai Hu /* 444a8d9758dSMingkai Hu * Environment Configuration 445a8d9758dSMingkai Hu */ 446a8d9758dSMingkai Hu 447a8d9758dSMingkai Hu #ifdef CONFIG_TSEC_ENET 448a8d9758dSMingkai Hu #define CONFIG_HAS_ETH0 449a8d9758dSMingkai Hu #define CONFIG_HAS_ETH1 450a8d9758dSMingkai Hu #endif 451a8d9758dSMingkai Hu 452a8d9758dSMingkai Hu #define CONFIG_ROOTPATH "/opt/nfsroot" 453a8d9758dSMingkai Hu #define CONFIG_BOOTFILE "uImage" 454a8d9758dSMingkai Hu #define CONFIG_UBOOTPATH u-boot.bin/* U-Boot image on TFTP server */ 455a8d9758dSMingkai Hu 456a8d9758dSMingkai Hu /* default location for tftp and bootm */ 457a8d9758dSMingkai Hu #define CONFIG_LOADADDR 1000000 458a8d9758dSMingkai Hu 4599c25ee6dSPo Liu #define CONFIG_DEF_HWCONFIG fsl_ddr:ecc=on 4609c25ee6dSPo Liu 461a8d9758dSMingkai Hu #define CONFIG_EXTRA_ENV_SETTINGS \ 462a8d9758dSMingkai Hu "hwconfig=" __stringify(CONFIG_DEF_HWCONFIG) "\0" \ 463a8d9758dSMingkai Hu "netdev=eth0\0" \ 464a8d9758dSMingkai Hu "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 465a8d9758dSMingkai Hu "loadaddr=1000000\0" \ 466a8d9758dSMingkai Hu "consoledev=ttyS0\0" \ 467a8d9758dSMingkai Hu "ramdiskaddr=2000000\0" \ 468a8d9758dSMingkai Hu "ramdiskfile=rootfs.ext2.gz.uboot\0" \ 469b24a4f62SScott Wood "fdtaddr=1e00000\0" \ 470a8d9758dSMingkai Hu "fdtfile=name/of/device-tree.dtb\0" \ 471a8d9758dSMingkai Hu "othbootargs=ramdisk_size=600000\0" \ 472a8d9758dSMingkai Hu 473a8d9758dSMingkai Hu #define CONFIG_RAMBOOTCOMMAND \ 474a8d9758dSMingkai Hu "setenv bootargs root=/dev/ram rw " \ 475a8d9758dSMingkai Hu "console=$consoledev,$baudrate $othbootargs; " \ 476a8d9758dSMingkai Hu "tftp $ramdiskaddr $ramdiskfile;" \ 477a8d9758dSMingkai Hu "tftp $loadaddr $bootfile;" \ 478a8d9758dSMingkai Hu "tftp $fdtaddr $fdtfile;" \ 479a8d9758dSMingkai Hu "bootm $loadaddr $ramdiskaddr $fdtaddr" 480a8d9758dSMingkai Hu 481a8d9758dSMingkai Hu #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND 482a8d9758dSMingkai Hu 4833ca49c42SPo Liu #include <asm/fsl_secure_boot.h> 4843ca49c42SPo Liu 485a8d9758dSMingkai Hu #endif /* __CONFIG_H */ 486