xref: /rk3399_rockchip-uboot/include/configs/BSC9132QDS.h (revision e856bdcfb49291d30b19603fc101bea096c48196)
141d91011SPrabhakar Kushwaha /*
241d91011SPrabhakar Kushwaha  * Copyright 2013 Freescale Semiconductor, Inc.
341d91011SPrabhakar Kushwaha  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
541d91011SPrabhakar Kushwaha  */
641d91011SPrabhakar Kushwaha 
741d91011SPrabhakar Kushwaha /*
841d91011SPrabhakar Kushwaha  * BSC9132 QDS board configuration file
941d91011SPrabhakar Kushwaha  */
1041d91011SPrabhakar Kushwaha 
1141d91011SPrabhakar Kushwaha #ifndef __CONFIG_H
1241d91011SPrabhakar Kushwaha #define __CONFIG_H
1341d91011SPrabhakar Kushwaha 
1441d91011SPrabhakar Kushwaha #define CONFIG_MISC_INIT_R
1541d91011SPrabhakar Kushwaha 
1641d91011SPrabhakar Kushwaha #ifdef CONFIG_SDCARD
1741d91011SPrabhakar Kushwaha #define CONFIG_RAMBOOT_SDCARD
1841d91011SPrabhakar Kushwaha #define CONFIG_SYS_RAMBOOT
1941d91011SPrabhakar Kushwaha #define CONFIG_SYS_EXTRA_ENV_RELOC
2041d91011SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE		0x11000000
21e222b1f3SPrabhakar Kushwaha #define CONFIG_RESET_VECTOR_ADDRESS	0x110bfffc
2241d91011SPrabhakar Kushwaha #endif
2341d91011SPrabhakar Kushwaha #ifdef CONFIG_SPIFLASH
2441d91011SPrabhakar Kushwaha #define CONFIG_RAMBOOT_SPIFLASH
2541d91011SPrabhakar Kushwaha #define CONFIG_SYS_RAMBOOT
2641d91011SPrabhakar Kushwaha #define CONFIG_SYS_EXTRA_ENV_RELOC
2741d91011SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE		0x11000000
28e222b1f3SPrabhakar Kushwaha #define CONFIG_RESET_VECTOR_ADDRESS	0x110bfffc
2941d91011SPrabhakar Kushwaha #endif
30bea3cbb0SAneesh Bansal #ifdef CONFIG_NAND_SECBOOT
31bea3cbb0SAneesh Bansal #define CONFIG_RAMBOOT_NAND
32bea3cbb0SAneesh Bansal #define CONFIG_SYS_RAMBOOT
33bea3cbb0SAneesh Bansal #define CONFIG_SYS_EXTRA_ENV_RELOC
34bea3cbb0SAneesh Bansal #define CONFIG_SYS_TEXT_BASE		0x11000000
35bea3cbb0SAneesh Bansal #define CONFIG_RESET_VECTOR_ADDRESS	0x110bfffc
36bea3cbb0SAneesh Bansal #endif
3741d91011SPrabhakar Kushwaha 
3883e0c2bbSPrabhakar Kushwaha #ifdef CONFIG_NAND
3983e0c2bbSPrabhakar Kushwaha #define CONFIG_SPL_INIT_MINIMAL
40fbe76ae4SPrabhakar Kushwaha #define CONFIG_SPL_NAND_BOOT
4183e0c2bbSPrabhakar Kushwaha #define CONFIG_SPL_FLUSH_IMAGE
4283e0c2bbSPrabhakar Kushwaha #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
4383e0c2bbSPrabhakar Kushwaha 
4483e0c2bbSPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE		0x00201000
4583e0c2bbSPrabhakar Kushwaha #define CONFIG_SPL_TEXT_BASE		0xFFFFE000
4683e0c2bbSPrabhakar Kushwaha #define CONFIG_SPL_MAX_SIZE		8192
4783e0c2bbSPrabhakar Kushwaha #define CONFIG_SPL_RELOC_TEXT_BASE	0x00100000
4883e0c2bbSPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK		0x00100000
49e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE	((768 << 10) - 0x2000)
5083e0c2bbSPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_DST	(0x00200000 - CONFIG_SPL_MAX_SIZE)
5183e0c2bbSPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_START	0x00200000
5283e0c2bbSPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_OFFS	0
5383e0c2bbSPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
5483e0c2bbSPrabhakar Kushwaha #endif
5583e0c2bbSPrabhakar Kushwaha 
5641d91011SPrabhakar Kushwaha #ifndef CONFIG_SYS_TEXT_BASE
57e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE		0x8ff40000
5841d91011SPrabhakar Kushwaha #endif
5941d91011SPrabhakar Kushwaha 
6041d91011SPrabhakar Kushwaha #ifndef CONFIG_RESET_VECTOR_ADDRESS
6141d91011SPrabhakar Kushwaha #define CONFIG_RESET_VECTOR_ADDRESS	0x8ffffffc
6241d91011SPrabhakar Kushwaha #endif
6341d91011SPrabhakar Kushwaha 
6483e0c2bbSPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD
6583e0c2bbSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE	CONFIG_SPL_TEXT_BASE
6683e0c2bbSPrabhakar Kushwaha #else
6741d91011SPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
6841d91011SPrabhakar Kushwaha #endif
6941d91011SPrabhakar Kushwaha 
7041d91011SPrabhakar Kushwaha /* High Level Configuration Options */
71737537efSRuchika Gupta #define CONFIG_FSL_CAAM			/* Enable SEC/CAAM */
7241d91011SPrabhakar Kushwaha #define CONFIG_SYS_HAS_SERDES		/* common SERDES init code */
7341d91011SPrabhakar Kushwaha 
7441d91011SPrabhakar Kushwaha #if defined(CONFIG_PCI)
75b38eaec5SRobert P. J. Day #define CONFIG_PCIE1			/* PCIE controller 1 (slot 1) */
7641d91011SPrabhakar Kushwaha #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
77842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE	/* indirect PCI bridge support */
7841d91011SPrabhakar Kushwaha #define CONFIG_FSL_PCIE_RESET		/* need PCIe reset errata */
7941d91011SPrabhakar Kushwaha #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
8041d91011SPrabhakar Kushwaha 
8141d91011SPrabhakar Kushwaha #define CONFIG_CMD_PCI
8241d91011SPrabhakar Kushwaha 
8341d91011SPrabhakar Kushwaha /*
8441d91011SPrabhakar Kushwaha  * PCI Windows
8541d91011SPrabhakar Kushwaha  * Memory space is mapped 1-1, but I/O space must start from 0.
8641d91011SPrabhakar Kushwaha  */
8741d91011SPrabhakar Kushwaha /* controller 1, Slot 1, tgtid 1, Base address a000 */
8841d91011SPrabhakar Kushwaha #define CONFIG_SYS_PCIE1_NAME		"PCIe Slot"
8941d91011SPrabhakar Kushwaha #define CONFIG_SYS_PCIE1_MEM_VIRT	0x90000000
9041d91011SPrabhakar Kushwaha #define CONFIG_SYS_PCIE1_MEM_BUS	0x90000000
9141d91011SPrabhakar Kushwaha #define CONFIG_SYS_PCIE1_MEM_PHYS	0x90000000
9241d91011SPrabhakar Kushwaha #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000	/* 256M */
9341d91011SPrabhakar Kushwaha #define CONFIG_SYS_PCIE1_IO_VIRT	0xC0010000
9441d91011SPrabhakar Kushwaha #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
9541d91011SPrabhakar Kushwaha #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
9641d91011SPrabhakar Kushwaha #define CONFIG_SYS_PCIE1_IO_PHYS	0xC0010000
9741d91011SPrabhakar Kushwaha 
9841d91011SPrabhakar Kushwaha #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
9941d91011SPrabhakar Kushwaha #endif
10041d91011SPrabhakar Kushwaha 
10141d91011SPrabhakar Kushwaha #define CONFIG_ENV_OVERWRITE
10241d91011SPrabhakar Kushwaha #define CONFIG_TSEC_ENET /* ethernet */
10341d91011SPrabhakar Kushwaha 
10441d91011SPrabhakar Kushwaha #if defined(CONFIG_SYS_CLK_100_DDR_100)
10541d91011SPrabhakar Kushwaha #define CONFIG_SYS_CLK_FREQ	100000000
10641d91011SPrabhakar Kushwaha #define CONFIG_DDR_CLK_FREQ	100000000
10741d91011SPrabhakar Kushwaha #elif defined(CONFIG_SYS_CLK_100_DDR_133)
10841d91011SPrabhakar Kushwaha #define CONFIG_SYS_CLK_FREQ	100000000
10941d91011SPrabhakar Kushwaha #define CONFIG_DDR_CLK_FREQ	133000000
11041d91011SPrabhakar Kushwaha #endif
11141d91011SPrabhakar Kushwaha 
11241d91011SPrabhakar Kushwaha #define CONFIG_MP
11341d91011SPrabhakar Kushwaha 
11441d91011SPrabhakar Kushwaha #define CONFIG_HWCONFIG
11541d91011SPrabhakar Kushwaha /*
11641d91011SPrabhakar Kushwaha  * These can be toggled for performance analysis, otherwise use default.
11741d91011SPrabhakar Kushwaha  */
11841d91011SPrabhakar Kushwaha #define CONFIG_L2_CACHE			/* toggle L2 cache */
11941d91011SPrabhakar Kushwaha #define CONFIG_BTB			/* enable branch predition */
12041d91011SPrabhakar Kushwaha 
12141d91011SPrabhakar Kushwaha #define CONFIG_SYS_MEMTEST_START	0x01000000	/* memtest works on */
12241d91011SPrabhakar Kushwaha #define CONFIG_SYS_MEMTEST_END		0x01ffffff
12341d91011SPrabhakar Kushwaha 
12441d91011SPrabhakar Kushwaha /* DDR Setup */
12541d91011SPrabhakar Kushwaha #define CONFIG_SYS_SPD_BUS_NUM		0
12641d91011SPrabhakar Kushwaha #define SPD_EEPROM_ADDRESS1		0x54 /* I2C access */
12741d91011SPrabhakar Kushwaha #define SPD_EEPROM_ADDRESS2		0x56 /* I2C access */
12841d91011SPrabhakar Kushwaha #define CONFIG_FSL_DDR_INTERACTIVE
12941d91011SPrabhakar Kushwaha 
13041d91011SPrabhakar Kushwaha #define CONFIG_MEM_INIT_VALUE		0xDeadBeef
13141d91011SPrabhakar Kushwaha 
13241d91011SPrabhakar Kushwaha #define CONFIG_SYS_SDRAM_SIZE		(1024)
13341d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
13441d91011SPrabhakar Kushwaha #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
13541d91011SPrabhakar Kushwaha 
13641d91011SPrabhakar Kushwaha #define CONFIG_DIMM_SLOTS_PER_CTLR	1
13741d91011SPrabhakar Kushwaha 
13841d91011SPrabhakar Kushwaha /* DDR3 Controller Settings */
13941d91011SPrabhakar Kushwaha #define CONFIG_CHIP_SELECTS_PER_CTRL	1
14041d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_CS0_BNDS		0x0000003F
14141d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_CS0_CONFIG_1333	0x80004302
14241d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_CS0_CONFIG_800	0x80014302
14341d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_CS0_CONFIG_2	0x00000000
14441d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
14541d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_INIT_ADDR	0x00000000
14641d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_INIT_EXT_ADDR	0x00000000
14741d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_MODE_CONTROL	0x00000000
14841d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR1_CS0_BNDS       0x0040007F
14941d91011SPrabhakar Kushwaha 
15041d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_ZQ_CONTROL	0x89080600
15141d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_SR_CNTR		0x00000000
15241d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_RCW_1		0x00000000
15341d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_RCW_2		0x00000000
15441d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_CONTROL_800		0x470C0000
15541d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_CONTROL_2_800	0x04401050
15641d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_TIMING_4_800		0x00220001
15741d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_TIMING_5_800		0x03402400
15841d91011SPrabhakar Kushwaha 
15941d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_CONTROL_1333		0x470C0008
16041d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_CONTROL_2_1333	0x24401010
16141d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_TIMING_4_1333		0x00000001
16241d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_TIMING_5_1333		0x03401400
16341d91011SPrabhakar Kushwaha 
16441d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_TIMING_3_800		0x00020000
16541d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_TIMING_0_800		0x00330004
16641d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_TIMING_1_800		0x6f6B4846
16741d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_TIMING_2_800		0x0FA8C8CF
16841d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_CLK_CTRL_800		0x03000000
16941d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_MODE_1_800		0x40461520
17041d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_MODE_2_800		0x8000c000
17141d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_INTERVAL_800		0x0C300000
17241d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_WRLVL_CONTROL_800	0x8655A608
17341d91011SPrabhakar Kushwaha 
17441d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_TIMING_3_1333		0x01061000
17541d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_TIMING_0_1333		0x00440104
17641d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_TIMING_1_1333		0x98913A45
17741d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_TIMING_2_1333		0x0FB8B114
17841d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_CLK_CTRL_1333		0x02800000
17941d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_MODE_1_1333		0x00061A50
18041d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_MODE_2_1333		0x00100000
18141d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_INTERVAL_1333		0x144E0513
18241d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_WRLVL_CONTROL_1333	0x8655F607
18341d91011SPrabhakar Kushwaha 
18441d91011SPrabhakar Kushwaha /*FIXME: the following params are constant w.r.t diff freq
18541d91011SPrabhakar Kushwaha combinations. this should be removed later
18641d91011SPrabhakar Kushwaha */
18741d91011SPrabhakar Kushwaha #if CONFIG_DDR_CLK_FREQ == 100000000
18841d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_800
18941d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_CONTROL		CONFIG_SYS_DDR_CONTROL_800
19041d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_CONTROL_2 CONFIG_SYS_DDR_CONTROL_2_800
19141d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_TIMING_4	CONFIG_SYS_DDR_TIMING_4_800
19241d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_TIMING_5	CONFIG_SYS_DDR_TIMING_5_800
19341d91011SPrabhakar Kushwaha #elif CONFIG_DDR_CLK_FREQ == 133000000
19441d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_1333
19541d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_CONTROL		CONFIG_SYS_DDR_CONTROL_1333
19641d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_CONTROL_2	CONFIG_SYS_DDR_CONTROL_2_1333
19741d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_TIMING_4	CONFIG_SYS_DDR_TIMING_4_1333
19841d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_TIMING_5	CONFIG_SYS_DDR_TIMING_5_1333
19941d91011SPrabhakar Kushwaha #else
20041d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_800
20141d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_CONTROL		CONFIG_SYS_DDR_CONTROL_800
20241d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_CONTROL_2	CONFIG_SYS_DDR_CONTROL_2_800
20341d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_TIMING_4	CONFIG_SYS_DDR_TIMING_4_800
20441d91011SPrabhakar Kushwaha #define CONFIG_SYS_DDR_TIMING_5	CONFIG_SYS_DDR_TIMING_5_800
20541d91011SPrabhakar Kushwaha #endif
20641d91011SPrabhakar Kushwaha 
20741d91011SPrabhakar Kushwaha /* relocated CCSRBAR */
20841d91011SPrabhakar Kushwaha #define CONFIG_SYS_CCSRBAR	CONFIG_SYS_CCSRBAR_DEFAULT
20941d91011SPrabhakar Kushwaha #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR_DEFAULT
21041d91011SPrabhakar Kushwaha 
21141d91011SPrabhakar Kushwaha #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR
21241d91011SPrabhakar Kushwaha 
21364501c66SPriyanka Jain /* DSP CCSRBAR */
21464501c66SPriyanka Jain #define CONFIG_SYS_FSL_DSP_CCSRBAR	CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT
21564501c66SPriyanka Jain #define CONFIG_SYS_FSL_DSP_CCSRBAR_PHYS	CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT
21664501c66SPriyanka Jain 
21741d91011SPrabhakar Kushwaha /*
21841d91011SPrabhakar Kushwaha  * IFC Definitions
21941d91011SPrabhakar Kushwaha  */
22041d91011SPrabhakar Kushwaha /* NOR Flash on IFC */
22183e0c2bbSPrabhakar Kushwaha 
22241d91011SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_BASE		0x88000000
22341d91011SPrabhakar Kushwaha #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* Max number of sector: 32M */
22441d91011SPrabhakar Kushwaha 
22541d91011SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
22641d91011SPrabhakar Kushwaha 
22741d91011SPrabhakar Kushwaha #define CONFIG_SYS_NOR_CSPR	0x88000101
22841d91011SPrabhakar Kushwaha #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(128*1024*1024)
22941d91011SPrabhakar Kushwaha #define CONFIG_SYS_NOR_CSOR	CSOR_NOR_ADM_SHIFT(5)
23041d91011SPrabhakar Kushwaha /* NOR Flash Timing Params */
23141d91011SPrabhakar Kushwaha 
23241d91011SPrabhakar Kushwaha #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x01) \
23341d91011SPrabhakar Kushwaha 				| FTIM0_NOR_TEADC(0x03) \
23441d91011SPrabhakar Kushwaha 				| FTIM0_NOR_TAVDS(0x00) \
23541d91011SPrabhakar Kushwaha 				| FTIM0_NOR_TEAHC(0x0f))
23641d91011SPrabhakar Kushwaha #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x1d) \
23741d91011SPrabhakar Kushwaha 				| FTIM1_NOR_TRAD_NOR(0x09) \
23841d91011SPrabhakar Kushwaha 				| FTIM1_NOR_TSEQRAD_NOR(0x09))
23941d91011SPrabhakar Kushwaha #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x1) \
24041d91011SPrabhakar Kushwaha 				| FTIM2_NOR_TCH(0x4) \
24141d91011SPrabhakar Kushwaha 				| FTIM2_NOR_TWPH(0x7) \
24241d91011SPrabhakar Kushwaha 				| FTIM2_NOR_TWP(0x1e))
24341d91011SPrabhakar Kushwaha #define CONFIG_SYS_NOR_FTIM3	0x0
24441d91011SPrabhakar Kushwaha 
24541d91011SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS}
24641d91011SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_QUIET_TEST
24741d91011SPrabhakar Kushwaha #define CONFIG_FLASH_SHOW_PROGRESS	45	/* count down from 45/5: 9..1 */
24841d91011SPrabhakar Kushwaha #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
24941d91011SPrabhakar Kushwaha 
25041d91011SPrabhakar Kushwaha #undef CONFIG_SYS_FLASH_CHECKSUM
25141d91011SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
25241d91011SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
25341d91011SPrabhakar Kushwaha 
25441d91011SPrabhakar Kushwaha /* CFI for NOR Flash */
25541d91011SPrabhakar Kushwaha #define CONFIG_FLASH_CFI_DRIVER
25641d91011SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_CFI
25741d91011SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_EMPTY_INFO
25841d91011SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
25941d91011SPrabhakar Kushwaha 
26041d91011SPrabhakar Kushwaha /* NAND Flash on IFC */
26141d91011SPrabhakar Kushwaha #define CONFIG_SYS_NAND_BASE		0xff800000
26241d91011SPrabhakar Kushwaha #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
26341d91011SPrabhakar Kushwaha 
26441d91011SPrabhakar Kushwaha #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
26541d91011SPrabhakar Kushwaha 				| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
26641d91011SPrabhakar Kushwaha 				| CSPR_MSEL_NAND	/* MSEL = NAND */ \
26741d91011SPrabhakar Kushwaha 				| CSPR_V)
26841d91011SPrabhakar Kushwaha #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
26941d91011SPrabhakar Kushwaha 
27041d91011SPrabhakar Kushwaha #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
27141d91011SPrabhakar Kushwaha 				| CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
27241d91011SPrabhakar Kushwaha 				| CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
27341d91011SPrabhakar Kushwaha 				| CSOR_NAND_RAL_2	/* RAL = 2Byes */ \
27441d91011SPrabhakar Kushwaha 				| CSOR_NAND_PGS_2K	/* Page Size = 2K */ \
27541d91011SPrabhakar Kushwaha 				| CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
27641d91011SPrabhakar Kushwaha 				| CSOR_NAND_PB(64))	/*Pages Per Block = 64*/
27741d91011SPrabhakar Kushwaha 
27841d91011SPrabhakar Kushwaha /* NAND Flash Timing Params */
27941d91011SPrabhakar Kushwaha #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x03) \
28041d91011SPrabhakar Kushwaha 					| FTIM0_NAND_TWP(0x05) \
28141d91011SPrabhakar Kushwaha 					| FTIM0_NAND_TWCHT(0x02) \
28241d91011SPrabhakar Kushwaha 					| FTIM0_NAND_TWH(0x04))
28341d91011SPrabhakar Kushwaha #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x1c) \
28441d91011SPrabhakar Kushwaha 					| FTIM1_NAND_TWBE(0x1e) \
28541d91011SPrabhakar Kushwaha 					| FTIM1_NAND_TRR(0x07) \
28641d91011SPrabhakar Kushwaha 					| FTIM1_NAND_TRP(0x05))
28741d91011SPrabhakar Kushwaha #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0x08) \
28841d91011SPrabhakar Kushwaha 					| FTIM2_NAND_TREH(0x04) \
28941d91011SPrabhakar Kushwaha 					| FTIM2_NAND_TWHRE(0x11))
29041d91011SPrabhakar Kushwaha #define CONFIG_SYS_NAND_FTIM3		FTIM3_NAND_TWW(0x04)
29141d91011SPrabhakar Kushwaha 
29241d91011SPrabhakar Kushwaha #define CONFIG_SYS_NAND_DDR_LAW		11
29341d91011SPrabhakar Kushwaha 
29441d91011SPrabhakar Kushwaha /* NAND */
29541d91011SPrabhakar Kushwaha #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
29641d91011SPrabhakar Kushwaha #define CONFIG_SYS_MAX_NAND_DEVICE	1
29741d91011SPrabhakar Kushwaha #define CONFIG_CMD_NAND
29841d91011SPrabhakar Kushwaha 
29941d91011SPrabhakar Kushwaha #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
30041d91011SPrabhakar Kushwaha 
30183e0c2bbSPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD
30241d91011SPrabhakar Kushwaha #define CONFIG_FSL_QIXIS
30383e0c2bbSPrabhakar Kushwaha #endif
30441d91011SPrabhakar Kushwaha #ifdef CONFIG_FSL_QIXIS
30541d91011SPrabhakar Kushwaha #define CONFIG_SYS_FPGA_BASE	0xffb00000
30641d91011SPrabhakar Kushwaha #define CONFIG_SYS_I2C_FPGA_ADDR	0x66
30741d91011SPrabhakar Kushwaha #define QIXIS_BASE	CONFIG_SYS_FPGA_BASE
30841d91011SPrabhakar Kushwaha #define QIXIS_LBMAP_SWITCH	9
30941d91011SPrabhakar Kushwaha #define QIXIS_LBMAP_MASK	0x07
31041d91011SPrabhakar Kushwaha #define QIXIS_LBMAP_SHIFT	0
31141d91011SPrabhakar Kushwaha #define QIXIS_LBMAP_DFLTBANK		0x00
31241d91011SPrabhakar Kushwaha #define QIXIS_LBMAP_ALTBANK		0x04
31341d91011SPrabhakar Kushwaha #define QIXIS_RST_CTL_RESET		0x83
31441d91011SPrabhakar Kushwaha #define QIXIS_RCFG_CTL_RECONFIG_IDLE	0x20
31541d91011SPrabhakar Kushwaha #define QIXIS_RCFG_CTL_RECONFIG_START	0x21
31641d91011SPrabhakar Kushwaha #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE	0x08
31741d91011SPrabhakar Kushwaha 
31841d91011SPrabhakar Kushwaha #define CONFIG_SYS_FPGA_BASE_PHYS	CONFIG_SYS_FPGA_BASE
31941d91011SPrabhakar Kushwaha 
32041d91011SPrabhakar Kushwaha #define CONFIG_SYS_CSPR2		(CSPR_PHYS_ADDR(CONFIG_SYS_FPGA_BASE) \
32141d91011SPrabhakar Kushwaha 					| CSPR_PORT_SIZE_8 \
32241d91011SPrabhakar Kushwaha 					| CSPR_MSEL_GPCM \
32341d91011SPrabhakar Kushwaha 					| CSPR_V)
32441d91011SPrabhakar Kushwaha #define CONFIG_SYS_AMASK2		IFC_AMASK(64*1024)
32541d91011SPrabhakar Kushwaha #define CONFIG_SYS_CSOR2		0x0
32641d91011SPrabhakar Kushwaha /* CPLD Timing parameters for IFC CS3 */
32741d91011SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM0		(FTIM0_GPCM_TACSE(0x0e) | \
32841d91011SPrabhakar Kushwaha 					FTIM0_GPCM_TEADC(0x0e) | \
32941d91011SPrabhakar Kushwaha 					FTIM0_GPCM_TEAHC(0x0e))
33041d91011SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM1		(FTIM1_GPCM_TACO(0x0e) | \
33141d91011SPrabhakar Kushwaha 					FTIM1_GPCM_TRAD(0x1f))
33241d91011SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM2		(FTIM2_GPCM_TCS(0x0e) | \
333de519163SShaohui Xie 					FTIM2_GPCM_TCH(0x8) | \
33441d91011SPrabhakar Kushwaha 					FTIM2_GPCM_TWP(0x1f))
33541d91011SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM3		0x0
33641d91011SPrabhakar Kushwaha #endif
33741d91011SPrabhakar Kushwaha 
33841d91011SPrabhakar Kushwaha /* Set up IFC registers for boot location NOR/NAND */
3393051f3f9SAneesh Bansal #if defined(CONFIG_NAND) || defined(CONFIG_NAND_SECBOOT)
34083e0c2bbSPrabhakar Kushwaha #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
34183e0c2bbSPrabhakar Kushwaha #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
34283e0c2bbSPrabhakar Kushwaha #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
34383e0c2bbSPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
34483e0c2bbSPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
34583e0c2bbSPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
34683e0c2bbSPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
34783e0c2bbSPrabhakar Kushwaha #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR_CSPR
34883e0c2bbSPrabhakar Kushwaha #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
34983e0c2bbSPrabhakar Kushwaha #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
35083e0c2bbSPrabhakar Kushwaha #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
35183e0c2bbSPrabhakar Kushwaha #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
35283e0c2bbSPrabhakar Kushwaha #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
35383e0c2bbSPrabhakar Kushwaha #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
35483e0c2bbSPrabhakar Kushwaha #else
35541d91011SPrabhakar Kushwaha #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR_CSPR
35641d91011SPrabhakar Kushwaha #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
35741d91011SPrabhakar Kushwaha #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
35841d91011SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
35941d91011SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
36041d91011SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
36141d91011SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
36241d91011SPrabhakar Kushwaha #define CONFIG_SYS_CSPR1		CONFIG_SYS_NAND_CSPR
36341d91011SPrabhakar Kushwaha #define CONFIG_SYS_AMASK1		CONFIG_SYS_NAND_AMASK
36441d91011SPrabhakar Kushwaha #define CONFIG_SYS_CSOR1		CONFIG_SYS_NAND_CSOR
36541d91011SPrabhakar Kushwaha #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NAND_FTIM0
36641d91011SPrabhakar Kushwaha #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NAND_FTIM1
36741d91011SPrabhakar Kushwaha #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NAND_FTIM2
36841d91011SPrabhakar Kushwaha #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NAND_FTIM3
36983e0c2bbSPrabhakar Kushwaha #endif
37041d91011SPrabhakar Kushwaha 
37141d91011SPrabhakar Kushwaha #define CONFIG_BOARD_EARLY_INIT_R
37241d91011SPrabhakar Kushwaha 
37341d91011SPrabhakar Kushwaha #define CONFIG_SYS_INIT_RAM_LOCK
37441d91011SPrabhakar Kushwaha #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000	/* stack in RAM */
375b39d1213SYork Sun #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000 /* End of used area in RAM */
37641d91011SPrabhakar Kushwaha 
377b39d1213SYork Sun #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE \
37841d91011SPrabhakar Kushwaha 						- GENERATED_GBL_DATA_SIZE)
37941d91011SPrabhakar Kushwaha #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
38041d91011SPrabhakar Kushwaha 
3819307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
38241d91011SPrabhakar Kushwaha #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc*/
38341d91011SPrabhakar Kushwaha 
38441d91011SPrabhakar Kushwaha /* Serial Port */
38541d91011SPrabhakar Kushwaha #define CONFIG_CONS_INDEX	1
38641d91011SPrabhakar Kushwaha #undef	CONFIG_SERIAL_SOFTWARE_FIFO
38741d91011SPrabhakar Kushwaha #define CONFIG_SYS_NS16550_SERIAL
38841d91011SPrabhakar Kushwaha #define CONFIG_SYS_NS16550_REG_SIZE	1
38941d91011SPrabhakar Kushwaha #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
39083e0c2bbSPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD
39183e0c2bbSPrabhakar Kushwaha #define CONFIG_NS16550_MIN_FUNCTIONS
39283e0c2bbSPrabhakar Kushwaha #endif
39341d91011SPrabhakar Kushwaha 
39441d91011SPrabhakar Kushwaha #define CONFIG_SYS_BAUDRATE_TABLE	\
39541d91011SPrabhakar Kushwaha 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
39641d91011SPrabhakar Kushwaha 
39741d91011SPrabhakar Kushwaha #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR + 0x4500)
39841d91011SPrabhakar Kushwaha #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR + 0x4600)
39941d91011SPrabhakar Kushwaha #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR + 0x4700)
40041d91011SPrabhakar Kushwaha #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR + 0x4800)
40141d91011SPrabhakar Kushwaha 
40200f792e0SHeiko Schocher #define CONFIG_SYS_I2C
40300f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
40400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400800 /* I2C speed and slave address*/
40500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
40600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED	400800 /* I2C speed and slave address*/
40700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
40800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
40900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
41041d91011SPrabhakar Kushwaha 
41141d91011SPrabhakar Kushwaha /* I2C EEPROM */
41241d91011SPrabhakar Kushwaha #define CONFIG_ID_EEPROM
41341d91011SPrabhakar Kushwaha #ifdef CONFIG_ID_EEPROM
41441d91011SPrabhakar Kushwaha #define CONFIG_SYS_I2C_EEPROM_NXID
41541d91011SPrabhakar Kushwaha #endif
41641d91011SPrabhakar Kushwaha #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
41741d91011SPrabhakar Kushwaha #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
41841d91011SPrabhakar Kushwaha #define CONFIG_SYS_EEPROM_BUS_NUM	0
41941d91011SPrabhakar Kushwaha 
42041d91011SPrabhakar Kushwaha /* enable read and write access to EEPROM */
42141d91011SPrabhakar Kushwaha #define CONFIG_CMD_EEPROM
42241d91011SPrabhakar Kushwaha #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
42341d91011SPrabhakar Kushwaha #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
42441d91011SPrabhakar Kushwaha #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
42541d91011SPrabhakar Kushwaha 
42641d91011SPrabhakar Kushwaha /* I2C FPGA */
42741d91011SPrabhakar Kushwaha #define CONFIG_I2C_FPGA
42841d91011SPrabhakar Kushwaha #define CONFIG_SYS_I2C_FPGA_ADDR	0x66
42941d91011SPrabhakar Kushwaha 
43041d91011SPrabhakar Kushwaha #define CONFIG_RTC_DS3231
43141d91011SPrabhakar Kushwaha #define CONFIG_SYS_I2C_RTC_ADDR		0x68
43241d91011SPrabhakar Kushwaha 
43341d91011SPrabhakar Kushwaha /*
43441d91011SPrabhakar Kushwaha  * SPI interface will not be available in case of NAND boot SPI CS0 will be
43541d91011SPrabhakar Kushwaha  * used for SLIC
43641d91011SPrabhakar Kushwaha  */
43741d91011SPrabhakar Kushwaha /* eSPI - Enhanced SPI */
43841d91011SPrabhakar Kushwaha #ifdef CONFIG_FSL_ESPI
43941d91011SPrabhakar Kushwaha #define CONFIG_SF_DEFAULT_SPEED		10000000
44041d91011SPrabhakar Kushwaha #define CONFIG_SF_DEFAULT_MODE		SPI_MODE_0
44141d91011SPrabhakar Kushwaha #endif
44241d91011SPrabhakar Kushwaha 
44341d91011SPrabhakar Kushwaha #if defined(CONFIG_TSEC_ENET)
44441d91011SPrabhakar Kushwaha 
44541d91011SPrabhakar Kushwaha #define CONFIG_MII			/* MII PHY management */
44641d91011SPrabhakar Kushwaha #define CONFIG_MII_DEFAULT_TSEC	1	/* Allow unregistered phys */
44741d91011SPrabhakar Kushwaha #define CONFIG_TSEC1	1
44841d91011SPrabhakar Kushwaha #define CONFIG_TSEC1_NAME	"eTSEC1"
44941d91011SPrabhakar Kushwaha #define CONFIG_TSEC2	1
45041d91011SPrabhakar Kushwaha #define CONFIG_TSEC2_NAME	"eTSEC2"
45141d91011SPrabhakar Kushwaha 
45241d91011SPrabhakar Kushwaha #define TSEC1_PHY_ADDR		0
45341d91011SPrabhakar Kushwaha #define TSEC2_PHY_ADDR		1
45441d91011SPrabhakar Kushwaha 
45541d91011SPrabhakar Kushwaha #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
45641d91011SPrabhakar Kushwaha #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
45741d91011SPrabhakar Kushwaha 
45841d91011SPrabhakar Kushwaha #define TSEC1_PHYIDX		0
45941d91011SPrabhakar Kushwaha #define TSEC2_PHYIDX		0
46041d91011SPrabhakar Kushwaha 
46141d91011SPrabhakar Kushwaha #define CONFIG_ETHPRIME		"eTSEC1"
46241d91011SPrabhakar Kushwaha 
46341d91011SPrabhakar Kushwaha #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
46441d91011SPrabhakar Kushwaha 
46541d91011SPrabhakar Kushwaha /* TBI PHY configuration for SGMII mode */
46641d91011SPrabhakar Kushwaha #define CONFIG_TSEC_TBICR_SETTINGS ( \
46741d91011SPrabhakar Kushwaha 		TBICR_PHY_RESET \
46841d91011SPrabhakar Kushwaha 		| TBICR_ANEG_ENABLE \
46941d91011SPrabhakar Kushwaha 		| TBICR_FULL_DUPLEX \
47041d91011SPrabhakar Kushwaha 		| TBICR_SPEED1_SET \
47141d91011SPrabhakar Kushwaha 		)
47241d91011SPrabhakar Kushwaha 
47341d91011SPrabhakar Kushwaha #endif	/* CONFIG_TSEC_ENET */
47441d91011SPrabhakar Kushwaha 
47541d91011SPrabhakar Kushwaha #ifdef CONFIG_MMC
47641d91011SPrabhakar Kushwaha #define CONFIG_FSL_ESDHC
47741d91011SPrabhakar Kushwaha #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
47841d91011SPrabhakar Kushwaha #endif
47941d91011SPrabhakar Kushwaha 
48041d91011SPrabhakar Kushwaha #define CONFIG_USB_EHCI  /* USB */
48141d91011SPrabhakar Kushwaha #ifdef CONFIG_USB_EHCI
48241d91011SPrabhakar Kushwaha #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
48341d91011SPrabhakar Kushwaha #define CONFIG_USB_EHCI_FSL
48441d91011SPrabhakar Kushwaha #define CONFIG_HAS_FSL_DR_USB
48541d91011SPrabhakar Kushwaha #endif
48641d91011SPrabhakar Kushwaha 
48741d91011SPrabhakar Kushwaha /*
48841d91011SPrabhakar Kushwaha  * Environment
48941d91011SPrabhakar Kushwaha  */
49041d91011SPrabhakar Kushwaha #if defined(CONFIG_RAMBOOT_SDCARD)
49141d91011SPrabhakar Kushwaha #define CONFIG_ENV_IS_IN_MMC
492e222b1f3SPrabhakar Kushwaha #define CONFIG_FSL_FIXED_MMC_LOCATION
49341d91011SPrabhakar Kushwaha #define CONFIG_SYS_MMC_ENV_DEV		0
49441d91011SPrabhakar Kushwaha #define CONFIG_ENV_SIZE			0x2000
49541d91011SPrabhakar Kushwaha #elif defined(CONFIG_RAMBOOT_SPIFLASH)
49641d91011SPrabhakar Kushwaha #define CONFIG_ENV_IS_IN_SPI_FLASH
49741d91011SPrabhakar Kushwaha #define CONFIG_ENV_SPI_BUS	0
49841d91011SPrabhakar Kushwaha #define CONFIG_ENV_SPI_CS	0
49941d91011SPrabhakar Kushwaha #define CONFIG_ENV_SPI_MAX_HZ	10000000
50041d91011SPrabhakar Kushwaha #define CONFIG_ENV_SPI_MODE	0
50141d91011SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET	0x100000	/* 1MB */
50241d91011SPrabhakar Kushwaha #define CONFIG_ENV_SECT_SIZE	0x10000
50341d91011SPrabhakar Kushwaha #define CONFIG_ENV_SIZE		0x2000
504bea3cbb0SAneesh Bansal #elif defined(CONFIG_NAND) || defined(CONFIG_NAND_SECBOOT)
50583e0c2bbSPrabhakar Kushwaha #define CONFIG_ENV_IS_IN_NAND
50683e0c2bbSPrabhakar Kushwaha #define CONFIG_ENV_SIZE		CONFIG_SYS_NAND_BLOCK_SIZE
507e222b1f3SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET	((768 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
50883e0c2bbSPrabhakar Kushwaha #define CONFIG_ENV_RANGE	(3 * CONFIG_ENV_SIZE)
50983e0c2bbSPrabhakar Kushwaha #elif defined(CONFIG_SYS_RAMBOOT)
51041d91011SPrabhakar Kushwaha #define CONFIG_ENV_IS_NOWHERE		/* Store ENV in memory only */
51141d91011SPrabhakar Kushwaha #define CONFIG_ENV_ADDR			(CONFIG_SYS_MONITOR_BASE - 0x1000)
51241d91011SPrabhakar Kushwaha #define CONFIG_ENV_SIZE			0x2000
51341d91011SPrabhakar Kushwaha #else
51441d91011SPrabhakar Kushwaha #define CONFIG_ENV_IS_IN_FLASH
51541d91011SPrabhakar Kushwaha #define CONFIG_ENV_ADDR	(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
51641d91011SPrabhakar Kushwaha #define CONFIG_ENV_SIZE		0x2000
517e222b1f3SPrabhakar Kushwaha #define CONFIG_ENV_SECT_SIZE	0x20000
51841d91011SPrabhakar Kushwaha #endif
51941d91011SPrabhakar Kushwaha 
52041d91011SPrabhakar Kushwaha #define CONFIG_LOADS_ECHO		/* echo on for serial download */
52141d91011SPrabhakar Kushwaha #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
52241d91011SPrabhakar Kushwaha 
52341d91011SPrabhakar Kushwaha /*
52441d91011SPrabhakar Kushwaha  * Command line configuration.
52541d91011SPrabhakar Kushwaha  */
52641d91011SPrabhakar Kushwaha #define CONFIG_CMD_DATE
52741d91011SPrabhakar Kushwaha #define CONFIG_CMD_ERRATA
52841d91011SPrabhakar Kushwaha #define CONFIG_CMD_IRQ
52941d91011SPrabhakar Kushwaha #define CONFIG_CMD_REGINFO
53041d91011SPrabhakar Kushwaha 
531737537efSRuchika Gupta /* Hash command with SHA acceleration supported in hardware */
532737537efSRuchika Gupta #ifdef CONFIG_FSL_CAAM
533737537efSRuchika Gupta #define CONFIG_CMD_HASH
534737537efSRuchika Gupta #define CONFIG_SHA_HW_ACCEL
535737537efSRuchika Gupta #endif
536737537efSRuchika Gupta 
53741d91011SPrabhakar Kushwaha /*
53841d91011SPrabhakar Kushwaha  * Miscellaneous configurable options
53941d91011SPrabhakar Kushwaha  */
54041d91011SPrabhakar Kushwaha #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
54141d91011SPrabhakar Kushwaha #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
54241d91011SPrabhakar Kushwaha #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
54341d91011SPrabhakar Kushwaha #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
54441d91011SPrabhakar Kushwaha 
54541d91011SPrabhakar Kushwaha #if defined(CONFIG_CMD_KGDB)
54641d91011SPrabhakar Kushwaha #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
54741d91011SPrabhakar Kushwaha #else
54841d91011SPrabhakar Kushwaha #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
54941d91011SPrabhakar Kushwaha #endif
55041d91011SPrabhakar Kushwaha #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
55141d91011SPrabhakar Kushwaha 						/* Print Buffer Size */
55241d91011SPrabhakar Kushwaha #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
55341d91011SPrabhakar Kushwaha #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
55441d91011SPrabhakar Kushwaha 
55541d91011SPrabhakar Kushwaha /*
55641d91011SPrabhakar Kushwaha  * For booting Linux, the board info and command line data
55741d91011SPrabhakar Kushwaha  * have to be in the first 64 MB of memory, since this is
55841d91011SPrabhakar Kushwaha  * the maximum mapped by the Linux kernel during initialization.
55941d91011SPrabhakar Kushwaha  */
56041d91011SPrabhakar Kushwaha #define CONFIG_SYS_BOOTMAPSZ	(64 << 20) /* Initial Memory map for Linux */
56141d91011SPrabhakar Kushwaha #define CONFIG_SYS_BOOTM_LEN	(64 << 20) /* Increase max gunzip size */
56241d91011SPrabhakar Kushwaha 
56341d91011SPrabhakar Kushwaha #if defined(CONFIG_CMD_KGDB)
56441d91011SPrabhakar Kushwaha #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
56541d91011SPrabhakar Kushwaha #endif
56641d91011SPrabhakar Kushwaha 
56741d91011SPrabhakar Kushwaha /*
56842a9e2feSAshish Kumar  * Dynamic MTD Partition support with mtdparts
56942a9e2feSAshish Kumar  */
570*e856bdcfSMasahiro Yamada #ifdef CONFIG_MTD_NOR_FLASH
57142a9e2feSAshish Kumar #define CONFIG_MTD_DEVICE
57242a9e2feSAshish Kumar #define CONFIG_MTD_PARTITIONS
57342a9e2feSAshish Kumar #define CONFIG_CMD_MTDPARTS
57442a9e2feSAshish Kumar #define CONFIG_FLASH_CFI_MTD
57542a9e2feSAshish Kumar #define MTDIDS_DEFAULT "nor0=88000000.nor,nand0=ff800000.flash,"
57642a9e2feSAshish Kumar #define MTDPARTS_DEFAULT "mtdparts=88000000.nor:256k(dtb),7m(kernel)," \
57742a9e2feSAshish Kumar 			"55m(fs),1m(uboot);ff800000.flash:1m(uboot)," \
57842a9e2feSAshish Kumar 			"8m(kernel),512k(dtb),-(fs)"
57942a9e2feSAshish Kumar #endif
58042a9e2feSAshish Kumar /*
58141d91011SPrabhakar Kushwaha  * Environment Configuration
58241d91011SPrabhakar Kushwaha  */
58341d91011SPrabhakar Kushwaha 
58441d91011SPrabhakar Kushwaha #if defined(CONFIG_TSEC_ENET)
58541d91011SPrabhakar Kushwaha #define CONFIG_HAS_ETH0
58641d91011SPrabhakar Kushwaha #define CONFIG_HAS_ETH1
58741d91011SPrabhakar Kushwaha #endif
58841d91011SPrabhakar Kushwaha 
58941d91011SPrabhakar Kushwaha #define CONFIG_HOSTNAME		BSC9132qds
59041d91011SPrabhakar Kushwaha #define CONFIG_ROOTPATH		"/opt/nfsroot"
59141d91011SPrabhakar Kushwaha #define CONFIG_BOOTFILE		"uImage"
59241d91011SPrabhakar Kushwaha #define CONFIG_UBOOTPATH	"u-boot.bin"
59341d91011SPrabhakar Kushwaha 
59441d91011SPrabhakar Kushwaha #define CONFIG_BAUDRATE		115200
59541d91011SPrabhakar Kushwaha 
59641d91011SPrabhakar Kushwaha #ifdef CONFIG_SDCARD
59741d91011SPrabhakar Kushwaha #define CONFIG_DEF_HWCONFIG	"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"
59841d91011SPrabhakar Kushwaha #else
59941d91011SPrabhakar Kushwaha #define CONFIG_DEF_HWCONFIG	"hwconfig=sim;usb1:dr_mode=host,phy_type=ulpi\0"
60041d91011SPrabhakar Kushwaha #endif
60141d91011SPrabhakar Kushwaha 
60241d91011SPrabhakar Kushwaha #define	CONFIG_EXTRA_ENV_SETTINGS				\
60341d91011SPrabhakar Kushwaha 	"netdev=eth0\0"						\
60441d91011SPrabhakar Kushwaha 	"uboot=" CONFIG_UBOOTPATH "\0"				\
60541d91011SPrabhakar Kushwaha 	"loadaddr=1000000\0"			\
60641d91011SPrabhakar Kushwaha 	"bootfile=uImage\0"	\
60741d91011SPrabhakar Kushwaha 	"consoledev=ttyS0\0"				\
60841d91011SPrabhakar Kushwaha 	"ramdiskaddr=2000000\0"			\
60941d91011SPrabhakar Kushwaha 	"ramdiskfile=rootfs.ext2.gz.uboot\0"		\
610b24a4f62SScott Wood 	"fdtaddr=1e00000\0"				\
61141d91011SPrabhakar Kushwaha 	"fdtfile=bsc9132qds.dtb\0"		\
61241d91011SPrabhakar Kushwaha 	"bdev=sda1\0"	\
61341d91011SPrabhakar Kushwaha 	CONFIG_DEF_HWCONFIG\
61441d91011SPrabhakar Kushwaha 	"othbootargs=mem=880M ramdisk_size=600000 " \
61541d91011SPrabhakar Kushwaha 		"default_hugepagesz=256m hugepagesz=256m hugepages=1 " \
61641d91011SPrabhakar Kushwaha 		"isolcpus=0\0" \
61741d91011SPrabhakar Kushwaha 	"usbext2boot=setenv bootargs root=/dev/ram rw "	\
61841d91011SPrabhakar Kushwaha 		"console=$consoledev,$baudrate $othbootargs; "	\
61941d91011SPrabhakar Kushwaha 		"usb start;"			\
62041d91011SPrabhakar Kushwaha 		"ext2load usb 0:4 $loadaddr $bootfile;"		\
62141d91011SPrabhakar Kushwaha 		"ext2load usb 0:4 $fdtaddr $fdtfile;"	\
62241d91011SPrabhakar Kushwaha 		"ext2load usb 0:4 $ramdiskaddr $ramdiskfile;"	\
62341d91011SPrabhakar Kushwaha 		"bootm $loadaddr $ramdiskaddr $fdtaddr\0"	\
62441d91011SPrabhakar Kushwaha 	"debug_halt_off=mw ff7e0e30 0xf0000000;"
62541d91011SPrabhakar Kushwaha 
62641d91011SPrabhakar Kushwaha #define CONFIG_NFSBOOTCOMMAND	\
62741d91011SPrabhakar Kushwaha 	"setenv bootargs root=/dev/nfs rw "	\
62841d91011SPrabhakar Kushwaha 	"nfsroot=$serverip:$rootpath "	\
62941d91011SPrabhakar Kushwaha 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
63041d91011SPrabhakar Kushwaha 	"console=$consoledev,$baudrate $othbootargs;" \
63141d91011SPrabhakar Kushwaha 	"tftp $loadaddr $bootfile;"	\
63241d91011SPrabhakar Kushwaha 	"tftp $fdtaddr $fdtfile;"	\
63341d91011SPrabhakar Kushwaha 	"bootm $loadaddr - $fdtaddr"
63441d91011SPrabhakar Kushwaha 
63541d91011SPrabhakar Kushwaha #define CONFIG_HDBOOT	\
63641d91011SPrabhakar Kushwaha 	"setenv bootargs root=/dev/$bdev rw rootdelay=30 "	\
63741d91011SPrabhakar Kushwaha 	"console=$consoledev,$baudrate $othbootargs;" \
63841d91011SPrabhakar Kushwaha 	"usb start;"	\
63941d91011SPrabhakar Kushwaha 	"ext2load usb 0:1 $loadaddr /boot/$bootfile;"	\
64041d91011SPrabhakar Kushwaha 	"ext2load usb 0:1 $fdtaddr /boot/$fdtfile;"	\
64141d91011SPrabhakar Kushwaha 	"bootm $loadaddr - $fdtaddr"
64241d91011SPrabhakar Kushwaha 
64341d91011SPrabhakar Kushwaha #define CONFIG_RAMBOOTCOMMAND		\
64441d91011SPrabhakar Kushwaha 	"setenv bootargs root=/dev/ram rw "	\
64541d91011SPrabhakar Kushwaha 	"console=$consoledev,$baudrate $othbootargs; "	\
64641d91011SPrabhakar Kushwaha 	"tftp $ramdiskaddr $ramdiskfile;"	\
64741d91011SPrabhakar Kushwaha 	"tftp $loadaddr $bootfile;"		\
64841d91011SPrabhakar Kushwaha 	"tftp $fdtaddr $fdtfile;"		\
64941d91011SPrabhakar Kushwaha 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
65041d91011SPrabhakar Kushwaha 
65141d91011SPrabhakar Kushwaha #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
65241d91011SPrabhakar Kushwaha 
653f978f7c2SAneesh Bansal #include <asm/fsl_secure_boot.h>
654f978f7c2SAneesh Bansal 
65541d91011SPrabhakar Kushwaha #endif	/* __CONFIG_H */
656