xref: /rk3399_rockchip-uboot/include/configs/BSC9131RDB.h (revision 26e79b6547352235fe1bdcda668fe197a8ffdb92)
1 /*
2  * Copyright 2011-2012 Freescale Semiconductor, Inc.
3  *
4  * SPDX-License-Identifier:	GPL-2.0+
5  */
6 
7 /*
8  * BSC9131 RDB board configuration file
9  */
10 
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13 
14 #define CONFIG_NAND_FSL_IFC
15 
16 #ifdef CONFIG_SPIFLASH
17 #define CONFIG_RAMBOOT_SPIFLASH
18 #define CONFIG_SYS_RAMBOOT
19 #define CONFIG_SYS_EXTRA_ENV_RELOC
20 #define CONFIG_SYS_TEXT_BASE		0x11000000
21 #define CONFIG_RESET_VECTOR_ADDRESS	0x110bfffc
22 #endif
23 
24 #ifdef CONFIG_NAND
25 #define CONFIG_SPL_INIT_MINIMAL
26 #define CONFIG_SPL_NAND_BOOT
27 #define CONFIG_SPL_FLUSH_IMAGE
28 #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
29 
30 #define CONFIG_SYS_TEXT_BASE		0x00201000
31 #define CONFIG_SPL_TEXT_BASE		0xFFFFE000
32 #define CONFIG_SPL_MAX_SIZE		8192
33 #define CONFIG_SPL_RELOC_TEXT_BASE	0x00100000
34 #define CONFIG_SPL_RELOC_STACK		0x00100000
35 #define CONFIG_SYS_NAND_U_BOOT_SIZE	((768 << 10) - 0x2000)
36 #define CONFIG_SYS_NAND_U_BOOT_DST	(0x00200000 - CONFIG_SPL_MAX_SIZE)
37 #define CONFIG_SYS_NAND_U_BOOT_START	0x00200000
38 #define CONFIG_SYS_NAND_U_BOOT_OFFS	0
39 #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
40 #endif
41 
42 #ifdef CONFIG_SPL_BUILD
43 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SPL_TEXT_BASE
44 #else
45 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
46 #endif
47 
48 /* High Level Configuration Options */
49 #define CONFIG_FSL_IFC			/* Enable IFC Support */
50 #define CONFIG_FSL_CAAM			/* Enable SEC/CAAM */
51 
52 #define CONFIG_TSEC_ENET
53 #define CONFIG_ENV_OVERWRITE
54 
55 #define CONFIG_DDR_CLK_FREQ	66666666 /* DDRCLK on 9131 RDB */
56 #if defined(CONFIG_SYS_CLK_100)
57 #define CONFIG_SYS_CLK_FREQ    100000000 /* SYSCLK for 9131 RDB */
58 #else
59 #define CONFIG_SYS_CLK_FREQ	66666666 /* SYSCLK for 9131 RDB */
60 #endif
61 
62 #define CONFIG_HWCONFIG
63 /*
64  * These can be toggled for performance analysis, otherwise use default.
65  */
66 #define CONFIG_L2_CACHE			/* toggle L2 cache */
67 #define CONFIG_BTB			/* enable branch predition */
68 
69 #define CONFIG_SYS_MEMTEST_START	0x01000000	/* memtest works on */
70 #define CONFIG_SYS_MEMTEST_END		0x01ffffff
71 
72 /* DDR Setup */
73 #define CONFIG_SYS_FSL_DDR3
74 #undef CONFIG_SYS_DDR_RAW_TIMING
75 #undef CONFIG_DDR_SPD
76 #define CONFIG_SYS_SPD_BUS_NUM		0
77 #define SPD_EEPROM_ADDRESS		0x52 /* I2C access */
78 
79 #define CONFIG_MEM_INIT_VALUE		0xDeadBeef
80 
81 #ifndef __ASSEMBLY__
82 extern unsigned long get_sdram_size(void);
83 #endif
84 #define CONFIG_SYS_SDRAM_SIZE		get_sdram_size() /* DDR size */
85 #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
86 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
87 
88 #define CONFIG_NUM_DDR_CONTROLLERS	1
89 #define CONFIG_DIMM_SLOTS_PER_CTLR	1
90 #define CONFIG_CHIP_SELECTS_PER_CTRL	1
91 
92 #define CONFIG_SYS_DDR_CS0_BNDS		0x0000003f
93 #define CONFIG_SYS_DDR_CS0_CONFIG	0x80014302
94 #define CONFIG_SYS_DDR_CS0_CONFIG_2	0x00000000
95 
96 #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
97 #define CONFIG_SYS_DDR_INIT_ADDR	0x00000000
98 #define CONFIG_SYS_DDR_INIT_EXT_ADDR	0x00000000
99 #define CONFIG_SYS_DDR_MODE_CONTROL	0x00000000
100 
101 #define CONFIG_SYS_DDR_ZQ_CONTROL	0x89080600
102 #define CONFIG_SYS_DDR_SR_CNTR		0x00000000
103 #define CONFIG_SYS_DDR_RCW_1		0x00000000
104 #define CONFIG_SYS_DDR_RCW_2		0x00000000
105 #define CONFIG_SYS_DDR_CONTROL		0xC70C0000	/* Type = DDR3	*/
106 #define CONFIG_SYS_DDR_CONTROL_2	0x24401000
107 #define CONFIG_SYS_DDR_TIMING_4		0x00000001
108 #define CONFIG_SYS_DDR_TIMING_5		0x02401400
109 
110 #define CONFIG_SYS_DDR_TIMING_3_800		0x00030000
111 #define CONFIG_SYS_DDR_TIMING_0_800		0x00110104
112 #define CONFIG_SYS_DDR_TIMING_1_800		0x6f6b8644
113 #define CONFIG_SYS_DDR_TIMING_2_800		0x0fa888cf
114 #define CONFIG_SYS_DDR_CLK_CTRL_800		0x03000000
115 #define CONFIG_SYS_DDR_MODE_1_800		0x00441420
116 #define CONFIG_SYS_DDR_MODE_2_800		0x8000c000
117 #define CONFIG_SYS_DDR_INTERVAL_800		0x0c300100
118 #define CONFIG_SYS_DDR_WRLVL_CONTROL_800	0x8675f608
119 
120 /*
121  * Base addresses -- Note these are effective addresses where the
122  * actual resources get mapped (not physical addresses)
123  */
124 /* relocated CCSRBAR */
125 #define CONFIG_SYS_CCSRBAR	CONFIG_SYS_CCSRBAR_DEFAULT
126 #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR_DEFAULT
127 
128 #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR	/* PQII uses */
129 							/* CONFIG_SYS_IMMR */
130 /* DSP CCSRBAR */
131 #define CONFIG_SYS_FSL_DSP_CCSRBAR	CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT
132 #define CONFIG_SYS_FSL_DSP_CCSRBAR_PHYS	CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT
133 
134 /*
135  * Memory map
136  *
137  * 0x0000_0000	0x3FFF_FFFF	DDR			1G cacheable
138  * 0x8800_0000	0x8810_0000	IFC internal SRAM		1M
139  * 0xB000_0000	0xB0FF_FFFF	DSP core M2 memory	16M
140  * 0xC100_0000	0xC13F_FFFF	MAPLE-2F		4M
141  * 0xC1F0_0000	0xC1F3_FFFF	PA L2 SRAM Region 0	256K
142  * 0xC1F8_0000	0xC1F9_FFFF	PA L2 SRAM Region 1	128K
143  * 0xFED0_0000	0xFED0_3FFF	SEC Secured RAM		16K
144  * 0xFF60_0000	0xFF6F_FFFF	DSP CCSR		1M
145  * 0xFF70_0000	0xFF7F_FFFF	PA CCSR			1M
146  * 0xFF80_0000	0xFFFF_FFFF	Boot Page & NAND flash buffer	8M
147  *
148  */
149 
150 /*
151  * IFC Definitions
152  */
153 #define CONFIG_SYS_NO_FLASH
154 
155 /* NAND Flash on IFC */
156 #define CONFIG_SYS_NAND_BASE		0xff800000
157 #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
158 
159 #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
160 				| CSPR_PORT_SIZE_8	/* Port Size = 8 bit*/ \
161 				| CSPR_MSEL_NAND	/* MSEL = NAND */ \
162 				| CSPR_V)
163 #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
164 
165 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
166 				| CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
167 				| CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
168 				| CSOR_NAND_RAL_2	/* RAL = 2Byes */ \
169 				| CSOR_NAND_PGS_2K	/* Page Size = 2K */ \
170 				| CSOR_NAND_SPRZ_64	/* Spare size = 64 */ \
171 				| CSOR_NAND_PB(64))	/*Pages Per Block = 64*/
172 
173 /* NAND Flash Timing Params */
174 #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x03)  \
175 					| FTIM0_NAND_TWP(0x05)   \
176 					| FTIM0_NAND_TWCHT(0x02) \
177 					| FTIM0_NAND_TWH(0x04))
178 #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x1C) \
179 					| FTIM1_NAND_TWBE(0x1E) \
180 					| FTIM1_NAND_TRR(0x07)  \
181 					| FTIM1_NAND_TRP(0x05))
182 #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0x08)  \
183 					| FTIM2_NAND_TREH(0x04) \
184 					| FTIM2_NAND_TWHRE(0x11))
185 #define CONFIG_SYS_NAND_FTIM3		FTIM3_NAND_TWW(0x04)
186 
187 #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
188 #define CONFIG_SYS_MAX_NAND_DEVICE	1
189 #define CONFIG_CMD_NAND
190 #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
191 
192 #define CONFIG_SYS_NAND_DDR_LAW		11
193 
194 /* Set up IFC registers for boot location NAND */
195 #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
196 #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
197 #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
198 #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
199 #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
200 #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
201 #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
202 
203 #define CONFIG_BOARD_EARLY_INIT_F	/* Call board_pre_init */
204 
205 #define CONFIG_SYS_INIT_RAM_LOCK
206 #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000	/* stack in RAM */
207 #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000/* End of used area in RAM */
208 
209 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE \
210 						- GENERATED_GBL_DATA_SIZE)
211 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
212 
213 #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
214 #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc*/
215 
216 /* Serial Port */
217 #define CONFIG_CONS_INDEX	1
218 #undef	CONFIG_SERIAL_SOFTWARE_FIFO
219 #define CONFIG_SYS_NS16550_SERIAL
220 #define CONFIG_SYS_NS16550_REG_SIZE	1
221 #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
222 #ifdef CONFIG_SPL_BUILD
223 #define CONFIG_NS16550_MIN_FUNCTIONS
224 #endif
225 
226 #define CONFIG_SYS_BAUDRATE_TABLE	\
227 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
228 
229 #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
230 
231 #define CONFIG_SYS_I2C
232 #define CONFIG_SYS_I2C_FSL
233 #define CONFIG_SYS_FSL_I2C_SPEED	400000
234 #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
235 #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
236 
237 /* I2C EEPROM */
238 #define CONFIG_CMD_EEPROM
239 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
240 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
241 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
242 
243 /* eSPI - Enhanced SPI */
244 #ifdef CONFIG_FSL_ESPI
245 #define CONFIG_SF_DEFAULT_SPEED		10000000
246 #define CONFIG_SF_DEFAULT_MODE		SPI_MODE_0
247 #endif
248 
249 #if defined(CONFIG_TSEC_ENET)
250 
251 #define CONFIG_MII			/* MII PHY management */
252 #define CONFIG_MII_DEFAULT_TSEC	1	/* Allow unregistered phys */
253 #define CONFIG_TSEC1	1
254 #define CONFIG_TSEC1_NAME	"eTSEC1"
255 #define CONFIG_TSEC2	1
256 #define CONFIG_TSEC2_NAME	"eTSEC2"
257 
258 #define TSEC1_PHY_ADDR		0
259 #define TSEC2_PHY_ADDR		3
260 
261 #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
262 #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
263 
264 #define TSEC1_PHYIDX		0
265 
266 #define TSEC2_PHYIDX		0
267 
268 #define CONFIG_ETHPRIME		"eTSEC1"
269 
270 #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
271 
272 #endif	/* CONFIG_TSEC_ENET */
273 
274 /*
275  * Environment
276  */
277 #if defined(CONFIG_RAMBOOT_SPIFLASH)
278 #define CONFIG_ENV_IS_IN_SPI_FLASH
279 #define CONFIG_ENV_SPI_BUS	0
280 #define CONFIG_ENV_SPI_CS	0
281 #define CONFIG_ENV_SPI_MAX_HZ	10000000
282 #define CONFIG_ENV_SPI_MODE	0
283 #define CONFIG_ENV_OFFSET	0x100000	/* 1MB */
284 #define CONFIG_ENV_SECT_SIZE	0x10000
285 #define CONFIG_ENV_SIZE		0x2000
286 #elif defined(CONFIG_NAND)
287 #define CONFIG_ENV_IS_IN_NAND
288 #define CONFIG_SYS_EXTRA_ENV_RELOC
289 #define CONFIG_ENV_SIZE		CONFIG_SYS_NAND_BLOCK_SIZE
290 #define CONFIG_ENV_OFFSET	((768 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
291 #define CONFIG_ENV_RANGE	(3 * CONFIG_ENV_SIZE)
292 #elif defined(CONFIG_SYS_RAMBOOT)
293 #define CONFIG_ENV_IS_NOWHERE	/* Store ENV in memory only */
294 #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
295 #define CONFIG_ENV_SIZE		0x2000
296 #endif
297 
298 #define CONFIG_LOADS_ECHO		/* echo on for serial download */
299 #define CONFIG_SYS_LOADS_BAUD_CHANGE		/* allow baudrate change */
300 
301 /*
302  * Command line configuration.
303  */
304 #define CONFIG_CMD_ERRATA
305 #define CONFIG_CMD_IRQ
306 #define CONFIG_DOS_PARTITION
307 #define CONFIG_CMD_REGINFO
308 
309 /*
310  * Miscellaneous configurable options
311  */
312 #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
313 #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
314 #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
315 #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
316 
317 #if defined(CONFIG_CMD_KGDB)
318 #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
319 #else
320 #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
321 #endif
322 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
323 						/* Print Buffer Size */
324 #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
325 #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
326 
327 /*
328  * For booting Linux, the board info and command line data
329  * have to be in the first 64 MB of memory, since this is
330  * the maximum mapped by the Linux kernel during initialization.
331  */
332 #define CONFIG_SYS_BOOTMAPSZ	(64 << 20) /* Initial Memory map for Linux */
333 #define CONFIG_SYS_BOOTM_LEN	(64 << 20) /* Increase max gunzip size */
334 
335 #if defined(CONFIG_CMD_KGDB)
336 #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
337 #endif
338 
339 /* Hash command with SHA acceleration supported in hardware */
340 #ifdef CONFIG_FSL_CAAM
341 #define CONFIG_CMD_HASH
342 #define CONFIG_SHA_HW_ACCEL
343 #endif
344 
345 #define CONFIG_USB_EHCI
346 
347 #ifdef CONFIG_USB_EHCI
348 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
349 #define CONFIG_USB_EHCI_FSL
350 #define CONFIG_HAS_FSL_DR_USB
351 #endif
352 
353 /*
354  * Dynamic MTD Partition support with mtdparts
355  */
356 #define CONFIG_MTD_DEVICE
357 #define CONFIG_MTD_PARTITIONS
358 #define CONFIG_CMD_MTDPARTS
359 #define MTDIDS_DEFAULT "nand0=ff800000.flash,"
360 #define MTDPARTS_DEFAULT "mtdparts=ff800000.flash:1m(uboot)," \
361 			"8m(kernel),512k(dtb),-(fs)"
362 
363 /*
364  * Environment Configuration
365  */
366 
367 #if defined(CONFIG_TSEC_ENET)
368 #define CONFIG_HAS_ETH0
369 #endif
370 
371 #define CONFIG_HOSTNAME		BSC9131rdb
372 #define CONFIG_ROOTPATH		"/opt/nfsroot"
373 #define CONFIG_BOOTFILE		"uImage"
374 #define CONFIG_UBOOTPATH	"u-boot.bin" /* U-Boot image on TFTP server */
375 
376 #define CONFIG_BAUDRATE		115200
377 
378 #define	CONFIG_EXTRA_ENV_SETTINGS				\
379 	"netdev=eth0\0"						\
380 	"uboot=" CONFIG_UBOOTPATH "\0"				\
381 	"loadaddr=1000000\0"			\
382 	"bootfile=uImage\0"	\
383 	"consoledev=ttyS0\0"				\
384 	"ramdiskaddr=2000000\0"			\
385 	"ramdiskfile=rootfs.ext2.gz.uboot\0"		\
386 	"fdtaddr=1e00000\0"				\
387 	"fdtfile=bsc9131rdb.dtb\0"		\
388 	"bdev=sda1\0"	\
389 	"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"	\
390 	"bootm_size=0x37000000\0"	\
391 	"othbootargs=ramdisk_size=600000 " \
392 	"default_hugepagesz=256m hugepagesz=256m hugepages=1\0" \
393 	"usbext2boot=setenv bootargs root=/dev/ram rw "	\
394 	"console=$consoledev,$baudrate $othbootargs; "	\
395 	"usb start;"			\
396 	"ext2load usb 0:4 $loadaddr $bootfile;"		\
397 	"ext2load usb 0:4 $fdtaddr $fdtfile;"	\
398 	"ext2load usb 0:4 $ramdiskaddr $ramdiskfile;"	\
399 	"bootm $loadaddr $ramdiskaddr $fdtaddr\0"	\
400 
401 #define CONFIG_RAMBOOTCOMMAND		\
402 	"setenv bootargs root=/dev/ram rw "	\
403 	"console=$consoledev,$baudrate $othbootargs; "	\
404 	"tftp $ramdiskaddr $ramdiskfile;"	\
405 	"tftp $loadaddr $bootfile;"		\
406 	"tftp $fdtaddr $fdtfile;"		\
407 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
408 
409 #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
410 
411 #endif	/* __CONFIG_H */
412