17530d341SPrabhakar Kushwaha /* 27530d341SPrabhakar Kushwaha * Copyright 2011-2012 Freescale Semiconductor, Inc. 37530d341SPrabhakar Kushwaha * 41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 57530d341SPrabhakar Kushwaha */ 67530d341SPrabhakar Kushwaha 77530d341SPrabhakar Kushwaha /* 87530d341SPrabhakar Kushwaha * BSC9131 RDB board configuration file 97530d341SPrabhakar Kushwaha */ 107530d341SPrabhakar Kushwaha 117530d341SPrabhakar Kushwaha #ifndef __CONFIG_H 127530d341SPrabhakar Kushwaha #define __CONFIG_H 137530d341SPrabhakar Kushwaha 144aafbb44Sharninder rai #define CONFIG_DISPLAY_BOARDINFO 154aafbb44Sharninder rai 167530d341SPrabhakar Kushwaha #ifdef CONFIG_BSC9131RDB 177530d341SPrabhakar Kushwaha #define CONFIG_BSC9131 187530d341SPrabhakar Kushwaha #define CONFIG_NAND_FSL_IFC 197530d341SPrabhakar Kushwaha #endif 207530d341SPrabhakar Kushwaha 217530d341SPrabhakar Kushwaha #ifdef CONFIG_SPIFLASH 227530d341SPrabhakar Kushwaha #define CONFIG_RAMBOOT_SPIFLASH 237530d341SPrabhakar Kushwaha #define CONFIG_SYS_RAMBOOT 247530d341SPrabhakar Kushwaha #define CONFIG_SYS_EXTRA_ENV_RELOC 257530d341SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE 0x11000000 26e222b1f3SPrabhakar Kushwaha #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc 277530d341SPrabhakar Kushwaha #endif 287530d341SPrabhakar Kushwaha 29f1593269SPrabhakar Kushwaha #ifdef CONFIG_NAND 30f1593269SPrabhakar Kushwaha #define CONFIG_SPL_INIT_MINIMAL 31f1593269SPrabhakar Kushwaha #define CONFIG_SPL_SERIAL_SUPPORT 32f1593269SPrabhakar Kushwaha #define CONFIG_SPL_NAND_SUPPORT 33fbe76ae4SPrabhakar Kushwaha #define CONFIG_SPL_NAND_BOOT 34f1593269SPrabhakar Kushwaha #define CONFIG_SPL_FLUSH_IMAGE 35f1593269SPrabhakar Kushwaha #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 36f1593269SPrabhakar Kushwaha 37f1593269SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE 0x00201000 38f1593269SPrabhakar Kushwaha #define CONFIG_SPL_TEXT_BASE 0xFFFFE000 39f1593269SPrabhakar Kushwaha #define CONFIG_SPL_MAX_SIZE 8192 40f1593269SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_TEXT_BASE 0x00100000 41f1593269SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK 0x00100000 42e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000) 43f1593269SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_DST (0x00200000 - CONFIG_SPL_MAX_SIZE) 44f1593269SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000 45f1593269SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_OFFS 0 46f1593269SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" 47f1593269SPrabhakar Kushwaha #endif 48f1593269SPrabhakar Kushwaha 49f1593269SPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD 50f1593269SPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 51f1593269SPrabhakar Kushwaha #else 527530d341SPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 537530d341SPrabhakar Kushwaha #endif 547530d341SPrabhakar Kushwaha 557530d341SPrabhakar Kushwaha /* High Level Configuration Options */ 567530d341SPrabhakar Kushwaha #define CONFIG_BOOKE /* BOOKE */ 577530d341SPrabhakar Kushwaha #define CONFIG_E500 /* BOOKE e500 family */ 587530d341SPrabhakar Kushwaha #define CONFIG_FSL_IFC /* Enable IFC Support */ 59737537efSRuchika Gupta #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */ 607530d341SPrabhakar Kushwaha 617530d341SPrabhakar Kushwaha #define CONFIG_FSL_LAW /* Use common FSL init code */ 627530d341SPrabhakar Kushwaha #define CONFIG_TSEC_ENET 637530d341SPrabhakar Kushwaha #define CONFIG_ENV_OVERWRITE 647530d341SPrabhakar Kushwaha 657530d341SPrabhakar Kushwaha #define CONFIG_DDR_CLK_FREQ 66666666 /* DDRCLK on 9131 RDB */ 66087cf44fSPriyanka Jain #if defined(CONFIG_SYS_CLK_100) 67087cf44fSPriyanka Jain #define CONFIG_SYS_CLK_FREQ 100000000 /* SYSCLK for 9131 RDB */ 68087cf44fSPriyanka Jain #else 697530d341SPrabhakar Kushwaha #define CONFIG_SYS_CLK_FREQ 66666666 /* SYSCLK for 9131 RDB */ 70087cf44fSPriyanka Jain #endif 717530d341SPrabhakar Kushwaha 727530d341SPrabhakar Kushwaha #define CONFIG_HWCONFIG 737530d341SPrabhakar Kushwaha /* 747530d341SPrabhakar Kushwaha * These can be toggled for performance analysis, otherwise use default. 757530d341SPrabhakar Kushwaha */ 767530d341SPrabhakar Kushwaha #define CONFIG_L2_CACHE /* toggle L2 cache */ 777530d341SPrabhakar Kushwaha #define CONFIG_BTB /* enable branch predition */ 787530d341SPrabhakar Kushwaha 797530d341SPrabhakar Kushwaha #define CONFIG_SYS_MEMTEST_START 0x01000000 /* memtest works on */ 807530d341SPrabhakar Kushwaha #define CONFIG_SYS_MEMTEST_END 0x01ffffff 817530d341SPrabhakar Kushwaha 827530d341SPrabhakar Kushwaha /* DDR Setup */ 835614e71bSYork Sun #define CONFIG_SYS_FSL_DDR3 847530d341SPrabhakar Kushwaha #undef CONFIG_SYS_DDR_RAW_TIMING 857530d341SPrabhakar Kushwaha #undef CONFIG_DDR_SPD 867530d341SPrabhakar Kushwaha #define CONFIG_SYS_SPD_BUS_NUM 0 877530d341SPrabhakar Kushwaha #define SPD_EEPROM_ADDRESS 0x52 /* I2C access */ 887530d341SPrabhakar Kushwaha 897530d341SPrabhakar Kushwaha #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 907530d341SPrabhakar Kushwaha 917530d341SPrabhakar Kushwaha #ifndef __ASSEMBLY__ 927530d341SPrabhakar Kushwaha extern unsigned long get_sdram_size(void); 937530d341SPrabhakar Kushwaha #endif 947530d341SPrabhakar Kushwaha #define CONFIG_SYS_SDRAM_SIZE get_sdram_size() /* DDR size */ 957530d341SPrabhakar Kushwaha #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 967530d341SPrabhakar Kushwaha #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 977530d341SPrabhakar Kushwaha 987530d341SPrabhakar Kushwaha #define CONFIG_NUM_DDR_CONTROLLERS 1 997530d341SPrabhakar Kushwaha #define CONFIG_DIMM_SLOTS_PER_CTLR 1 1007530d341SPrabhakar Kushwaha #define CONFIG_CHIP_SELECTS_PER_CTRL 1 1017530d341SPrabhakar Kushwaha 1027530d341SPrabhakar Kushwaha #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f 1037530d341SPrabhakar Kushwaha #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302 1047530d341SPrabhakar Kushwaha #define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000 1057530d341SPrabhakar Kushwaha 1067530d341SPrabhakar Kushwaha #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 1077530d341SPrabhakar Kushwaha #define CONFIG_SYS_DDR_INIT_ADDR 0x00000000 1087530d341SPrabhakar Kushwaha #define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000 1097530d341SPrabhakar Kushwaha #define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000 1107530d341SPrabhakar Kushwaha 1117530d341SPrabhakar Kushwaha #define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600 1127530d341SPrabhakar Kushwaha #define CONFIG_SYS_DDR_SR_CNTR 0x00000000 1137530d341SPrabhakar Kushwaha #define CONFIG_SYS_DDR_RCW_1 0x00000000 1147530d341SPrabhakar Kushwaha #define CONFIG_SYS_DDR_RCW_2 0x00000000 1157530d341SPrabhakar Kushwaha #define CONFIG_SYS_DDR_CONTROL 0xC70C0000 /* Type = DDR3 */ 1167530d341SPrabhakar Kushwaha #define CONFIG_SYS_DDR_CONTROL_2 0x24401000 1177530d341SPrabhakar Kushwaha #define CONFIG_SYS_DDR_TIMING_4 0x00000001 1187530d341SPrabhakar Kushwaha #define CONFIG_SYS_DDR_TIMING_5 0x02401400 1197530d341SPrabhakar Kushwaha 1207530d341SPrabhakar Kushwaha #define CONFIG_SYS_DDR_TIMING_3_800 0x00030000 1217530d341SPrabhakar Kushwaha #define CONFIG_SYS_DDR_TIMING_0_800 0x00110104 1227530d341SPrabhakar Kushwaha #define CONFIG_SYS_DDR_TIMING_1_800 0x6f6b8644 1237530d341SPrabhakar Kushwaha #define CONFIG_SYS_DDR_TIMING_2_800 0x0fa888cf 1247530d341SPrabhakar Kushwaha #define CONFIG_SYS_DDR_CLK_CTRL_800 0x03000000 1257530d341SPrabhakar Kushwaha #define CONFIG_SYS_DDR_MODE_1_800 0x00441420 1267530d341SPrabhakar Kushwaha #define CONFIG_SYS_DDR_MODE_2_800 0x8000c000 1277530d341SPrabhakar Kushwaha #define CONFIG_SYS_DDR_INTERVAL_800 0x0c300100 1287530d341SPrabhakar Kushwaha #define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8675f608 1297530d341SPrabhakar Kushwaha 1307530d341SPrabhakar Kushwaha /* 1317530d341SPrabhakar Kushwaha * Base addresses -- Note these are effective addresses where the 1327530d341SPrabhakar Kushwaha * actual resources get mapped (not physical addresses) 1337530d341SPrabhakar Kushwaha */ 1347530d341SPrabhakar Kushwaha /* relocated CCSRBAR */ 1357530d341SPrabhakar Kushwaha #define CONFIG_SYS_CCSRBAR CONFIG_SYS_CCSRBAR_DEFAULT 1367530d341SPrabhakar Kushwaha #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR_DEFAULT 1377530d341SPrabhakar Kushwaha 1387530d341SPrabhakar Kushwaha #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses */ 1397530d341SPrabhakar Kushwaha /* CONFIG_SYS_IMMR */ 140765b0bdbSPriyanka Jain /* DSP CCSRBAR */ 141765b0bdbSPriyanka Jain #define CONFIG_SYS_FSL_DSP_CCSRBAR CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT 142765b0bdbSPriyanka Jain #define CONFIG_SYS_FSL_DSP_CCSRBAR_PHYS CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT 1437530d341SPrabhakar Kushwaha 1447530d341SPrabhakar Kushwaha /* 1457530d341SPrabhakar Kushwaha * Memory map 1467530d341SPrabhakar Kushwaha * 1477530d341SPrabhakar Kushwaha * 0x0000_0000 0x3FFF_FFFF DDR 1G cacheable 1487530d341SPrabhakar Kushwaha * 0x8800_0000 0x8810_0000 IFC internal SRAM 1M 149765b0bdbSPriyanka Jain * 0xB000_0000 0xB0FF_FFFF DSP core M2 memory 16M 1507530d341SPrabhakar Kushwaha * 0xC100_0000 0xC13F_FFFF MAPLE-2F 4M 1517530d341SPrabhakar Kushwaha * 0xC1F0_0000 0xC1F3_FFFF PA L2 SRAM Region 0 256K 1527530d341SPrabhakar Kushwaha * 0xC1F8_0000 0xC1F9_FFFF PA L2 SRAM Region 1 128K 1537530d341SPrabhakar Kushwaha * 0xFED0_0000 0xFED0_3FFF SEC Secured RAM 16K 154765b0bdbSPriyanka Jain * 0xFF60_0000 0xFF6F_FFFF DSP CCSR 1M 1557530d341SPrabhakar Kushwaha * 0xFF70_0000 0xFF7F_FFFF PA CCSR 1M 1567530d341SPrabhakar Kushwaha * 0xFF80_0000 0xFFFF_FFFF Boot Page & NAND flash buffer 8M 1577530d341SPrabhakar Kushwaha * 1587530d341SPrabhakar Kushwaha */ 1597530d341SPrabhakar Kushwaha 1607530d341SPrabhakar Kushwaha /* 1617530d341SPrabhakar Kushwaha * IFC Definitions 1627530d341SPrabhakar Kushwaha */ 1637530d341SPrabhakar Kushwaha #define CONFIG_SYS_NO_FLASH 1647530d341SPrabhakar Kushwaha 1657530d341SPrabhakar Kushwaha /* NAND Flash on IFC */ 1667530d341SPrabhakar Kushwaha #define CONFIG_SYS_NAND_BASE 0xff800000 1677530d341SPrabhakar Kushwaha #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 1687530d341SPrabhakar Kushwaha 1697530d341SPrabhakar Kushwaha #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 1707530d341SPrabhakar Kushwaha | CSPR_PORT_SIZE_8 /* Port Size = 8 bit*/ \ 1717530d341SPrabhakar Kushwaha | CSPR_MSEL_NAND /* MSEL = NAND */ \ 1727530d341SPrabhakar Kushwaha | CSPR_V) 1737530d341SPrabhakar Kushwaha #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 1747530d341SPrabhakar Kushwaha 1757530d341SPrabhakar Kushwaha #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 1767530d341SPrabhakar Kushwaha | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 1777530d341SPrabhakar Kushwaha | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 1787530d341SPrabhakar Kushwaha | CSOR_NAND_RAL_2 /* RAL = 2Byes */ \ 1797530d341SPrabhakar Kushwaha | CSOR_NAND_PGS_2K /* Page Size = 2K */ \ 1807530d341SPrabhakar Kushwaha | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \ 1817530d341SPrabhakar Kushwaha | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ 1827530d341SPrabhakar Kushwaha 1837530d341SPrabhakar Kushwaha /* NAND Flash Timing Params */ 1844544fd29SPrabhakar Kushwaha #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x03) \ 1854544fd29SPrabhakar Kushwaha | FTIM0_NAND_TWP(0x05) \ 1864544fd29SPrabhakar Kushwaha | FTIM0_NAND_TWCHT(0x02) \ 1877530d341SPrabhakar Kushwaha | FTIM0_NAND_TWH(0x04)) 1884544fd29SPrabhakar Kushwaha #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x1C) \ 1894544fd29SPrabhakar Kushwaha | FTIM1_NAND_TWBE(0x1E) \ 1904544fd29SPrabhakar Kushwaha | FTIM1_NAND_TRR(0x07) \ 1917530d341SPrabhakar Kushwaha | FTIM1_NAND_TRP(0x05)) 1927530d341SPrabhakar Kushwaha #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x08) \ 1937530d341SPrabhakar Kushwaha | FTIM2_NAND_TREH(0x04) \ 1944544fd29SPrabhakar Kushwaha | FTIM2_NAND_TWHRE(0x11)) 1954544fd29SPrabhakar Kushwaha #define CONFIG_SYS_NAND_FTIM3 FTIM3_NAND_TWW(0x04) 1967530d341SPrabhakar Kushwaha 1977530d341SPrabhakar Kushwaha #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 1987530d341SPrabhakar Kushwaha #define CONFIG_SYS_MAX_NAND_DEVICE 1 1997530d341SPrabhakar Kushwaha #define CONFIG_CMD_NAND 2007530d341SPrabhakar Kushwaha #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 2017530d341SPrabhakar Kushwaha 2027530d341SPrabhakar Kushwaha #define CONFIG_SYS_NAND_DDR_LAW 11 2037530d341SPrabhakar Kushwaha 2047530d341SPrabhakar Kushwaha /* Set up IFC registers for boot location NAND */ 2057530d341SPrabhakar Kushwaha #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 2067530d341SPrabhakar Kushwaha #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 2077530d341SPrabhakar Kushwaha #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 2087530d341SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 2097530d341SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 2107530d341SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 2117530d341SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 2127530d341SPrabhakar Kushwaha 2137530d341SPrabhakar Kushwaha #define CONFIG_BOARD_EARLY_INIT_F /* Call board_pre_init */ 2147530d341SPrabhakar Kushwaha 2157530d341SPrabhakar Kushwaha #define CONFIG_SYS_INIT_RAM_LOCK 2167530d341SPrabhakar Kushwaha #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */ 217b39d1213SYork Sun #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000/* End of used area in RAM */ 2187530d341SPrabhakar Kushwaha 219b39d1213SYork Sun #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \ 2207530d341SPrabhakar Kushwaha - GENERATED_GBL_DATA_SIZE) 2217530d341SPrabhakar Kushwaha #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 2227530d341SPrabhakar Kushwaha 2239307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 2247530d341SPrabhakar Kushwaha #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc*/ 2257530d341SPrabhakar Kushwaha 2267530d341SPrabhakar Kushwaha /* Serial Port */ 2277530d341SPrabhakar Kushwaha #define CONFIG_CONS_INDEX 1 2287530d341SPrabhakar Kushwaha #undef CONFIG_SERIAL_SOFTWARE_FIFO 2297530d341SPrabhakar Kushwaha #define CONFIG_SYS_NS16550_SERIAL 2307530d341SPrabhakar Kushwaha #define CONFIG_SYS_NS16550_REG_SIZE 1 2317530d341SPrabhakar Kushwaha #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 232f1593269SPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD 233f1593269SPrabhakar Kushwaha #define CONFIG_NS16550_MIN_FUNCTIONS 234f1593269SPrabhakar Kushwaha #endif 2357530d341SPrabhakar Kushwaha 2367530d341SPrabhakar Kushwaha #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* determine from environment */ 2377530d341SPrabhakar Kushwaha 2387530d341SPrabhakar Kushwaha #define CONFIG_SYS_BAUDRATE_TABLE \ 2397530d341SPrabhakar Kushwaha {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 2407530d341SPrabhakar Kushwaha 2417530d341SPrabhakar Kushwaha #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 2427530d341SPrabhakar Kushwaha 24300f792e0SHeiko Schocher #define CONFIG_SYS_I2C 24400f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 24500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 24600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 24700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 2487530d341SPrabhakar Kushwaha 2497530d341SPrabhakar Kushwaha /* I2C EEPROM */ 2507530d341SPrabhakar Kushwaha #define CONFIG_CMD_EEPROM 2517530d341SPrabhakar Kushwaha #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 2527530d341SPrabhakar Kushwaha #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 2537530d341SPrabhakar Kushwaha #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 2547530d341SPrabhakar Kushwaha 2557530d341SPrabhakar Kushwaha /* eSPI - Enhanced SPI */ 2567530d341SPrabhakar Kushwaha #ifdef CONFIG_FSL_ESPI 2577530d341SPrabhakar Kushwaha #define CONFIG_SF_DEFAULT_SPEED 10000000 2587530d341SPrabhakar Kushwaha #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0 2597530d341SPrabhakar Kushwaha #endif 2607530d341SPrabhakar Kushwaha 2617530d341SPrabhakar Kushwaha #if defined(CONFIG_TSEC_ENET) 2627530d341SPrabhakar Kushwaha 2637530d341SPrabhakar Kushwaha #define CONFIG_MII /* MII PHY management */ 2647530d341SPrabhakar Kushwaha #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */ 2657530d341SPrabhakar Kushwaha #define CONFIG_TSEC1 1 2667530d341SPrabhakar Kushwaha #define CONFIG_TSEC1_NAME "eTSEC1" 2677530d341SPrabhakar Kushwaha #define CONFIG_TSEC2 1 2687530d341SPrabhakar Kushwaha #define CONFIG_TSEC2_NAME "eTSEC2" 2697530d341SPrabhakar Kushwaha 2707530d341SPrabhakar Kushwaha #define TSEC1_PHY_ADDR 0 2717530d341SPrabhakar Kushwaha #define TSEC2_PHY_ADDR 3 2727530d341SPrabhakar Kushwaha 2737530d341SPrabhakar Kushwaha #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 2747530d341SPrabhakar Kushwaha #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 2757530d341SPrabhakar Kushwaha 2767530d341SPrabhakar Kushwaha #define TSEC1_PHYIDX 0 2777530d341SPrabhakar Kushwaha 2787530d341SPrabhakar Kushwaha #define TSEC2_PHYIDX 0 2797530d341SPrabhakar Kushwaha 2807530d341SPrabhakar Kushwaha #define CONFIG_ETHPRIME "eTSEC1" 2817530d341SPrabhakar Kushwaha 2827530d341SPrabhakar Kushwaha #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 2837530d341SPrabhakar Kushwaha 2847530d341SPrabhakar Kushwaha #endif /* CONFIG_TSEC_ENET */ 2857530d341SPrabhakar Kushwaha 2867530d341SPrabhakar Kushwaha /* 2877530d341SPrabhakar Kushwaha * Environment 2887530d341SPrabhakar Kushwaha */ 2897530d341SPrabhakar Kushwaha #if defined(CONFIG_RAMBOOT_SPIFLASH) 2907530d341SPrabhakar Kushwaha #define CONFIG_ENV_IS_IN_SPI_FLASH 2917530d341SPrabhakar Kushwaha #define CONFIG_ENV_SPI_BUS 0 2927530d341SPrabhakar Kushwaha #define CONFIG_ENV_SPI_CS 0 2937530d341SPrabhakar Kushwaha #define CONFIG_ENV_SPI_MAX_HZ 10000000 2947530d341SPrabhakar Kushwaha #define CONFIG_ENV_SPI_MODE 0 2957530d341SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 2967530d341SPrabhakar Kushwaha #define CONFIG_ENV_SECT_SIZE 0x10000 2977530d341SPrabhakar Kushwaha #define CONFIG_ENV_SIZE 0x2000 298f1593269SPrabhakar Kushwaha #elif defined(CONFIG_NAND) 299f1593269SPrabhakar Kushwaha #define CONFIG_ENV_IS_IN_NAND 300f1593269SPrabhakar Kushwaha #define CONFIG_SYS_EXTRA_ENV_RELOC 301f1593269SPrabhakar Kushwaha #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 302e222b1f3SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET ((768 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE) 303f1593269SPrabhakar Kushwaha #define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE) 304f1593269SPrabhakar Kushwaha #elif defined(CONFIG_SYS_RAMBOOT) 3057530d341SPrabhakar Kushwaha #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */ 3067530d341SPrabhakar Kushwaha #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 3077530d341SPrabhakar Kushwaha #define CONFIG_ENV_SIZE 0x2000 3087530d341SPrabhakar Kushwaha #endif 3097530d341SPrabhakar Kushwaha 3107530d341SPrabhakar Kushwaha #define CONFIG_LOADS_ECHO /* echo on for serial download */ 3117530d341SPrabhakar Kushwaha #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 3127530d341SPrabhakar Kushwaha 3137530d341SPrabhakar Kushwaha /* 3147530d341SPrabhakar Kushwaha * Command line configuration. 3157530d341SPrabhakar Kushwaha */ 3167530d341SPrabhakar Kushwaha #define CONFIG_CMD_ERRATA 3177530d341SPrabhakar Kushwaha #define CONFIG_CMD_IRQ 3187530d341SPrabhakar Kushwaha #define CONFIG_DOS_PARTITION 3197530d341SPrabhakar Kushwaha #define CONFIG_CMD_REGINFO 3207530d341SPrabhakar Kushwaha 3217530d341SPrabhakar Kushwaha /* 3227530d341SPrabhakar Kushwaha * Miscellaneous configurable options 3237530d341SPrabhakar Kushwaha */ 3247530d341SPrabhakar Kushwaha #define CONFIG_SYS_LONGHELP /* undef to save memory */ 3257530d341SPrabhakar Kushwaha #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 3267530d341SPrabhakar Kushwaha #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 3277530d341SPrabhakar Kushwaha #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 3287530d341SPrabhakar Kushwaha 3297530d341SPrabhakar Kushwaha #if defined(CONFIG_CMD_KGDB) 3307530d341SPrabhakar Kushwaha #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 3317530d341SPrabhakar Kushwaha #else 3327530d341SPrabhakar Kushwaha #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 3337530d341SPrabhakar Kushwaha #endif 3347530d341SPrabhakar Kushwaha #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 3357530d341SPrabhakar Kushwaha /* Print Buffer Size */ 3367530d341SPrabhakar Kushwaha #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 3377530d341SPrabhakar Kushwaha #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */ 3387530d341SPrabhakar Kushwaha 3397530d341SPrabhakar Kushwaha /* 3407530d341SPrabhakar Kushwaha * For booting Linux, the board info and command line data 3417530d341SPrabhakar Kushwaha * have to be in the first 64 MB of memory, since this is 3427530d341SPrabhakar Kushwaha * the maximum mapped by the Linux kernel during initialization. 3437530d341SPrabhakar Kushwaha */ 3447530d341SPrabhakar Kushwaha #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */ 3457530d341SPrabhakar Kushwaha #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 3467530d341SPrabhakar Kushwaha 3477530d341SPrabhakar Kushwaha #if defined(CONFIG_CMD_KGDB) 3487530d341SPrabhakar Kushwaha #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 3497530d341SPrabhakar Kushwaha #endif 3507530d341SPrabhakar Kushwaha 351737537efSRuchika Gupta /* Hash command with SHA acceleration supported in hardware */ 352737537efSRuchika Gupta #ifdef CONFIG_FSL_CAAM 353737537efSRuchika Gupta #define CONFIG_CMD_HASH 354737537efSRuchika Gupta #define CONFIG_SHA_HW_ACCEL 355737537efSRuchika Gupta #endif 356737537efSRuchika Gupta 3577530d341SPrabhakar Kushwaha #define CONFIG_USB_EHCI 3587530d341SPrabhakar Kushwaha 3597530d341SPrabhakar Kushwaha #ifdef CONFIG_USB_EHCI 3607530d341SPrabhakar Kushwaha #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 3617530d341SPrabhakar Kushwaha #define CONFIG_USB_EHCI_FSL 3627530d341SPrabhakar Kushwaha #define CONFIG_USB_STORAGE 3637530d341SPrabhakar Kushwaha #define CONFIG_HAS_FSL_DR_USB 3647530d341SPrabhakar Kushwaha #endif 3657530d341SPrabhakar Kushwaha 3667530d341SPrabhakar Kushwaha /* 3677ac1a24aSAshish Kumar * Dynamic MTD Partition support with mtdparts 3687ac1a24aSAshish Kumar */ 3697ac1a24aSAshish Kumar #define CONFIG_MTD_DEVICE 3707ac1a24aSAshish Kumar #define CONFIG_MTD_PARTITIONS 3717ac1a24aSAshish Kumar #define CONFIG_CMD_MTDPARTS 3727ac1a24aSAshish Kumar #define MTDIDS_DEFAULT "nand0=ff800000.flash," 3737ac1a24aSAshish Kumar #define MTDPARTS_DEFAULT "mtdparts=ff800000.flash:1m(uboot)," \ 3747ac1a24aSAshish Kumar "8m(kernel),512k(dtb),-(fs)" 3757ac1a24aSAshish Kumar /* 3767ac1a24aSAshish Kumar * Override partitions in device tree using info 3777ac1a24aSAshish Kumar * in "mtdparts" environment variable 3787ac1a24aSAshish Kumar */ 3797ac1a24aSAshish Kumar #ifdef CONFIG_CMD_MTDPARTS 3807ac1a24aSAshish Kumar #define CONFIG_FDT_FIXUP_PARTITIONS 3817ac1a24aSAshish Kumar #endif 3827ac1a24aSAshish Kumar 3837ac1a24aSAshish Kumar /* 3847530d341SPrabhakar Kushwaha * Environment Configuration 3857530d341SPrabhakar Kushwaha */ 3867530d341SPrabhakar Kushwaha 3877530d341SPrabhakar Kushwaha #if defined(CONFIG_TSEC_ENET) 3887530d341SPrabhakar Kushwaha #define CONFIG_HAS_ETH0 3897530d341SPrabhakar Kushwaha #endif 3907530d341SPrabhakar Kushwaha 3917530d341SPrabhakar Kushwaha #define CONFIG_HOSTNAME BSC9131rdb 3927530d341SPrabhakar Kushwaha #define CONFIG_ROOTPATH "/opt/nfsroot" 3937530d341SPrabhakar Kushwaha #define CONFIG_BOOTFILE "uImage" 3947530d341SPrabhakar Kushwaha #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */ 3957530d341SPrabhakar Kushwaha 3967530d341SPrabhakar Kushwaha #define CONFIG_BAUDRATE 115200 3977530d341SPrabhakar Kushwaha 3987530d341SPrabhakar Kushwaha #define CONFIG_EXTRA_ENV_SETTINGS \ 3997530d341SPrabhakar Kushwaha "netdev=eth0\0" \ 4007530d341SPrabhakar Kushwaha "uboot=" CONFIG_UBOOTPATH "\0" \ 4017530d341SPrabhakar Kushwaha "loadaddr=1000000\0" \ 4027530d341SPrabhakar Kushwaha "bootfile=uImage\0" \ 4037530d341SPrabhakar Kushwaha "consoledev=ttyS0\0" \ 4047530d341SPrabhakar Kushwaha "ramdiskaddr=2000000\0" \ 4057530d341SPrabhakar Kushwaha "ramdiskfile=rootfs.ext2.gz.uboot\0" \ 406*b24a4f62SScott Wood "fdtaddr=1e00000\0" \ 4077530d341SPrabhakar Kushwaha "fdtfile=bsc9131rdb.dtb\0" \ 4087530d341SPrabhakar Kushwaha "bdev=sda1\0" \ 4097530d341SPrabhakar Kushwaha "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" \ 4101d2949aeSPriyanka Jain "bootm_size=0x37000000\0" \ 4111d2949aeSPriyanka Jain "othbootargs=ramdisk_size=600000 " \ 4121d2949aeSPriyanka Jain "default_hugepagesz=256m hugepagesz=256m hugepages=1\0" \ 4137530d341SPrabhakar Kushwaha "usbext2boot=setenv bootargs root=/dev/ram rw " \ 4147530d341SPrabhakar Kushwaha "console=$consoledev,$baudrate $othbootargs; " \ 4157530d341SPrabhakar Kushwaha "usb start;" \ 4167530d341SPrabhakar Kushwaha "ext2load usb 0:4 $loadaddr $bootfile;" \ 4177530d341SPrabhakar Kushwaha "ext2load usb 0:4 $fdtaddr $fdtfile;" \ 4187530d341SPrabhakar Kushwaha "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \ 4197530d341SPrabhakar Kushwaha "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \ 4207530d341SPrabhakar Kushwaha 4217530d341SPrabhakar Kushwaha #define CONFIG_RAMBOOTCOMMAND \ 4227530d341SPrabhakar Kushwaha "setenv bootargs root=/dev/ram rw " \ 4237530d341SPrabhakar Kushwaha "console=$consoledev,$baudrate $othbootargs; " \ 4247530d341SPrabhakar Kushwaha "tftp $ramdiskaddr $ramdiskfile;" \ 4257530d341SPrabhakar Kushwaha "tftp $loadaddr $bootfile;" \ 4267530d341SPrabhakar Kushwaha "tftp $fdtaddr $fdtfile;" \ 4277530d341SPrabhakar Kushwaha "bootm $loadaddr $ramdiskaddr $fdtaddr" 4287530d341SPrabhakar Kushwaha 4297530d341SPrabhakar Kushwaha #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND 4307530d341SPrabhakar Kushwaha 4317530d341SPrabhakar Kushwaha #endif /* __CONFIG_H */ 432