1b5b06fb7SYork Sun /* 2b5b06fb7SYork Sun * Copyright 2011-2012 Freescale Semiconductor, Inc. 3b5b06fb7SYork Sun * 41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 5b5b06fb7SYork Sun */ 6b5b06fb7SYork Sun 7b5b06fb7SYork Sun #ifndef __CONFIG_H 8b5b06fb7SYork Sun #define __CONFIG_H 9b5b06fb7SYork Sun 10b5b06fb7SYork Sun /* 11b5b06fb7SYork Sun * B4860 QDS board configuration file 12b5b06fb7SYork Sun */ 13b5b06fb7SYork Sun #ifdef CONFIG_RAMBOOT_PBL 14c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/b4860qds/b4_pbi.cfg 15c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/b4860qds/b4_rcw.cfg 16c5dfe6ecSPrabhakar Kushwaha #ifndef CONFIG_NAND 17b5b06fb7SYork Sun #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE 18b5b06fb7SYork Sun #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 19c5dfe6ecSPrabhakar Kushwaha #else 20c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_FLUSH_IMAGE 21c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 22c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE 0x00201000 23c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_TEXT_BASE 0xFFFD8000 24c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_PAD_TO 0x40000 25c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_MAX_SIZE 0x28000 26c5dfe6ecSPrabhakar Kushwaha #define RESET_VECTOR_OFFSET 0x27FFC 27c5dfe6ecSPrabhakar Kushwaha #define BOOT_PAGE_OFFSET 0x27000 28c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10) 29c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000 30c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000 31c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10) 32c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" 33c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_NAND_BOOT 34c5dfe6ecSPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD 35c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_SKIP_RELOCATE 36c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_COMMON_INIT_DDR 37c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 38c5dfe6ecSPrabhakar Kushwaha #endif 39c5dfe6ecSPrabhakar Kushwaha #endif 40b5b06fb7SYork Sun #endif 41b5b06fb7SYork Sun 425870fe44SLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 435870fe44SLiu Gang /* Set 1M boot space */ 445870fe44SLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000) 455870fe44SLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \ 465870fe44SLiu Gang (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR) 475870fe44SLiu Gang #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 485870fe44SLiu Gang #endif 495870fe44SLiu Gang 50b5b06fb7SYork Sun /* High Level Configuration Options */ 51b5b06fb7SYork Sun #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 52b5b06fb7SYork Sun #define CONFIG_MP /* support multiple processors */ 53b5b06fb7SYork Sun 54b5b06fb7SYork Sun #ifndef CONFIG_SYS_TEXT_BASE 55e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE 0xeff40000 56b5b06fb7SYork Sun #endif 57b5b06fb7SYork Sun 58b5b06fb7SYork Sun #ifndef CONFIG_RESET_VECTOR_ADDRESS 59b5b06fb7SYork Sun #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 60b5b06fb7SYork Sun #endif 61b5b06fb7SYork Sun 62b5b06fb7SYork Sun #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 6351370d56SYork Sun #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS 64737537efSRuchika Gupta #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */ 65b38eaec5SRobert P. J. Day #define CONFIG_PCIE1 /* PCIE controller 1 */ 66b5b06fb7SYork Sun #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 67b5b06fb7SYork Sun #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 68b5b06fb7SYork Sun 69b41f192bSYork Sun #ifndef CONFIG_ARCH_B4420 70b5b06fb7SYork Sun #define CONFIG_SYS_SRIO 71b5b06fb7SYork Sun #define CONFIG_SRIO1 /* SRIO port 1 */ 72b5b06fb7SYork Sun #define CONFIG_SRIO2 /* SRIO port 2 */ 733a01799bSLiu Gang #define CONFIG_SRIO_PCIE_BOOT_MASTER 74b5b06fb7SYork Sun #endif 75b5b06fb7SYork Sun 76b5b06fb7SYork Sun /* I2C bus multiplexer */ 77b5b06fb7SYork Sun #define I2C_MUX_PCA_ADDR 0x77 78b5b06fb7SYork Sun 79b5b06fb7SYork Sun /* VSC Crossbar switches */ 80b5b06fb7SYork Sun #define CONFIG_VSC_CROSSBAR 81b5b06fb7SYork Sun #define I2C_CH_DEFAULT 0x8 82b5b06fb7SYork Sun #define I2C_CH_VSC3316 0xc 83b5b06fb7SYork Sun #define I2C_CH_VSC3308 0xd 84b5b06fb7SYork Sun 85b5b06fb7SYork Sun #define VSC3316_TX_ADDRESS 0x70 86b5b06fb7SYork Sun #define VSC3316_RX_ADDRESS 0x71 87b5b06fb7SYork Sun #define VSC3308_TX_ADDRESS 0x02 88b5b06fb7SYork Sun #define VSC3308_RX_ADDRESS 0x03 89b5b06fb7SYork Sun 90cb033741SShaveta Leekha /* IDT clock synthesizers */ 91cb033741SShaveta Leekha #define CONFIG_IDT8T49N222A 92cb033741SShaveta Leekha #define I2C_CH_IDT 0x9 93cb033741SShaveta Leekha 94cb033741SShaveta Leekha #define IDT_SERDES1_ADDRESS 0x6E 95cb033741SShaveta Leekha #define IDT_SERDES2_ADDRESS 0x6C 96cb033741SShaveta Leekha 97652e29b4SShaveta Leekha /* Voltage monitor on channel 2*/ 98652e29b4SShaveta Leekha #define I2C_MUX_CH_VOL_MONITOR 0xa 99652e29b4SShaveta Leekha #define I2C_VOL_MONITOR_ADDR 0x40 100652e29b4SShaveta Leekha #define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2 101652e29b4SShaveta Leekha #define I2C_VOL_MONITOR_BUS_V_OVF 0x1 102652e29b4SShaveta Leekha #define I2C_VOL_MONITOR_BUS_V_SHIFT 3 103652e29b4SShaveta Leekha 104652e29b4SShaveta Leekha #define CONFIG_ZM7300 105652e29b4SShaveta Leekha #define I2C_MUX_CH_DPM 0xa 106652e29b4SShaveta Leekha #define I2C_DPM_ADDR 0x28 107652e29b4SShaveta Leekha 108b5b06fb7SYork Sun #define CONFIG_ENV_OVERWRITE 109b5b06fb7SYork Sun 110*e856bdcfSMasahiro Yamada #ifndef CONFIG_MTD_NOR_FLASH 1115870fe44SLiu Gang #if !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL) 112b5b06fb7SYork Sun #define CONFIG_ENV_IS_NOWHERE 1135870fe44SLiu Gang #endif 114b5b06fb7SYork Sun #else 115b5b06fb7SYork Sun #define CONFIG_FLASH_CFI_DRIVER 116b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_CFI 117b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 118b5b06fb7SYork Sun #endif 119b5b06fb7SYork Sun 120b5b06fb7SYork Sun #if defined(CONFIG_SPIFLASH) 121b5b06fb7SYork Sun #define CONFIG_SYS_EXTRA_ENV_RELOC 122b5b06fb7SYork Sun #define CONFIG_ENV_IS_IN_SPI_FLASH 123b5b06fb7SYork Sun #define CONFIG_ENV_SPI_BUS 0 124b5b06fb7SYork Sun #define CONFIG_ENV_SPI_CS 0 125b5b06fb7SYork Sun #define CONFIG_ENV_SPI_MAX_HZ 10000000 126b5b06fb7SYork Sun #define CONFIG_ENV_SPI_MODE 0 127b5b06fb7SYork Sun #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 128b5b06fb7SYork Sun #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 129b5b06fb7SYork Sun #define CONFIG_ENV_SECT_SIZE 0x10000 130b5b06fb7SYork Sun #elif defined(CONFIG_SDCARD) 131b5b06fb7SYork Sun #define CONFIG_SYS_EXTRA_ENV_RELOC 132b5b06fb7SYork Sun #define CONFIG_ENV_IS_IN_MMC 133b5b06fb7SYork Sun #define CONFIG_SYS_MMC_ENV_DEV 0 134b5b06fb7SYork Sun #define CONFIG_ENV_SIZE 0x2000 135b5b06fb7SYork Sun #define CONFIG_ENV_OFFSET (512 * 1097) 136b5b06fb7SYork Sun #elif defined(CONFIG_NAND) 137b5b06fb7SYork Sun #define CONFIG_SYS_EXTRA_ENV_RELOC 138b5b06fb7SYork Sun #define CONFIG_ENV_IS_IN_NAND 139c5dfe6ecSPrabhakar Kushwaha #define CONFIG_ENV_SIZE 0x2000 140c5dfe6ecSPrabhakar Kushwaha #define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE) 1415870fe44SLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 1425870fe44SLiu Gang #define CONFIG_ENV_IS_IN_REMOTE 1435870fe44SLiu Gang #define CONFIG_ENV_ADDR 0xffe20000 1445870fe44SLiu Gang #define CONFIG_ENV_SIZE 0x2000 1455870fe44SLiu Gang #elif defined(CONFIG_ENV_IS_NOWHERE) 1465870fe44SLiu Gang #define CONFIG_ENV_SIZE 0x2000 147b5b06fb7SYork Sun #else 148b5b06fb7SYork Sun #define CONFIG_ENV_IS_IN_FLASH 149b5b06fb7SYork Sun #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 150b5b06fb7SYork Sun #define CONFIG_ENV_SIZE 0x2000 151b5b06fb7SYork Sun #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 152b5b06fb7SYork Sun #endif 153b5b06fb7SYork Sun 154b5b06fb7SYork Sun #ifndef __ASSEMBLY__ 155b5b06fb7SYork Sun unsigned long get_board_sys_clk(void); 156b5b06fb7SYork Sun unsigned long get_board_ddr_clk(void); 157b5b06fb7SYork Sun #endif 158b5b06fb7SYork Sun #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */ 159b5b06fb7SYork Sun #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() 160b5b06fb7SYork Sun 161b5b06fb7SYork Sun /* 162b5b06fb7SYork Sun * These can be toggled for performance analysis, otherwise use default. 163b5b06fb7SYork Sun */ 164b5b06fb7SYork Sun #define CONFIG_SYS_CACHE_STASHING 165b5b06fb7SYork Sun #define CONFIG_BTB /* toggle branch predition */ 166b5b06fb7SYork Sun #define CONFIG_DDR_ECC 167b5b06fb7SYork Sun #ifdef CONFIG_DDR_ECC 168b5b06fb7SYork Sun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 169b5b06fb7SYork Sun #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 170b5b06fb7SYork Sun #endif 171b5b06fb7SYork Sun 172b5b06fb7SYork Sun #define CONFIG_ENABLE_36BIT_PHYS 173b5b06fb7SYork Sun 174b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT 175b5b06fb7SYork Sun #define CONFIG_ADDR_MAP 176b5b06fb7SYork Sun #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 177b5b06fb7SYork Sun #endif 178b5b06fb7SYork Sun 179b5b06fb7SYork Sun #if 0 180b5b06fb7SYork Sun #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */ 181b5b06fb7SYork Sun #endif 182b5b06fb7SYork Sun #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 183b5b06fb7SYork Sun #define CONFIG_SYS_MEMTEST_END 0x00400000 184b5b06fb7SYork Sun #define CONFIG_SYS_ALT_MEMTEST 185b5b06fb7SYork Sun #define CONFIG_PANIC_HANG /* do not reset board on panic */ 186b5b06fb7SYork Sun 187b5b06fb7SYork Sun /* 188b5b06fb7SYork Sun * Config the L3 Cache as L3 SRAM 189b5b06fb7SYork Sun */ 190c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000 191c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_L3_SIZE 256 << 10 192c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024) 193c5dfe6ecSPrabhakar Kushwaha #ifdef CONFIG_NAND 194c5dfe6ecSPrabhakar Kushwaha #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024) 195c5dfe6ecSPrabhakar Kushwaha #endif 196c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024) 197c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10) 198c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024) 199c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10) 200b5b06fb7SYork Sun 201b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT 202b5b06fb7SYork Sun #define CONFIG_SYS_DCSRBAR 0xf0000000 203b5b06fb7SYork Sun #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 204b5b06fb7SYork Sun #endif 205b5b06fb7SYork Sun 206b5b06fb7SYork Sun /* EEPROM */ 2071de271b4SShaveta Leekha #define CONFIG_ID_EEPROM 208b5b06fb7SYork Sun #define CONFIG_SYS_I2C_EEPROM_NXID 209b5b06fb7SYork Sun #define CONFIG_SYS_EEPROM_BUS_NUM 0 210b5b06fb7SYork Sun #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 211b5b06fb7SYork Sun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 212b5b06fb7SYork Sun #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 213b5b06fb7SYork Sun #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 214b5b06fb7SYork Sun 215b5b06fb7SYork Sun /* 216b5b06fb7SYork Sun * DDR Setup 217b5b06fb7SYork Sun */ 218b5b06fb7SYork Sun #define CONFIG_VERY_BIG_RAM 219b5b06fb7SYork Sun #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 220b5b06fb7SYork Sun #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 221b5b06fb7SYork Sun 222b5b06fb7SYork Sun #define CONFIG_DIMM_SLOTS_PER_CTLR 1 223b5b06fb7SYork Sun #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR) 224b5b06fb7SYork Sun 225b5b06fb7SYork Sun #define CONFIG_DDR_SPD 226b5b06fb7SYork Sun #define CONFIG_SYS_DDR_RAW_TIMING 227c5dfe6ecSPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD 228b5b06fb7SYork Sun #define CONFIG_FSL_DDR_INTERACTIVE 229c5dfe6ecSPrabhakar Kushwaha #endif 230b5b06fb7SYork Sun 231b5b06fb7SYork Sun #define CONFIG_SYS_SPD_BUS_NUM 0 232b5b06fb7SYork Sun #define SPD_EEPROM_ADDRESS1 0x51 233b5b06fb7SYork Sun #define SPD_EEPROM_ADDRESS2 0x53 234b5b06fb7SYork Sun 235b5b06fb7SYork Sun #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 236b5b06fb7SYork Sun #define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */ 237b5b06fb7SYork Sun 238b5b06fb7SYork Sun /* 239b5b06fb7SYork Sun * IFC Definitions 240b5b06fb7SYork Sun */ 241b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_BASE 0xe0000000 242b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT 243b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) 244b5b06fb7SYork Sun #else 245b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 246b5b06fb7SYork Sun #endif 247b5b06fb7SYork Sun 248b5b06fb7SYork Sun #define CONFIG_SYS_NOR0_CSPR_EXT (0xf) 249b5b06fb7SYork Sun #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \ 250b5b06fb7SYork Sun + 0x8000000) | \ 251b5b06fb7SYork Sun CSPR_PORT_SIZE_16 | \ 252b5b06fb7SYork Sun CSPR_MSEL_NOR | \ 253b5b06fb7SYork Sun CSPR_V) 254b5b06fb7SYork Sun #define CONFIG_SYS_NOR1_CSPR_EXT (0xf) 255b5b06fb7SYork Sun #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 256b5b06fb7SYork Sun CSPR_PORT_SIZE_16 | \ 257b5b06fb7SYork Sun CSPR_MSEL_NOR | \ 258b5b06fb7SYork Sun CSPR_V) 259b5b06fb7SYork Sun #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024) 260b5b06fb7SYork Sun /* NOR Flash Timing Params */ 261b5b06fb7SYork Sun #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(4) 262b5b06fb7SYork Sun #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x01) | \ 2634d0e6e0dSPrabhakar Kushwaha FTIM0_NOR_TEADC(0x04) | \ 264b5b06fb7SYork Sun FTIM0_NOR_TEAHC(0x20)) 265b5b06fb7SYork Sun #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 266b5b06fb7SYork Sun FTIM1_NOR_TRAD_NOR(0x1A) |\ 267b5b06fb7SYork Sun FTIM1_NOR_TSEQRAD_NOR(0x13)) 268b5b06fb7SYork Sun #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x01) | \ 269b5b06fb7SYork Sun FTIM2_NOR_TCH(0x0E) | \ 270b5b06fb7SYork Sun FTIM2_NOR_TWPH(0x0E) | \ 271b5b06fb7SYork Sun FTIM2_NOR_TWP(0x1c)) 272b5b06fb7SYork Sun #define CONFIG_SYS_NOR_FTIM3 0x0 273b5b06fb7SYork Sun 274b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_QUIET_TEST 275b5b06fb7SYork Sun #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 276b5b06fb7SYork Sun 277b5b06fb7SYork Sun #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 278b5b06fb7SYork Sun #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 279b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 280b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 281b5b06fb7SYork Sun 282b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_EMPTY_INFO 283b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \ 284b5b06fb7SYork Sun + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS} 285b5b06fb7SYork Sun 286b5b06fb7SYork Sun #define CONFIG_FSL_QIXIS /* use common QIXIS code */ 287b5b06fb7SYork Sun #define CONFIG_FSL_QIXIS_V2 288b5b06fb7SYork Sun #define QIXIS_BASE 0xffdf0000 289b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT 290b5b06fb7SYork Sun #define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE) 291b5b06fb7SYork Sun #else 292b5b06fb7SYork Sun #define QIXIS_BASE_PHYS QIXIS_BASE 293b5b06fb7SYork Sun #endif 294b5b06fb7SYork Sun #define QIXIS_LBMAP_SWITCH 0x01 295b5b06fb7SYork Sun #define QIXIS_LBMAP_MASK 0x0f 296b5b06fb7SYork Sun #define QIXIS_LBMAP_SHIFT 0 297b5b06fb7SYork Sun #define QIXIS_LBMAP_DFLTBANK 0x00 298b5b06fb7SYork Sun #define QIXIS_LBMAP_ALTBANK 0x02 299b5b06fb7SYork Sun #define QIXIS_RST_CTL_RESET 0x31 300b5b06fb7SYork Sun #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20 301b5b06fb7SYork Sun #define QIXIS_RCFG_CTL_RECONFIG_START 0x21 302b5b06fb7SYork Sun #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08 303b5b06fb7SYork Sun 304b5b06fb7SYork Sun #define CONFIG_SYS_CSPR3_EXT (0xf) 305b5b06fb7SYork Sun #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \ 306b5b06fb7SYork Sun | CSPR_PORT_SIZE_8 \ 307b5b06fb7SYork Sun | CSPR_MSEL_GPCM \ 308b5b06fb7SYork Sun | CSPR_V) 309b5b06fb7SYork Sun #define CONFIG_SYS_AMASK3 IFC_AMASK(4 * 1024) 310b5b06fb7SYork Sun #define CONFIG_SYS_CSOR3 0x0 311b5b06fb7SYork Sun /* QIXIS Timing parameters for IFC CS3 */ 312b5b06fb7SYork Sun #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 313b5b06fb7SYork Sun FTIM0_GPCM_TEADC(0x0e) | \ 314b5b06fb7SYork Sun FTIM0_GPCM_TEAHC(0x0e)) 315b5b06fb7SYork Sun #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ 316b5b06fb7SYork Sun FTIM1_GPCM_TRAD(0x1f)) 317b5b06fb7SYork Sun #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ 318de519163SShaohui Xie FTIM2_GPCM_TCH(0x8) | \ 319b5b06fb7SYork Sun FTIM2_GPCM_TWP(0x1f)) 320b5b06fb7SYork Sun #define CONFIG_SYS_CS3_FTIM3 0x0 321b5b06fb7SYork Sun 322b5b06fb7SYork Sun /* NAND Flash on IFC */ 323b5b06fb7SYork Sun #define CONFIG_NAND_FSL_IFC 324ab13ad58SYork Sun #define CONFIG_SYS_NAND_MAX_ECCPOS 256 325ab13ad58SYork Sun #define CONFIG_SYS_NAND_MAX_OOBFREE 2 326b5b06fb7SYork Sun #define CONFIG_SYS_NAND_BASE 0xff800000 327b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT 328b5b06fb7SYork Sun #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE) 329b5b06fb7SYork Sun #else 330b5b06fb7SYork Sun #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 331b5b06fb7SYork Sun #endif 332b5b06fb7SYork Sun 333b5b06fb7SYork Sun #define CONFIG_SYS_NAND_CSPR_EXT (0xf) 334b5b06fb7SYork Sun #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 335b5b06fb7SYork Sun | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ 336b5b06fb7SYork Sun | CSPR_MSEL_NAND /* MSEL = NAND */ \ 337b5b06fb7SYork Sun | CSPR_V) 338b5b06fb7SYork Sun #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024) 339b5b06fb7SYork Sun 340b5b06fb7SYork Sun #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 341b5b06fb7SYork Sun | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 342b5b06fb7SYork Sun | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 343b5b06fb7SYork Sun | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \ 344b5b06fb7SYork Sun | CSOR_NAND_PGS_2K /* Page Size = 2K */ \ 345b5b06fb7SYork Sun | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \ 346b5b06fb7SYork Sun | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ 347b5b06fb7SYork Sun 348b5b06fb7SYork Sun #define CONFIG_SYS_NAND_ONFI_DETECTION 349b5b06fb7SYork Sun 350b5b06fb7SYork Sun /* ONFI NAND Flash mode0 Timing Params */ 351b5b06fb7SYork Sun #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \ 352b5b06fb7SYork Sun FTIM0_NAND_TWP(0x18) | \ 353b5b06fb7SYork Sun FTIM0_NAND_TWCHT(0x07) | \ 354b5b06fb7SYork Sun FTIM0_NAND_TWH(0x0a)) 355b5b06fb7SYork Sun #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 356b5b06fb7SYork Sun FTIM1_NAND_TWBE(0x39) | \ 357b5b06fb7SYork Sun FTIM1_NAND_TRR(0x0e) | \ 358b5b06fb7SYork Sun FTIM1_NAND_TRP(0x18)) 359b5b06fb7SYork Sun #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ 360b5b06fb7SYork Sun FTIM2_NAND_TREH(0x0a) | \ 361b5b06fb7SYork Sun FTIM2_NAND_TWHRE(0x1e)) 362b5b06fb7SYork Sun #define CONFIG_SYS_NAND_FTIM3 0x0 363b5b06fb7SYork Sun 364b5b06fb7SYork Sun #define CONFIG_SYS_NAND_DDR_LAW 11 365b5b06fb7SYork Sun 366b5b06fb7SYork Sun #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 367b5b06fb7SYork Sun #define CONFIG_SYS_MAX_NAND_DEVICE 1 368b5b06fb7SYork Sun #define CONFIG_CMD_NAND 369b5b06fb7SYork Sun 370b5b06fb7SYork Sun #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 371b5b06fb7SYork Sun 372b5b06fb7SYork Sun #if defined(CONFIG_NAND) 373b5b06fb7SYork Sun #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 374b5b06fb7SYork Sun #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 375b5b06fb7SYork Sun #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 376b5b06fb7SYork Sun #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 377b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 378b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 379b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 380b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 381b5b06fb7SYork Sun #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT 382b5b06fb7SYork Sun #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR 383b5b06fb7SYork Sun #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK 384b5b06fb7SYork Sun #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR 385b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0 386b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1 387b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2 388b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3 389b5b06fb7SYork Sun #else 390b5b06fb7SYork Sun #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 391b5b06fb7SYork Sun #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR 392b5b06fb7SYork Sun #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 393b5b06fb7SYork Sun #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 394b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 395b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 396b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 397b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 398b5b06fb7SYork Sun #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT 399b5b06fb7SYork Sun #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR 400b5b06fb7SYork Sun #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK 401b5b06fb7SYork Sun #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR 402b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0 403b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1 404b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2 405b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3 406b5b06fb7SYork Sun #endif 407b5b06fb7SYork Sun #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT 408b5b06fb7SYork Sun #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR 409b5b06fb7SYork Sun #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 410b5b06fb7SYork Sun #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 411b5b06fb7SYork Sun #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 412b5b06fb7SYork Sun #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 413b5b06fb7SYork Sun #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 414b5b06fb7SYork Sun #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 415b5b06fb7SYork Sun 416c5dfe6ecSPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD 417c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 418c5dfe6ecSPrabhakar Kushwaha #else 419c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 420c5dfe6ecSPrabhakar Kushwaha #endif 421b5b06fb7SYork Sun 422b5b06fb7SYork Sun #if defined(CONFIG_RAMBOOT_PBL) 423b5b06fb7SYork Sun #define CONFIG_SYS_RAMBOOT 424b5b06fb7SYork Sun #endif 425b5b06fb7SYork Sun 426b5b06fb7SYork Sun #define CONFIG_BOARD_EARLY_INIT_R 427b5b06fb7SYork Sun #define CONFIG_MISC_INIT_R 428b5b06fb7SYork Sun 429b5b06fb7SYork Sun #define CONFIG_HWCONFIG 430b5b06fb7SYork Sun 431b5b06fb7SYork Sun /* define to use L1 as initial stack */ 432b5b06fb7SYork Sun #define CONFIG_L1_INIT_RAM 433b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_LOCK 434b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 435b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT 436b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 437b3142e2cSYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000 438b5b06fb7SYork Sun /* The assembler doesn't like typecast */ 439b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 440b5b06fb7SYork Sun ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 441b5b06fb7SYork Sun CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 442b5b06fb7SYork Sun #else 443b3142e2cSYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe03c000 /* Initial L1 address */ 444b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0 445b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS 446b5b06fb7SYork Sun #endif 447b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 448b5b06fb7SYork Sun 449b5b06fb7SYork Sun #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ 450b5b06fb7SYork Sun GENERATED_GBL_DATA_SIZE) 451b5b06fb7SYork Sun #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 452b5b06fb7SYork Sun 4539307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 454b5b06fb7SYork Sun #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024) 455b5b06fb7SYork Sun 456b5b06fb7SYork Sun /* Serial Port - controlled on board with jumper J8 457b5b06fb7SYork Sun * open - index 2 458b5b06fb7SYork Sun * shorted - index 1 459b5b06fb7SYork Sun */ 460b5b06fb7SYork Sun #define CONFIG_CONS_INDEX 1 461b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_SERIAL 462b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_REG_SIZE 1 463b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 464b5b06fb7SYork Sun 465b5b06fb7SYork Sun #define CONFIG_SYS_BAUDRATE_TABLE \ 466b5b06fb7SYork Sun {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 467b5b06fb7SYork Sun 468b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 469b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 470b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 471b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 472b5b06fb7SYork Sun 473b5b06fb7SYork Sun /* I2C */ 47400f792e0SHeiko Schocher #define CONFIG_SYS_I2C 47500f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */ 47600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 /* I2C speed in Hz */ 47700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 47800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED 400000 /* I2C speed in Hz */ 47900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 48000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000 48100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET 0x119000 482b5b06fb7SYork Sun 483b5b06fb7SYork Sun /* 484b5b06fb7SYork Sun * RTC configuration 485b5b06fb7SYork Sun */ 486b5b06fb7SYork Sun #define RTC 487b5b06fb7SYork Sun #define CONFIG_RTC_DS3231 1 488b5b06fb7SYork Sun #define CONFIG_SYS_I2C_RTC_ADDR 0x68 489b5b06fb7SYork Sun 490b5b06fb7SYork Sun /* 491b5b06fb7SYork Sun * RapidIO 492b5b06fb7SYork Sun */ 493b5b06fb7SYork Sun #ifdef CONFIG_SYS_SRIO 494b5b06fb7SYork Sun #ifdef CONFIG_SRIO1 495b5b06fb7SYork Sun #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000 496b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT 497b5b06fb7SYork Sun #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull 498b5b06fb7SYork Sun #else 499b5b06fb7SYork Sun #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000 500b5b06fb7SYork Sun #endif 501b5b06fb7SYork Sun #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */ 502b5b06fb7SYork Sun #endif 503b5b06fb7SYork Sun 504b5b06fb7SYork Sun #ifdef CONFIG_SRIO2 505b5b06fb7SYork Sun #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000 506b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT 507b5b06fb7SYork Sun #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull 508b5b06fb7SYork Sun #else 509b5b06fb7SYork Sun #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000 510b5b06fb7SYork Sun #endif 511b5b06fb7SYork Sun #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */ 512b5b06fb7SYork Sun #endif 513b5b06fb7SYork Sun #endif 514b5b06fb7SYork Sun 515b5b06fb7SYork Sun /* 516b5b06fb7SYork Sun * for slave u-boot IMAGE instored in master memory space, 517b5b06fb7SYork Sun * PHYS must be aligned based on the SIZE 518b5b06fb7SYork Sun */ 519e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull 520e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull 521e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */ 522e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull 523b5b06fb7SYork Sun /* 524b5b06fb7SYork Sun * for slave UCODE and ENV instored in master memory space, 525b5b06fb7SYork Sun * PHYS must be aligned based on the SIZE 526b5b06fb7SYork Sun */ 527e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull 528b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull 529b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */ 530b5b06fb7SYork Sun 531b5b06fb7SYork Sun /* slave core release by master*/ 532b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4 533b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */ 534b5b06fb7SYork Sun 535b5b06fb7SYork Sun /* 536b5b06fb7SYork Sun * SRIO_PCIE_BOOT - SLAVE 537b5b06fb7SYork Sun */ 538b5b06fb7SYork Sun #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 539b5b06fb7SYork Sun #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000 540b5b06fb7SYork Sun #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \ 541b5b06fb7SYork Sun (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR) 542b5b06fb7SYork Sun #endif 543b5b06fb7SYork Sun 544b5b06fb7SYork Sun /* 545b5b06fb7SYork Sun * eSPI - Enhanced SPI 546b5b06fb7SYork Sun */ 547b5b06fb7SYork Sun #define CONFIG_SF_DEFAULT_SPEED 10000000 548b5b06fb7SYork Sun #define CONFIG_SF_DEFAULT_MODE 0 549b5b06fb7SYork Sun 550b5b06fb7SYork Sun /* 5516eaeba23SShaveta Leekha * MAPLE 5526eaeba23SShaveta Leekha */ 5536eaeba23SShaveta Leekha #ifdef CONFIG_PHYS_64BIT 5546eaeba23SShaveta Leekha #define CONFIG_SYS_MAPLE_MEM_PHYS 0xFA0000000ull 5556eaeba23SShaveta Leekha #else 5566eaeba23SShaveta Leekha #define CONFIG_SYS_MAPLE_MEM_PHYS 0xA0000000 5576eaeba23SShaveta Leekha #endif 5586eaeba23SShaveta Leekha 5596eaeba23SShaveta Leekha /* 560b5b06fb7SYork Sun * General PCI 561b5b06fb7SYork Sun * Memory space is mapped 1-1, but I/O space must start from 0. 562b5b06fb7SYork Sun */ 563b5b06fb7SYork Sun 564b5b06fb7SYork Sun /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 565b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 566b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT 567b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 568b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 569b5b06fb7SYork Sun #else 570b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 571b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000 572b5b06fb7SYork Sun #endif 573b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 574b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 575b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 576b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT 577b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 578b5b06fb7SYork Sun #else 579b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000 580b5b06fb7SYork Sun #endif 581b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 582b5b06fb7SYork Sun 583b5b06fb7SYork Sun /* Qman/Bman */ 584b5b06fb7SYork Sun #ifndef CONFIG_NOBQFMAN 585b5b06fb7SYork Sun #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 586b5b06fb7SYork Sun #define CONFIG_SYS_BMAN_NUM_PORTALS 25 587b5b06fb7SYork Sun #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 588b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT 589b5b06fb7SYork Sun #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 590b5b06fb7SYork Sun #else 591b5b06fb7SYork Sun #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE 592b5b06fb7SYork Sun #endif 593b5b06fb7SYork Sun #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000 5943fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000 5953fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000 5963fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE 5973fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 5983fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \ 5993fa66db4SJeffrey Ladouceur CONFIG_SYS_BMAN_CENA_SIZE) 6003fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 6013fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08 602b5b06fb7SYork Sun #define CONFIG_SYS_QMAN_NUM_PORTALS 25 603b5b06fb7SYork Sun #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000 604b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT 605b5b06fb7SYork Sun #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull 606b5b06fb7SYork Sun #else 607b5b06fb7SYork Sun #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE 608b5b06fb7SYork Sun #endif 609b5b06fb7SYork Sun #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000 6103fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000 6113fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000 6123fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE 6133fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 6143fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \ 6153fa66db4SJeffrey Ladouceur CONFIG_SYS_QMAN_CENA_SIZE) 6163fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 6173fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08 618b5b06fb7SYork Sun 619b5b06fb7SYork Sun #define CONFIG_SYS_DPAA_FMAN 620b5b06fb7SYork Sun 6210795eff3SMinghuan Lian #define CONFIG_SYS_DPAA_RMAN 6220795eff3SMinghuan Lian 623b5b06fb7SYork Sun /* Default address of microcode for the Linux Fman driver */ 624b5b06fb7SYork Sun #if defined(CONFIG_SPIFLASH) 625b5b06fb7SYork Sun /* 626b5b06fb7SYork Sun * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 627b5b06fb7SYork Sun * env, so we got 0x110000. 628b5b06fb7SYork Sun */ 629b5b06fb7SYork Sun #define CONFIG_SYS_QE_FW_IN_SPIFLASH 630dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0x110000 631b5b06fb7SYork Sun #elif defined(CONFIG_SDCARD) 632b5b06fb7SYork Sun /* 633b5b06fb7SYork Sun * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 634b5b06fb7SYork Sun * about 545KB (1089 blocks), Env is stored after the image, and the env size is 635b5b06fb7SYork Sun * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130. 636b5b06fb7SYork Sun */ 637b5b06fb7SYork Sun #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 638dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR (512 * 1130) 639b5b06fb7SYork Sun #elif defined(CONFIG_NAND) 640b5b06fb7SYork Sun #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 641c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_FMAN_FW_ADDR (13 * CONFIG_SYS_NAND_BLOCK_SIZE) 6425870fe44SLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 6435870fe44SLiu Gang /* 6445870fe44SLiu Gang * Slave has no ucode locally, it can fetch this from remote. When implementing 6455870fe44SLiu Gang * in two corenet boards, slave's ucode could be stored in master's memory 6465870fe44SLiu Gang * space, the address can be mapped from slave TLB->slave LAW-> 6475870fe44SLiu Gang * slave SRIO or PCIE outbound window->master inbound window-> 6485870fe44SLiu Gang * master LAW->the ucode address in master's memory space. 6495870fe44SLiu Gang */ 6505870fe44SLiu Gang #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE 651dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000 652b5b06fb7SYork Sun #else 653b5b06fb7SYork Sun #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 654dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000 655b5b06fb7SYork Sun #endif 656b5b06fb7SYork Sun #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 657b5b06fb7SYork Sun #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 658b5b06fb7SYork Sun #endif /* CONFIG_NOBQFMAN */ 659b5b06fb7SYork Sun 660b5b06fb7SYork Sun #ifdef CONFIG_SYS_DPAA_FMAN 661b5b06fb7SYork Sun #define CONFIG_FMAN_ENET 662b5b06fb7SYork Sun #define CONFIG_PHYLIB_10G 663b5b06fb7SYork Sun #define CONFIG_PHY_VITESSE 664b5b06fb7SYork Sun #define CONFIG_PHY_TERANETICS 665b5b06fb7SYork Sun #define SGMII_CARD_PORT1_PHY_ADDR 0x1C 666b5b06fb7SYork Sun #define SGMII_CARD_PORT2_PHY_ADDR 0x10 667b5b06fb7SYork Sun #define SGMII_CARD_PORT3_PHY_ADDR 0x1E 668b5b06fb7SYork Sun #define SGMII_CARD_PORT4_PHY_ADDR 0x11 669b5b06fb7SYork Sun #endif 670b5b06fb7SYork Sun 671b5b06fb7SYork Sun #ifdef CONFIG_PCI 672842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 673b5b06fb7SYork Sun 674b5b06fb7SYork Sun #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 675b5b06fb7SYork Sun #endif /* CONFIG_PCI */ 676b5b06fb7SYork Sun 677b5b06fb7SYork Sun #ifdef CONFIG_FMAN_ENET 678f1d8074cSShaveta Leekha #define CONFIG_SYS_FM1_ONBOARD_PHY1_ADDR 0x10 679f1d8074cSShaveta Leekha #define CONFIG_SYS_FM1_ONBOARD_PHY2_ADDR 0x11 68016d88f41SSuresh Gupta 68116d88f41SSuresh Gupta /*B4860 QDS AMC2PEX-2S default PHY_ADDR */ 68216d88f41SSuresh Gupta #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0x7 /*SLOT 1*/ 68316d88f41SSuresh Gupta #define CONFIG_SYS_FM1_10GEC2_PHY_ADDR 0x6 /*SLOT 2*/ 68416d88f41SSuresh Gupta 685b5b06fb7SYork Sun #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c 686b5b06fb7SYork Sun #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d 687b5b06fb7SYork Sun #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e 688b5b06fb7SYork Sun #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f 689b5b06fb7SYork Sun 690b5b06fb7SYork Sun #define CONFIG_MII /* MII PHY management */ 691b5b06fb7SYork Sun #define CONFIG_ETHPRIME "FM1@DTSEC1" 692b5b06fb7SYork Sun #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 693b5b06fb7SYork Sun #endif 694b5b06fb7SYork Sun 695b24f6d40SShaohui Xie #define CONFIG_SYS_FSL_B4860QDS_XFI_ERR 696b24f6d40SShaohui Xie 697b5b06fb7SYork Sun /* 698b5b06fb7SYork Sun * Environment 699b5b06fb7SYork Sun */ 700b5b06fb7SYork Sun #define CONFIG_LOADS_ECHO /* echo on for serial download */ 701b5b06fb7SYork Sun #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 702b5b06fb7SYork Sun 703b5b06fb7SYork Sun /* 704b5b06fb7SYork Sun * Command line configuration. 705b5b06fb7SYork Sun */ 706b5b06fb7SYork Sun #define CONFIG_CMD_DATE 707b5b06fb7SYork Sun #define CONFIG_CMD_EEPROM 708b5b06fb7SYork Sun #define CONFIG_CMD_ERRATA 709b5b06fb7SYork Sun #define CONFIG_CMD_IRQ 710b5b06fb7SYork Sun #define CONFIG_CMD_REGINFO 711b5b06fb7SYork Sun 712b5b06fb7SYork Sun #ifdef CONFIG_PCI 713b5b06fb7SYork Sun #define CONFIG_CMD_PCI 714b5b06fb7SYork Sun #endif 715b5b06fb7SYork Sun 716737537efSRuchika Gupta /* Hash command with SHA acceleration supported in hardware */ 717737537efSRuchika Gupta #ifdef CONFIG_FSL_CAAM 718737537efSRuchika Gupta #define CONFIG_CMD_HASH 719737537efSRuchika Gupta #define CONFIG_SHA_HW_ACCEL 720737537efSRuchika Gupta #endif 721737537efSRuchika Gupta 722b5b06fb7SYork Sun /* 723b5b06fb7SYork Sun * USB 724b5b06fb7SYork Sun */ 725b5b06fb7SYork Sun #define CONFIG_HAS_FSL_DR_USB 726b5b06fb7SYork Sun 727b5b06fb7SYork Sun #ifdef CONFIG_HAS_FSL_DR_USB 728b5b06fb7SYork Sun #define CONFIG_USB_EHCI 729b5b06fb7SYork Sun 730b5b06fb7SYork Sun #ifdef CONFIG_USB_EHCI 731b5b06fb7SYork Sun #define CONFIG_USB_EHCI_FSL 732b5b06fb7SYork Sun #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 733b5b06fb7SYork Sun #endif 734b5b06fb7SYork Sun #endif 735b5b06fb7SYork Sun 736b5b06fb7SYork Sun /* 737b5b06fb7SYork Sun * Miscellaneous configurable options 738b5b06fb7SYork Sun */ 739b5b06fb7SYork Sun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 740b5b06fb7SYork Sun #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 741b5b06fb7SYork Sun #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 742b5b06fb7SYork Sun #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 743b5b06fb7SYork Sun #ifdef CONFIG_CMD_KGDB 744b5b06fb7SYork Sun #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 745b5b06fb7SYork Sun #else 746b5b06fb7SYork Sun #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 747b5b06fb7SYork Sun #endif 748b5b06fb7SYork Sun #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 749b5b06fb7SYork Sun #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 750b5b06fb7SYork Sun #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */ 751b5b06fb7SYork Sun 752b5b06fb7SYork Sun /* 753b5b06fb7SYork Sun * For booting Linux, the board info and command line data 754b5b06fb7SYork Sun * have to be in the first 64 MB of memory, since this is 755b5b06fb7SYork Sun * the maximum mapped by the Linux kernel during initialization. 756b5b06fb7SYork Sun */ 757b5b06fb7SYork Sun #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/ 758b5b06fb7SYork Sun #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 759b5b06fb7SYork Sun 760b5b06fb7SYork Sun #ifdef CONFIG_CMD_KGDB 761b5b06fb7SYork Sun #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 762b5b06fb7SYork Sun #endif 763b5b06fb7SYork Sun 764b5b06fb7SYork Sun /* 765b5b06fb7SYork Sun * Environment Configuration 766b5b06fb7SYork Sun */ 767b5b06fb7SYork Sun #define CONFIG_ROOTPATH "/opt/nfsroot" 768b5b06fb7SYork Sun #define CONFIG_BOOTFILE "uImage" 769b5b06fb7SYork Sun #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/ 770b5b06fb7SYork Sun 771b5b06fb7SYork Sun /* default location for tftp and bootm */ 772b5b06fb7SYork Sun #define CONFIG_LOADADDR 1000000 773b5b06fb7SYork Sun 774b5b06fb7SYork Sun 775b5b06fb7SYork Sun #define CONFIG_BAUDRATE 115200 776b5b06fb7SYork Sun 777b5b06fb7SYork Sun #define __USB_PHY_TYPE ulpi 778b5b06fb7SYork Sun 7793006ebc3SYork Sun #ifdef CONFIG_ARCH_B4860 78038e0e153SShaveta Leekha #define HWCONFIG "hwconfig=fsl_ddr:ctlr_intlv=null," \ 781b5b06fb7SYork Sun "bank_intlv=cs0_cs1;" \ 78238e0e153SShaveta Leekha "en_cpc:cpc2;" 78338e0e153SShaveta Leekha #else 78438e0e153SShaveta Leekha #define HWCONFIG "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=cs0_cs1;" 78538e0e153SShaveta Leekha #endif 78638e0e153SShaveta Leekha 78738e0e153SShaveta Leekha #define CONFIG_EXTRA_ENV_SETTINGS \ 78838e0e153SShaveta Leekha HWCONFIG \ 789b5b06fb7SYork Sun "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\ 790b5b06fb7SYork Sun "netdev=eth0\0" \ 791b5b06fb7SYork Sun "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 792b5b06fb7SYork Sun "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 793b5b06fb7SYork Sun "tftpflash=tftpboot $loadaddr $uboot && " \ 794b5b06fb7SYork Sun "protect off $ubootaddr +$filesize && " \ 795b5b06fb7SYork Sun "erase $ubootaddr +$filesize && " \ 796b5b06fb7SYork Sun "cp.b $loadaddr $ubootaddr $filesize && " \ 797b5b06fb7SYork Sun "protect on $ubootaddr +$filesize && " \ 798b5b06fb7SYork Sun "cmp.b $loadaddr $ubootaddr $filesize\0" \ 799b5b06fb7SYork Sun "consoledev=ttyS0\0" \ 800b5b06fb7SYork Sun "ramdiskaddr=2000000\0" \ 801b5b06fb7SYork Sun "ramdiskfile=b4860qds/ramdisk.uboot\0" \ 802b24a4f62SScott Wood "fdtaddr=1e00000\0" \ 803b5b06fb7SYork Sun "fdtfile=b4860qds/b4860qds.dtb\0" \ 8043246584dSKim Phillips "bdev=sda3\0" 805b5b06fb7SYork Sun 806b5b06fb7SYork Sun /* For emulation this causes u-boot to jump to the start of the proof point 807b5b06fb7SYork Sun app code automatically */ 808b5b06fb7SYork Sun #define CONFIG_PROOF_POINTS \ 809b5b06fb7SYork Sun "setenv bootargs root=/dev/$bdev rw " \ 810b5b06fb7SYork Sun "console=$consoledev,$baudrate $othbootargs;" \ 811b5b06fb7SYork Sun "cpu 1 release 0x29000000 - - -;" \ 812b5b06fb7SYork Sun "cpu 2 release 0x29000000 - - -;" \ 813b5b06fb7SYork Sun "cpu 3 release 0x29000000 - - -;" \ 814b5b06fb7SYork Sun "cpu 4 release 0x29000000 - - -;" \ 815b5b06fb7SYork Sun "cpu 5 release 0x29000000 - - -;" \ 816b5b06fb7SYork Sun "cpu 6 release 0x29000000 - - -;" \ 817b5b06fb7SYork Sun "cpu 7 release 0x29000000 - - -;" \ 818b5b06fb7SYork Sun "go 0x29000000" 819b5b06fb7SYork Sun 820b5b06fb7SYork Sun #define CONFIG_HVBOOT \ 821b5b06fb7SYork Sun "setenv bootargs config-addr=0x60000000; " \ 822b5b06fb7SYork Sun "bootm 0x01000000 - 0x00f00000" 823b5b06fb7SYork Sun 824b5b06fb7SYork Sun #define CONFIG_ALU \ 825b5b06fb7SYork Sun "setenv bootargs root=/dev/$bdev rw " \ 826b5b06fb7SYork Sun "console=$consoledev,$baudrate $othbootargs;" \ 827b5b06fb7SYork Sun "cpu 1 release 0x01000000 - - -;" \ 828b5b06fb7SYork Sun "cpu 2 release 0x01000000 - - -;" \ 829b5b06fb7SYork Sun "cpu 3 release 0x01000000 - - -;" \ 830b5b06fb7SYork Sun "cpu 4 release 0x01000000 - - -;" \ 831b5b06fb7SYork Sun "cpu 5 release 0x01000000 - - -;" \ 832b5b06fb7SYork Sun "cpu 6 release 0x01000000 - - -;" \ 833b5b06fb7SYork Sun "cpu 7 release 0x01000000 - - -;" \ 834b5b06fb7SYork Sun "go 0x01000000" 835b5b06fb7SYork Sun 836b5b06fb7SYork Sun #define CONFIG_LINUX \ 837b5b06fb7SYork Sun "setenv bootargs root=/dev/ram rw " \ 838b5b06fb7SYork Sun "console=$consoledev,$baudrate $othbootargs;" \ 839b5b06fb7SYork Sun "setenv ramdiskaddr 0x02000000;" \ 840b24a4f62SScott Wood "setenv fdtaddr 0x01e00000;" \ 841b5b06fb7SYork Sun "setenv loadaddr 0x1000000;" \ 842b5b06fb7SYork Sun "bootm $loadaddr $ramdiskaddr $fdtaddr" 843b5b06fb7SYork Sun 844b5b06fb7SYork Sun #define CONFIG_HDBOOT \ 845b5b06fb7SYork Sun "setenv bootargs root=/dev/$bdev rw " \ 846b5b06fb7SYork Sun "console=$consoledev,$baudrate $othbootargs;" \ 847b5b06fb7SYork Sun "tftp $loadaddr $bootfile;" \ 848b5b06fb7SYork Sun "tftp $fdtaddr $fdtfile;" \ 849b5b06fb7SYork Sun "bootm $loadaddr - $fdtaddr" 850b5b06fb7SYork Sun 851b5b06fb7SYork Sun #define CONFIG_NFSBOOTCOMMAND \ 852b5b06fb7SYork Sun "setenv bootargs root=/dev/nfs rw " \ 853b5b06fb7SYork Sun "nfsroot=$serverip:$rootpath " \ 854b5b06fb7SYork Sun "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 855b5b06fb7SYork Sun "console=$consoledev,$baudrate $othbootargs;" \ 856b5b06fb7SYork Sun "tftp $loadaddr $bootfile;" \ 857b5b06fb7SYork Sun "tftp $fdtaddr $fdtfile;" \ 858b5b06fb7SYork Sun "bootm $loadaddr - $fdtaddr" 859b5b06fb7SYork Sun 860b5b06fb7SYork Sun #define CONFIG_RAMBOOTCOMMAND \ 861b5b06fb7SYork Sun "setenv bootargs root=/dev/ram rw " \ 862b5b06fb7SYork Sun "console=$consoledev,$baudrate $othbootargs;" \ 863b5b06fb7SYork Sun "tftp $ramdiskaddr $ramdiskfile;" \ 864b5b06fb7SYork Sun "tftp $loadaddr $bootfile;" \ 865b5b06fb7SYork Sun "tftp $fdtaddr $fdtfile;" \ 866b5b06fb7SYork Sun "bootm $loadaddr $ramdiskaddr $fdtaddr" 867b5b06fb7SYork Sun 868b5b06fb7SYork Sun #define CONFIG_BOOTCOMMAND CONFIG_LINUX 869b5b06fb7SYork Sun 870b5b06fb7SYork Sun #include <asm/fsl_secure_boot.h> 871b5b06fb7SYork Sun 872b5b06fb7SYork Sun #endif /* __CONFIG_H */ 873