xref: /rk3399_rockchip-uboot/include/configs/B4860QDS.h (revision c5dfe6ec58e0b504cba5b429200f6a5d217d5bd9)
1b5b06fb7SYork Sun /*
2b5b06fb7SYork Sun  * Copyright 2011-2012 Freescale Semiconductor, Inc.
3b5b06fb7SYork Sun  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
5b5b06fb7SYork Sun  */
6b5b06fb7SYork Sun 
7b5b06fb7SYork Sun #ifndef __CONFIG_H
8b5b06fb7SYork Sun #define __CONFIG_H
9b5b06fb7SYork Sun 
10b5b06fb7SYork Sun /*
11b5b06fb7SYork Sun  * B4860 QDS board configuration file
12b5b06fb7SYork Sun  */
13b5b06fb7SYork Sun #define CONFIG_B4860QDS
14b5b06fb7SYork Sun #define CONFIG_PHYS_64BIT
15b5b06fb7SYork Sun 
16b5b06fb7SYork Sun #ifdef CONFIG_RAMBOOT_PBL
17*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_PBI	$(SRCTREE)/board/freescale/b4860qds/b4_pbi.cfg
18*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_RCW	$(SRCTREE)/board/freescale/b4860qds/b4_rcw.cfg
19*c5dfe6ecSPrabhakar Kushwaha #ifndef CONFIG_NAND
20b5b06fb7SYork Sun #define CONFIG_RAMBOOT_TEXT_BASE	CONFIG_SYS_TEXT_BASE
21b5b06fb7SYork Sun #define CONFIG_RESET_VECTOR_ADDRESS	0xfffffffc
22*c5dfe6ecSPrabhakar Kushwaha #else
23*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL
24*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
25*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_ENV_SUPPORT
26*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_SERIAL_SUPPORT
27*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_FLUSH_IMAGE
28*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
29*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_LIBGENERIC_SUPPORT
30*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_LIBCOMMON_SUPPORT
31*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_I2C_SUPPORT
32*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
33*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_FSL_LAW                 /* Use common FSL init code */
34*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE		0x00201000
35*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_TEXT_BASE		0xFFFD8000
36*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_PAD_TO		0x40000
37*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_MAX_SIZE		0x28000
38*c5dfe6ecSPrabhakar Kushwaha #define RESET_VECTOR_OFFSET		0x27FFC
39*c5dfe6ecSPrabhakar Kushwaha #define BOOT_PAGE_OFFSET		0x27000
40*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_NAND_SUPPORT
41*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE	(768 << 10)
42*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_DST	0x00200000
43*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_START	0x00200000
44*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_OFFS	(256 << 10)
45*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
46*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_NAND_BOOT
47*c5dfe6ecSPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD
48*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_SKIP_RELOCATE
49*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_COMMON_INIT_DDR
50*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
51*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_NO_FLASH
52*c5dfe6ecSPrabhakar Kushwaha #endif
53*c5dfe6ecSPrabhakar Kushwaha #endif
54b5b06fb7SYork Sun #endif
55b5b06fb7SYork Sun 
565870fe44SLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
575870fe44SLiu Gang /* Set 1M boot space */
585870fe44SLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
595870fe44SLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
605870fe44SLiu Gang 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
615870fe44SLiu Gang #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
625870fe44SLiu Gang #define CONFIG_SYS_NO_FLASH
635870fe44SLiu Gang #endif
645870fe44SLiu Gang 
65b5b06fb7SYork Sun /* High Level Configuration Options */
66b5b06fb7SYork Sun #define CONFIG_BOOKE
67b5b06fb7SYork Sun #define CONFIG_E500			/* BOOKE e500 family */
68b5b06fb7SYork Sun #define CONFIG_E500MC			/* BOOKE e500mc family */
69b5b06fb7SYork Sun #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
70b5b06fb7SYork Sun #define CONFIG_MP			/* support multiple processors */
71b5b06fb7SYork Sun 
72b5b06fb7SYork Sun #ifndef CONFIG_SYS_TEXT_BASE
73e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE	0xeff40000
74b5b06fb7SYork Sun #endif
75b5b06fb7SYork Sun 
76b5b06fb7SYork Sun #ifndef CONFIG_RESET_VECTOR_ADDRESS
77b5b06fb7SYork Sun #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
78b5b06fb7SYork Sun #endif
79b5b06fb7SYork Sun 
80b5b06fb7SYork Sun #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
81b5b06fb7SYork Sun #define CONFIG_SYS_NUM_CPC		CONFIG_NUM_DDR_CONTROLLERS
82b5b06fb7SYork Sun #define CONFIG_FSL_IFC			/* Enable IFC Support */
83b5b06fb7SYork Sun #define CONFIG_PCI			/* Enable PCI/PCIE */
84b5b06fb7SYork Sun #define CONFIG_PCIE1			/* PCIE controler 1 */
85b5b06fb7SYork Sun #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
86b5b06fb7SYork Sun #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
87b5b06fb7SYork Sun 
88b5b06fb7SYork Sun #ifndef CONFIG_PPC_B4420
89b5b06fb7SYork Sun #define CONFIG_SYS_SRIO
90b5b06fb7SYork Sun #define CONFIG_SRIO1			/* SRIO port 1 */
91b5b06fb7SYork Sun #define CONFIG_SRIO2			/* SRIO port 2 */
923a01799bSLiu Gang #define CONFIG_SRIO_PCIE_BOOT_MASTER
93b5b06fb7SYork Sun #endif
94b5b06fb7SYork Sun 
95b5b06fb7SYork Sun #define CONFIG_FSL_LAW			/* Use common FSL init code */
96b5b06fb7SYork Sun 
97b5b06fb7SYork Sun /* I2C bus multiplexer */
98b5b06fb7SYork Sun #define I2C_MUX_PCA_ADDR                0x77
99b5b06fb7SYork Sun 
100b5b06fb7SYork Sun /* VSC Crossbar switches */
101b5b06fb7SYork Sun #define CONFIG_VSC_CROSSBAR
102b5b06fb7SYork Sun #define I2C_CH_DEFAULT                  0x8
103b5b06fb7SYork Sun #define I2C_CH_VSC3316                  0xc
104b5b06fb7SYork Sun #define I2C_CH_VSC3308                  0xd
105b5b06fb7SYork Sun 
106b5b06fb7SYork Sun #define VSC3316_TX_ADDRESS              0x70
107b5b06fb7SYork Sun #define VSC3316_RX_ADDRESS              0x71
108b5b06fb7SYork Sun #define VSC3308_TX_ADDRESS              0x02
109b5b06fb7SYork Sun #define VSC3308_RX_ADDRESS              0x03
110b5b06fb7SYork Sun 
111cb033741SShaveta Leekha /* IDT clock synthesizers */
112cb033741SShaveta Leekha #define CONFIG_IDT8T49N222A
113cb033741SShaveta Leekha #define I2C_CH_IDT                     0x9
114cb033741SShaveta Leekha 
115cb033741SShaveta Leekha #define IDT_SERDES1_ADDRESS            0x6E
116cb033741SShaveta Leekha #define IDT_SERDES2_ADDRESS            0x6C
117cb033741SShaveta Leekha 
118b5b06fb7SYork Sun #define CONFIG_ENV_OVERWRITE
119b5b06fb7SYork Sun 
120b5b06fb7SYork Sun #ifdef CONFIG_SYS_NO_FLASH
1215870fe44SLiu Gang #if !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL)
122b5b06fb7SYork Sun #define CONFIG_ENV_IS_NOWHERE
1235870fe44SLiu Gang #endif
124b5b06fb7SYork Sun #else
125b5b06fb7SYork Sun #define CONFIG_FLASH_CFI_DRIVER
126b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_CFI
127b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
128b5b06fb7SYork Sun #endif
129b5b06fb7SYork Sun 
130b5b06fb7SYork Sun #if defined(CONFIG_SPIFLASH)
131b5b06fb7SYork Sun #define CONFIG_SYS_EXTRA_ENV_RELOC
132b5b06fb7SYork Sun #define CONFIG_ENV_IS_IN_SPI_FLASH
133b5b06fb7SYork Sun #define CONFIG_ENV_SPI_BUS              0
134b5b06fb7SYork Sun #define CONFIG_ENV_SPI_CS               0
135b5b06fb7SYork Sun #define CONFIG_ENV_SPI_MAX_HZ           10000000
136b5b06fb7SYork Sun #define CONFIG_ENV_SPI_MODE             0
137b5b06fb7SYork Sun #define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
138b5b06fb7SYork Sun #define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
139b5b06fb7SYork Sun #define CONFIG_ENV_SECT_SIZE            0x10000
140b5b06fb7SYork Sun #elif defined(CONFIG_SDCARD)
141b5b06fb7SYork Sun #define CONFIG_SYS_EXTRA_ENV_RELOC
142b5b06fb7SYork Sun #define CONFIG_ENV_IS_IN_MMC
143b5b06fb7SYork Sun #define CONFIG_SYS_MMC_ENV_DEV          0
144b5b06fb7SYork Sun #define CONFIG_ENV_SIZE			0x2000
145b5b06fb7SYork Sun #define CONFIG_ENV_OFFSET		(512 * 1097)
146b5b06fb7SYork Sun #elif defined(CONFIG_NAND)
147b5b06fb7SYork Sun #define CONFIG_SYS_EXTRA_ENV_RELOC
148b5b06fb7SYork Sun #define CONFIG_ENV_IS_IN_NAND
149*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_ENV_SIZE			0x2000
150*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_ENV_OFFSET		(10 * CONFIG_SYS_NAND_BLOCK_SIZE)
1515870fe44SLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
1525870fe44SLiu Gang #define CONFIG_ENV_IS_IN_REMOTE
1535870fe44SLiu Gang #define CONFIG_ENV_ADDR		0xffe20000
1545870fe44SLiu Gang #define CONFIG_ENV_SIZE		0x2000
1555870fe44SLiu Gang #elif defined(CONFIG_ENV_IS_NOWHERE)
1565870fe44SLiu Gang #define CONFIG_ENV_SIZE		0x2000
157b5b06fb7SYork Sun #else
158b5b06fb7SYork Sun #define CONFIG_ENV_IS_IN_FLASH
159b5b06fb7SYork Sun #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
160b5b06fb7SYork Sun #define CONFIG_ENV_SIZE		0x2000
161b5b06fb7SYork Sun #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
162b5b06fb7SYork Sun #endif
163b5b06fb7SYork Sun 
164b5b06fb7SYork Sun #ifndef __ASSEMBLY__
165b5b06fb7SYork Sun unsigned long get_board_sys_clk(void);
166b5b06fb7SYork Sun unsigned long get_board_ddr_clk(void);
167b5b06fb7SYork Sun #endif
168b5b06fb7SYork Sun #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk() /* sysclk for MPC85xx */
169b5b06fb7SYork Sun #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk()
170b5b06fb7SYork Sun 
171b5b06fb7SYork Sun /*
172b5b06fb7SYork Sun  * These can be toggled for performance analysis, otherwise use default.
173b5b06fb7SYork Sun  */
174b5b06fb7SYork Sun #define CONFIG_SYS_CACHE_STASHING
175b5b06fb7SYork Sun #define CONFIG_BTB			/* toggle branch predition */
176b5b06fb7SYork Sun #define CONFIG_DDR_ECC
177b5b06fb7SYork Sun #ifdef CONFIG_DDR_ECC
178b5b06fb7SYork Sun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
179b5b06fb7SYork Sun #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
180b5b06fb7SYork Sun #endif
181b5b06fb7SYork Sun 
182b5b06fb7SYork Sun #define CONFIG_ENABLE_36BIT_PHYS
183b5b06fb7SYork Sun 
184b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
185b5b06fb7SYork Sun #define CONFIG_ADDR_MAP
186b5b06fb7SYork Sun #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
187b5b06fb7SYork Sun #endif
188b5b06fb7SYork Sun 
189b5b06fb7SYork Sun #if 0
190b5b06fb7SYork Sun #define CONFIG_POST CONFIG_SYS_POST_MEMORY	/* test POST memory test */
191b5b06fb7SYork Sun #endif
192b5b06fb7SYork Sun #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
193b5b06fb7SYork Sun #define CONFIG_SYS_MEMTEST_END		0x00400000
194b5b06fb7SYork Sun #define CONFIG_SYS_ALT_MEMTEST
195b5b06fb7SYork Sun #define CONFIG_PANIC_HANG	/* do not reset board on panic */
196b5b06fb7SYork Sun 
197b5b06fb7SYork Sun /*
198b5b06fb7SYork Sun  *  Config the L3 Cache as L3 SRAM
199b5b06fb7SYork Sun  */
200*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_INIT_L3_ADDR		0xFFFC0000
201*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_L3_SIZE		256 << 10
202*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
203*c5dfe6ecSPrabhakar Kushwaha #ifdef CONFIG_NAND
204*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_ENV_ADDR			(CONFIG_SPL_GD_ADDR + 4 * 1024)
205*c5dfe6ecSPrabhakar Kushwaha #endif
206*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SPL_GD_ADDR + 12 * 1024)
207*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_RELOC_MALLOC_SIZE	(30 << 10)
208*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK		(CONFIG_SPL_GD_ADDR + 64 * 1024)
209*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK_SIZE	(22 << 10)
210b5b06fb7SYork Sun 
211b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
212b5b06fb7SYork Sun #define CONFIG_SYS_DCSRBAR		0xf0000000
213b5b06fb7SYork Sun #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
214b5b06fb7SYork Sun #endif
215b5b06fb7SYork Sun 
216b5b06fb7SYork Sun /* EEPROM */
217b5b06fb7SYork Sun #define CONFIG_SYS_I2C_EEPROM_NXID
218b5b06fb7SYork Sun #define CONFIG_SYS_EEPROM_BUS_NUM	0
219b5b06fb7SYork Sun #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
220b5b06fb7SYork Sun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
221b5b06fb7SYork Sun #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
222b5b06fb7SYork Sun #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
223b5b06fb7SYork Sun 
224b5b06fb7SYork Sun /*
225b5b06fb7SYork Sun  * DDR Setup
226b5b06fb7SYork Sun  */
227b5b06fb7SYork Sun #define CONFIG_VERY_BIG_RAM
228b5b06fb7SYork Sun #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
229b5b06fb7SYork Sun #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
230b5b06fb7SYork Sun 
231b5b06fb7SYork Sun /* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */
232b5b06fb7SYork Sun #define CONFIG_DIMM_SLOTS_PER_CTLR	1
233b5b06fb7SYork Sun #define CONFIG_CHIP_SELECTS_PER_CTRL	(4 * CONFIG_DIMM_SLOTS_PER_CTLR)
234b5b06fb7SYork Sun 
235b5b06fb7SYork Sun #define CONFIG_DDR_SPD
236b5b06fb7SYork Sun #define CONFIG_SYS_DDR_RAW_TIMING
2375614e71bSYork Sun #define CONFIG_SYS_FSL_DDR3
238*c5dfe6ecSPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD
239b5b06fb7SYork Sun #define CONFIG_FSL_DDR_INTERACTIVE
240*c5dfe6ecSPrabhakar Kushwaha #endif
241b5b06fb7SYork Sun 
242b5b06fb7SYork Sun #define CONFIG_SYS_SPD_BUS_NUM	0
243b5b06fb7SYork Sun #define SPD_EEPROM_ADDRESS1	0x51
244b5b06fb7SYork Sun #define SPD_EEPROM_ADDRESS2	0x53
245b5b06fb7SYork Sun 
246b5b06fb7SYork Sun #define SPD_EEPROM_ADDRESS	SPD_EEPROM_ADDRESS1
247b5b06fb7SYork Sun #define CONFIG_SYS_SDRAM_SIZE	2048	/* for fixed parameter use */
248b5b06fb7SYork Sun 
249b5b06fb7SYork Sun /*
250b5b06fb7SYork Sun  * IFC Definitions
251b5b06fb7SYork Sun  */
252b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_BASE	0xe0000000
253b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
254b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
255b5b06fb7SYork Sun #else
256b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
257b5b06fb7SYork Sun #endif
258b5b06fb7SYork Sun 
259b5b06fb7SYork Sun #define CONFIG_SYS_NOR0_CSPR_EXT	(0xf)
260b5b06fb7SYork Sun #define CONFIG_SYS_NOR0_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
261b5b06fb7SYork Sun 				+ 0x8000000) | \
262b5b06fb7SYork Sun 				CSPR_PORT_SIZE_16 | \
263b5b06fb7SYork Sun 				CSPR_MSEL_NOR | \
264b5b06fb7SYork Sun 				CSPR_V)
265b5b06fb7SYork Sun #define CONFIG_SYS_NOR1_CSPR_EXT	(0xf)
266b5b06fb7SYork Sun #define CONFIG_SYS_NOR1_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
267b5b06fb7SYork Sun 				CSPR_PORT_SIZE_16 | \
268b5b06fb7SYork Sun 				CSPR_MSEL_NOR | \
269b5b06fb7SYork Sun 				CSPR_V)
270b5b06fb7SYork Sun #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(128 * 1024 * 1024)
271b5b06fb7SYork Sun /* NOR Flash Timing Params */
272b5b06fb7SYork Sun #define CONFIG_SYS_NOR_CSOR	CSOR_NOR_ADM_SHIFT(4)
273b5b06fb7SYork Sun #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x01) | \
2744d0e6e0dSPrabhakar Kushwaha 				FTIM0_NOR_TEADC(0x04) | \
275b5b06fb7SYork Sun 				FTIM0_NOR_TEAHC(0x20))
276b5b06fb7SYork Sun #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
277b5b06fb7SYork Sun 				FTIM1_NOR_TRAD_NOR(0x1A) |\
278b5b06fb7SYork Sun 				FTIM1_NOR_TSEQRAD_NOR(0x13))
279b5b06fb7SYork Sun #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x01) | \
280b5b06fb7SYork Sun 				FTIM2_NOR_TCH(0x0E) | \
281b5b06fb7SYork Sun 				FTIM2_NOR_TWPH(0x0E) | \
282b5b06fb7SYork Sun 				FTIM2_NOR_TWP(0x1c))
283b5b06fb7SYork Sun #define CONFIG_SYS_NOR_FTIM3	0x0
284b5b06fb7SYork Sun 
285b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_QUIET_TEST
286b5b06fb7SYork Sun #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
287b5b06fb7SYork Sun 
288b5b06fb7SYork Sun #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
289b5b06fb7SYork Sun #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
290b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
291b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
292b5b06fb7SYork Sun 
293b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_EMPTY_INFO
294b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS \
295b5b06fb7SYork Sun 					+ 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
296b5b06fb7SYork Sun 
297b5b06fb7SYork Sun #define CONFIG_FSL_QIXIS	/* use common QIXIS code */
298b5b06fb7SYork Sun #define CONFIG_FSL_QIXIS_V2
299b5b06fb7SYork Sun #define QIXIS_BASE		0xffdf0000
300b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
301b5b06fb7SYork Sun #define QIXIS_BASE_PHYS		(0xf00000000ull | QIXIS_BASE)
302b5b06fb7SYork Sun #else
303b5b06fb7SYork Sun #define QIXIS_BASE_PHYS		QIXIS_BASE
304b5b06fb7SYork Sun #endif
305b5b06fb7SYork Sun #define QIXIS_LBMAP_SWITCH		0x01
306b5b06fb7SYork Sun #define QIXIS_LBMAP_MASK		0x0f
307b5b06fb7SYork Sun #define QIXIS_LBMAP_SHIFT		0
308b5b06fb7SYork Sun #define QIXIS_LBMAP_DFLTBANK		0x00
309b5b06fb7SYork Sun #define QIXIS_LBMAP_ALTBANK		0x02
310b5b06fb7SYork Sun #define QIXIS_RST_CTL_RESET		0x31
311b5b06fb7SYork Sun #define QIXIS_RCFG_CTL_RECONFIG_IDLE	0x20
312b5b06fb7SYork Sun #define QIXIS_RCFG_CTL_RECONFIG_START	0x21
313b5b06fb7SYork Sun #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE	0x08
314b5b06fb7SYork Sun 
315b5b06fb7SYork Sun #define CONFIG_SYS_CSPR3_EXT	(0xf)
316b5b06fb7SYork Sun #define CONFIG_SYS_CSPR3	(CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
317b5b06fb7SYork Sun 				| CSPR_PORT_SIZE_8 \
318b5b06fb7SYork Sun 				| CSPR_MSEL_GPCM \
319b5b06fb7SYork Sun 				| CSPR_V)
320b5b06fb7SYork Sun #define CONFIG_SYS_AMASK3	IFC_AMASK(4 * 1024)
321b5b06fb7SYork Sun #define CONFIG_SYS_CSOR3	0x0
322b5b06fb7SYork Sun /* QIXIS Timing parameters for IFC CS3 */
323b5b06fb7SYork Sun #define CONFIG_SYS_CS3_FTIM0		(FTIM0_GPCM_TACSE(0x0e) | \
324b5b06fb7SYork Sun 					FTIM0_GPCM_TEADC(0x0e) | \
325b5b06fb7SYork Sun 					FTIM0_GPCM_TEAHC(0x0e))
326b5b06fb7SYork Sun #define CONFIG_SYS_CS3_FTIM1		(FTIM1_GPCM_TACO(0x0e) | \
327b5b06fb7SYork Sun 					FTIM1_GPCM_TRAD(0x1f))
328b5b06fb7SYork Sun #define CONFIG_SYS_CS3_FTIM2		(FTIM2_GPCM_TCS(0x0e) | \
329b5b06fb7SYork Sun 					FTIM2_GPCM_TCH(0x0) | \
330b5b06fb7SYork Sun 					FTIM2_GPCM_TWP(0x1f))
331b5b06fb7SYork Sun #define CONFIG_SYS_CS3_FTIM3		0x0
332b5b06fb7SYork Sun 
333b5b06fb7SYork Sun /* NAND Flash on IFC */
334b5b06fb7SYork Sun #define CONFIG_NAND_FSL_IFC
335ab13ad58SYork Sun #define CONFIG_SYS_NAND_MAX_ECCPOS	256
336ab13ad58SYork Sun #define CONFIG_SYS_NAND_MAX_OOBFREE	2
337b5b06fb7SYork Sun #define CONFIG_SYS_NAND_BASE		0xff800000
338b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
339b5b06fb7SYork Sun #define CONFIG_SYS_NAND_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_NAND_BASE)
340b5b06fb7SYork Sun #else
341b5b06fb7SYork Sun #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
342b5b06fb7SYork Sun #endif
343b5b06fb7SYork Sun 
344b5b06fb7SYork Sun #define CONFIG_SYS_NAND_CSPR_EXT	(0xf)
345b5b06fb7SYork Sun #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
346b5b06fb7SYork Sun 				| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
347b5b06fb7SYork Sun 				| CSPR_MSEL_NAND	/* MSEL = NAND */ \
348b5b06fb7SYork Sun 				| CSPR_V)
349b5b06fb7SYork Sun #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64 * 1024)
350b5b06fb7SYork Sun 
351b5b06fb7SYork Sun #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
352b5b06fb7SYork Sun 				| CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
353b5b06fb7SYork Sun 				| CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
354b5b06fb7SYork Sun 				| CSOR_NAND_RAL_3	/* RAL = 2Byes */ \
355b5b06fb7SYork Sun 				| CSOR_NAND_PGS_2K	/* Page Size = 2K */ \
356b5b06fb7SYork Sun 				| CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
357b5b06fb7SYork Sun 				| CSOR_NAND_PB(64))	/*Pages Per Block = 64*/
358b5b06fb7SYork Sun 
359b5b06fb7SYork Sun #define CONFIG_SYS_NAND_ONFI_DETECTION
360b5b06fb7SYork Sun 
361b5b06fb7SYork Sun /* ONFI NAND Flash mode0 Timing Params */
362b5b06fb7SYork Sun #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x07) | \
363b5b06fb7SYork Sun 					FTIM0_NAND_TWP(0x18)   | \
364b5b06fb7SYork Sun 					FTIM0_NAND_TWCHT(0x07) | \
365b5b06fb7SYork Sun 					FTIM0_NAND_TWH(0x0a))
366b5b06fb7SYork Sun #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x32) | \
367b5b06fb7SYork Sun 					FTIM1_NAND_TWBE(0x39)  | \
368b5b06fb7SYork Sun 					FTIM1_NAND_TRR(0x0e)   | \
369b5b06fb7SYork Sun 					FTIM1_NAND_TRP(0x18))
370b5b06fb7SYork Sun #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0x0f) | \
371b5b06fb7SYork Sun 					FTIM2_NAND_TREH(0x0a) | \
372b5b06fb7SYork Sun 					FTIM2_NAND_TWHRE(0x1e))
373b5b06fb7SYork Sun #define CONFIG_SYS_NAND_FTIM3		0x0
374b5b06fb7SYork Sun 
375b5b06fb7SYork Sun #define CONFIG_SYS_NAND_DDR_LAW		11
376b5b06fb7SYork Sun 
377b5b06fb7SYork Sun #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
378b5b06fb7SYork Sun #define CONFIG_SYS_MAX_NAND_DEVICE	1
379b5b06fb7SYork Sun #define CONFIG_MTD_NAND_VERIFY_WRITE
380b5b06fb7SYork Sun #define CONFIG_CMD_NAND
381b5b06fb7SYork Sun 
382b5b06fb7SYork Sun #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
383b5b06fb7SYork Sun 
384b5b06fb7SYork Sun #if defined(CONFIG_NAND)
385b5b06fb7SYork Sun #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
386b5b06fb7SYork Sun #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
387b5b06fb7SYork Sun #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
388b5b06fb7SYork Sun #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
389b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
390b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
391b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
392b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
393b5b06fb7SYork Sun #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NOR0_CSPR_EXT
394b5b06fb7SYork Sun #define CONFIG_SYS_CSPR2		CONFIG_SYS_NOR0_CSPR
395b5b06fb7SYork Sun #define CONFIG_SYS_AMASK2		CONFIG_SYS_NOR_AMASK
396b5b06fb7SYork Sun #define CONFIG_SYS_CSOR2		CONFIG_SYS_NOR_CSOR
397b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NOR_FTIM0
398b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NOR_FTIM1
399b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NOR_FTIM2
400b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NOR_FTIM3
401b5b06fb7SYork Sun #else
402b5b06fb7SYork Sun #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
403b5b06fb7SYork Sun #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR
404b5b06fb7SYork Sun #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
405b5b06fb7SYork Sun #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
406b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
407b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
408b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
409b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
410b5b06fb7SYork Sun #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NAND_CSPR_EXT
411b5b06fb7SYork Sun #define CONFIG_SYS_CSPR2		CONFIG_SYS_NAND_CSPR
412b5b06fb7SYork Sun #define CONFIG_SYS_AMASK2		CONFIG_SYS_NAND_AMASK
413b5b06fb7SYork Sun #define CONFIG_SYS_CSOR2		CONFIG_SYS_NAND_CSOR
414b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NAND_FTIM0
415b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NAND_FTIM1
416b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NAND_FTIM2
417b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NAND_FTIM3
418b5b06fb7SYork Sun #endif
419b5b06fb7SYork Sun #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR1_CSPR_EXT
420b5b06fb7SYork Sun #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR1_CSPR
421b5b06fb7SYork Sun #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
422b5b06fb7SYork Sun #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
423b5b06fb7SYork Sun #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
424b5b06fb7SYork Sun #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
425b5b06fb7SYork Sun #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
426b5b06fb7SYork Sun #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
427b5b06fb7SYork Sun 
428*c5dfe6ecSPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD
429*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE	CONFIG_SPL_TEXT_BASE
430*c5dfe6ecSPrabhakar Kushwaha #else
431*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
432*c5dfe6ecSPrabhakar Kushwaha #endif
433b5b06fb7SYork Sun 
434b5b06fb7SYork Sun #if defined(CONFIG_RAMBOOT_PBL)
435b5b06fb7SYork Sun #define CONFIG_SYS_RAMBOOT
436b5b06fb7SYork Sun #endif
437b5b06fb7SYork Sun 
438b5b06fb7SYork Sun #define CONFIG_BOARD_EARLY_INIT_R
439b5b06fb7SYork Sun #define CONFIG_MISC_INIT_R
440b5b06fb7SYork Sun 
441b5b06fb7SYork Sun #define CONFIG_HWCONFIG
442b5b06fb7SYork Sun 
443b5b06fb7SYork Sun /* define to use L1 as initial stack */
444b5b06fb7SYork Sun #define CONFIG_L1_INIT_RAM
445b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_LOCK
446b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000	/* Initial L1 address */
447b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
448b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH	0xf
449b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW	0xfe0ec000
450b5b06fb7SYork Sun /* The assembler doesn't like typecast */
451b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
452b5b06fb7SYork Sun 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
453b5b06fb7SYork Sun 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
454b5b06fb7SYork Sun #else
455b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	0xfe0ec000 /* Initial L1 address */
456b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
457b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
458b5b06fb7SYork Sun #endif
459b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000
460b5b06fb7SYork Sun 
461b5b06fb7SYork Sun #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
462b5b06fb7SYork Sun 					GENERATED_GBL_DATA_SIZE)
463b5b06fb7SYork Sun #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
464b5b06fb7SYork Sun 
465b5b06fb7SYork Sun #define CONFIG_SYS_MONITOR_LEN		(512 * 1024)
466b5b06fb7SYork Sun #define CONFIG_SYS_MALLOC_LEN		(4 * 1024 * 1024)
467b5b06fb7SYork Sun 
468b5b06fb7SYork Sun /* Serial Port - controlled on board with jumper J8
469b5b06fb7SYork Sun  * open - index 2
470b5b06fb7SYork Sun  * shorted - index 1
471b5b06fb7SYork Sun  */
472b5b06fb7SYork Sun #define CONFIG_CONS_INDEX	1
473b5b06fb7SYork Sun #define CONFIG_SYS_NS16550
474b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_SERIAL
475b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_REG_SIZE	1
476b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
477b5b06fb7SYork Sun 
478b5b06fb7SYork Sun #define CONFIG_SYS_BAUDRATE_TABLE	\
479b5b06fb7SYork Sun 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
480b5b06fb7SYork Sun 
481b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
482b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
483b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
484b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
485b5b06fb7SYork Sun #define CONFIG_SERIAL_MULTI		/* Enable both serial ports */
486*c5dfe6ecSPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD
487b5b06fb7SYork Sun #define CONFIG_SYS_CONSOLE_IS_IN_ENV	/* determine from environment */
488*c5dfe6ecSPrabhakar Kushwaha #endif
489b5b06fb7SYork Sun 
490b5b06fb7SYork Sun 
491b5b06fb7SYork Sun /* Use the HUSH parser */
492b5b06fb7SYork Sun #define CONFIG_SYS_HUSH_PARSER
493b5b06fb7SYork Sun #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
494b5b06fb7SYork Sun 
495b5b06fb7SYork Sun /* pass open firmware flat tree */
496b5b06fb7SYork Sun #define CONFIG_OF_LIBFDT
497b5b06fb7SYork Sun #define CONFIG_OF_BOARD_SETUP
498b5b06fb7SYork Sun #define CONFIG_OF_STDOUT_VIA_ALIAS
499b5b06fb7SYork Sun 
500b5b06fb7SYork Sun /* new uImage format support */
501b5b06fb7SYork Sun #define CONFIG_FIT
502b5b06fb7SYork Sun #define CONFIG_FIT_VERBOSE	/* enable fit_format_{error,warning}() */
503b5b06fb7SYork Sun 
504b5b06fb7SYork Sun /* I2C */
50500f792e0SHeiko Schocher #define CONFIG_SYS_I2C
50600f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL		/* Use FSL common I2C driver */
50700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000	/* I2C speed in Hz */
50800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
50900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED	400000	/* I2C speed in Hz */
51000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
51100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x118000
51200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET	0x119000
513b5b06fb7SYork Sun 
514b5b06fb7SYork Sun /*
515b5b06fb7SYork Sun  * RTC configuration
516b5b06fb7SYork Sun  */
517b5b06fb7SYork Sun #define RTC
518b5b06fb7SYork Sun #define CONFIG_RTC_DS3231               1
519b5b06fb7SYork Sun #define CONFIG_SYS_I2C_RTC_ADDR         0x68
520b5b06fb7SYork Sun 
521b5b06fb7SYork Sun /*
522b5b06fb7SYork Sun  * RapidIO
523b5b06fb7SYork Sun  */
524b5b06fb7SYork Sun #ifdef CONFIG_SYS_SRIO
525b5b06fb7SYork Sun #ifdef CONFIG_SRIO1
526b5b06fb7SYork Sun #define CONFIG_SYS_SRIO1_MEM_VIRT	0xa0000000
527b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
528b5b06fb7SYork Sun #define CONFIG_SYS_SRIO1_MEM_PHYS	0xc20000000ull
529b5b06fb7SYork Sun #else
530b5b06fb7SYork Sun #define CONFIG_SYS_SRIO1_MEM_PHYS	0xa0000000
531b5b06fb7SYork Sun #endif
532b5b06fb7SYork Sun #define CONFIG_SYS_SRIO1_MEM_SIZE	0x10000000	/* 256M */
533b5b06fb7SYork Sun #endif
534b5b06fb7SYork Sun 
535b5b06fb7SYork Sun #ifdef CONFIG_SRIO2
536b5b06fb7SYork Sun #define CONFIG_SYS_SRIO2_MEM_VIRT	0xb0000000
537b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
538b5b06fb7SYork Sun #define CONFIG_SYS_SRIO2_MEM_PHYS	0xc30000000ull
539b5b06fb7SYork Sun #else
540b5b06fb7SYork Sun #define CONFIG_SYS_SRIO2_MEM_PHYS	0xb0000000
541b5b06fb7SYork Sun #endif
542b5b06fb7SYork Sun #define CONFIG_SYS_SRIO2_MEM_SIZE	0x10000000	/* 256M */
543b5b06fb7SYork Sun #endif
544b5b06fb7SYork Sun #endif
545b5b06fb7SYork Sun 
546b5b06fb7SYork Sun /*
547b5b06fb7SYork Sun  * for slave u-boot IMAGE instored in master memory space,
548b5b06fb7SYork Sun  * PHYS must be aligned based on the SIZE
549b5b06fb7SYork Sun  */
550b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef080000ull
551b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff80000ull
552b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x80000	/* 512K */
553b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff80000ull
554b5b06fb7SYork Sun /*
555b5b06fb7SYork Sun  * for slave UCODE and ENV instored in master memory space,
556b5b06fb7SYork Sun  * PHYS must be aligned based on the SIZE
557b5b06fb7SYork Sun  */
558b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef040000ull
559b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
560b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000	/* 256K */
561b5b06fb7SYork Sun 
562b5b06fb7SYork Sun /* slave core release by master*/
563b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
564b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
565b5b06fb7SYork Sun 
566b5b06fb7SYork Sun /*
567b5b06fb7SYork Sun  * SRIO_PCIE_BOOT - SLAVE
568b5b06fb7SYork Sun  */
569b5b06fb7SYork Sun #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
570b5b06fb7SYork Sun #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
571b5b06fb7SYork Sun #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
572b5b06fb7SYork Sun 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
573b5b06fb7SYork Sun #endif
574b5b06fb7SYork Sun 
575b5b06fb7SYork Sun /*
576b5b06fb7SYork Sun  * eSPI - Enhanced SPI
577b5b06fb7SYork Sun  */
578b5b06fb7SYork Sun #define CONFIG_FSL_ESPI
579b5b06fb7SYork Sun #define CONFIG_SPI_FLASH
580b5b06fb7SYork Sun #define CONFIG_SPI_FLASH_SST
581b5b06fb7SYork Sun #define CONFIG_CMD_SF
582b5b06fb7SYork Sun #define CONFIG_SF_DEFAULT_SPEED         10000000
583b5b06fb7SYork Sun #define CONFIG_SF_DEFAULT_MODE          0
584b5b06fb7SYork Sun 
585b5b06fb7SYork Sun /*
5866eaeba23SShaveta Leekha  * MAPLE
5876eaeba23SShaveta Leekha  */
5886eaeba23SShaveta Leekha #ifdef CONFIG_PHYS_64BIT
5896eaeba23SShaveta Leekha #define CONFIG_SYS_MAPLE_MEM_PHYS      0xFA0000000ull
5906eaeba23SShaveta Leekha #else
5916eaeba23SShaveta Leekha #define CONFIG_SYS_MAPLE_MEM_PHYS      0xA0000000
5926eaeba23SShaveta Leekha #endif
5936eaeba23SShaveta Leekha 
5946eaeba23SShaveta Leekha /*
595b5b06fb7SYork Sun  * General PCI
596b5b06fb7SYork Sun  * Memory space is mapped 1-1, but I/O space must start from 0.
597b5b06fb7SYork Sun  */
598b5b06fb7SYork Sun 
599b5b06fb7SYork Sun /* controller 1, direct to uli, tgtid 3, Base address 20000 */
600b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
601b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
602b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
603b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
604b5b06fb7SYork Sun #else
605b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
606b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
607b5b06fb7SYork Sun #endif
608b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
609b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
610b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
611b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
612b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
613b5b06fb7SYork Sun #else
614b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_IO_PHYS	0xf8000000
615b5b06fb7SYork Sun #endif
616b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
617b5b06fb7SYork Sun 
618b5b06fb7SYork Sun /* Qman/Bman */
619b5b06fb7SYork Sun #ifndef CONFIG_NOBQFMAN
620b5b06fb7SYork Sun #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
621b5b06fb7SYork Sun #define CONFIG_SYS_BMAN_NUM_PORTALS	25
622b5b06fb7SYork Sun #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
623b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
624b5b06fb7SYork Sun #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
625b5b06fb7SYork Sun #else
626b5b06fb7SYork Sun #define CONFIG_SYS_BMAN_MEM_PHYS	CONFIG_SYS_BMAN_MEM_BASE
627b5b06fb7SYork Sun #endif
628b5b06fb7SYork Sun #define CONFIG_SYS_BMAN_MEM_SIZE	0x02000000
629b5b06fb7SYork Sun #define CONFIG_SYS_QMAN_NUM_PORTALS	25
630b5b06fb7SYork Sun #define CONFIG_SYS_QMAN_MEM_BASE	0xf6000000
631b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
632b5b06fb7SYork Sun #define CONFIG_SYS_QMAN_MEM_PHYS	0xff6000000ull
633b5b06fb7SYork Sun #else
634b5b06fb7SYork Sun #define CONFIG_SYS_QMAN_MEM_PHYS	CONFIG_SYS_QMAN_MEM_BASE
635b5b06fb7SYork Sun #endif
636b5b06fb7SYork Sun #define CONFIG_SYS_QMAN_MEM_SIZE	0x02000000
637b5b06fb7SYork Sun 
638b5b06fb7SYork Sun #define CONFIG_SYS_DPAA_FMAN
639b5b06fb7SYork Sun 
6400795eff3SMinghuan Lian #define CONFIG_SYS_DPAA_RMAN
6410795eff3SMinghuan Lian 
642b5b06fb7SYork Sun /* Default address of microcode for the Linux Fman driver */
643b5b06fb7SYork Sun #if defined(CONFIG_SPIFLASH)
644b5b06fb7SYork Sun /*
645b5b06fb7SYork Sun  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
646b5b06fb7SYork Sun  * env, so we got 0x110000.
647b5b06fb7SYork Sun  */
648b5b06fb7SYork Sun #define CONFIG_SYS_QE_FW_IN_SPIFLASH
649dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	0x110000
650b5b06fb7SYork Sun #elif defined(CONFIG_SDCARD)
651b5b06fb7SYork Sun /*
652b5b06fb7SYork Sun  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
653b5b06fb7SYork Sun  * about 545KB (1089 blocks), Env is stored after the image, and the env size is
654b5b06fb7SYork Sun  * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130.
655b5b06fb7SYork Sun  */
656b5b06fb7SYork Sun #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
657dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	(512 * 1130)
658b5b06fb7SYork Sun #elif defined(CONFIG_NAND)
659b5b06fb7SYork Sun #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
660*c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_FMAN_FW_ADDR	(13 * CONFIG_SYS_NAND_BLOCK_SIZE)
6615870fe44SLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
6625870fe44SLiu Gang /*
6635870fe44SLiu Gang  * Slave has no ucode locally, it can fetch this from remote. When implementing
6645870fe44SLiu Gang  * in two corenet boards, slave's ucode could be stored in master's memory
6655870fe44SLiu Gang  * space, the address can be mapped from slave TLB->slave LAW->
6665870fe44SLiu Gang  * slave SRIO or PCIE outbound window->master inbound window->
6675870fe44SLiu Gang  * master LAW->the ucode address in master's memory space.
6685870fe44SLiu Gang  */
6695870fe44SLiu Gang #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
670dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	0xFFE00000
671b5b06fb7SYork Sun #else
672b5b06fb7SYork Sun #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
673dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR		0xEFF00000
674b5b06fb7SYork Sun #endif
675b5b06fb7SYork Sun #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
676b5b06fb7SYork Sun #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
677b5b06fb7SYork Sun #endif /* CONFIG_NOBQFMAN */
678b5b06fb7SYork Sun 
679b5b06fb7SYork Sun #ifdef CONFIG_SYS_DPAA_FMAN
680b5b06fb7SYork Sun #define CONFIG_FMAN_ENET
681b5b06fb7SYork Sun #define CONFIG_PHYLIB_10G
682b5b06fb7SYork Sun #define CONFIG_PHY_VITESSE
683b5b06fb7SYork Sun #define CONFIG_PHY_TERANETICS
684b5b06fb7SYork Sun #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
685b5b06fb7SYork Sun #define SGMII_CARD_PORT2_PHY_ADDR 0x10
686b5b06fb7SYork Sun #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
687b5b06fb7SYork Sun #define SGMII_CARD_PORT4_PHY_ADDR 0x11
688b5b06fb7SYork Sun #endif
689b5b06fb7SYork Sun 
690b5b06fb7SYork Sun #ifdef CONFIG_PCI
691842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE
692b5b06fb7SYork Sun #define CONFIG_NET_MULTI
693b5b06fb7SYork Sun #define CONFIG_PCI_PNP			/* do pci plug-and-play */
694b5b06fb7SYork Sun #define CONFIG_E1000
695b5b06fb7SYork Sun 
696b5b06fb7SYork Sun #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
697b5b06fb7SYork Sun #define CONFIG_DOS_PARTITION
698b5b06fb7SYork Sun #endif	/* CONFIG_PCI */
699b5b06fb7SYork Sun 
700b5b06fb7SYork Sun #ifdef CONFIG_FMAN_ENET
701b5b06fb7SYork Sun #define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR	0x10
702b5b06fb7SYork Sun #define CONFIG_SYS_FM1_DTSEC6_PHY_ADDR	0x11
70316d88f41SSuresh Gupta 
70416d88f41SSuresh Gupta /*B4860 QDS AMC2PEX-2S default PHY_ADDR */
70516d88f41SSuresh Gupta #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0x7	 /*SLOT 1*/
70616d88f41SSuresh Gupta #define CONFIG_SYS_FM1_10GEC2_PHY_ADDR 0x6	 /*SLOT 2*/
70716d88f41SSuresh Gupta 
708b5b06fb7SYork Sun 
709b5b06fb7SYork Sun #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR    0x1c
710b5b06fb7SYork Sun #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR    0x1d
711b5b06fb7SYork Sun #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR    0x1e
712b5b06fb7SYork Sun #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR    0x1f
713b5b06fb7SYork Sun 
714b5b06fb7SYork Sun #define CONFIG_MII		/* MII PHY management */
715b5b06fb7SYork Sun #define CONFIG_ETHPRIME		"FM1@DTSEC1"
716b5b06fb7SYork Sun #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
717b5b06fb7SYork Sun #endif
718b5b06fb7SYork Sun 
719b5b06fb7SYork Sun /*
720b5b06fb7SYork Sun  * Environment
721b5b06fb7SYork Sun  */
722b5b06fb7SYork Sun #define CONFIG_LOADS_ECHO		/* echo on for serial download */
723b5b06fb7SYork Sun #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
724b5b06fb7SYork Sun 
725b5b06fb7SYork Sun /*
726b5b06fb7SYork Sun  * Command line configuration.
727b5b06fb7SYork Sun  */
728b5b06fb7SYork Sun #include <config_cmd_default.h>
729b5b06fb7SYork Sun 
730b5b06fb7SYork Sun #define CONFIG_CMD_DATE
731b5b06fb7SYork Sun #define CONFIG_CMD_DHCP
732b5b06fb7SYork Sun #define CONFIG_CMD_EEPROM
733b5b06fb7SYork Sun #define CONFIG_CMD_ELF
734b5b06fb7SYork Sun #define CONFIG_CMD_ERRATA
735b5b06fb7SYork Sun #define CONFIG_CMD_GREPENV
736b5b06fb7SYork Sun #define CONFIG_CMD_IRQ
737b5b06fb7SYork Sun #define CONFIG_CMD_I2C
738b5b06fb7SYork Sun #define CONFIG_CMD_MII
739b5b06fb7SYork Sun #define CONFIG_CMD_PING
740b5b06fb7SYork Sun #define CONFIG_CMD_REGINFO
741b5b06fb7SYork Sun #define CONFIG_CMD_SETEXPR
742b5b06fb7SYork Sun 
743b5b06fb7SYork Sun #ifdef CONFIG_PCI
744b5b06fb7SYork Sun #define CONFIG_CMD_PCI
745b5b06fb7SYork Sun #define CONFIG_CMD_NET
746b5b06fb7SYork Sun #endif
747b5b06fb7SYork Sun 
748b5b06fb7SYork Sun /*
749b5b06fb7SYork Sun * USB
750b5b06fb7SYork Sun */
751b5b06fb7SYork Sun #define CONFIG_HAS_FSL_DR_USB
752b5b06fb7SYork Sun 
753b5b06fb7SYork Sun #ifdef CONFIG_HAS_FSL_DR_USB
754b5b06fb7SYork Sun #define CONFIG_USB_EHCI
755b5b06fb7SYork Sun 
756b5b06fb7SYork Sun #ifdef CONFIG_USB_EHCI
757b5b06fb7SYork Sun #define CONFIG_CMD_USB
758b5b06fb7SYork Sun #define CONFIG_USB_STORAGE
759b5b06fb7SYork Sun #define CONFIG_USB_EHCI_FSL
760b5b06fb7SYork Sun #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
761b5b06fb7SYork Sun #define CONFIG_CMD_EXT2
762b5b06fb7SYork Sun #endif
763b5b06fb7SYork Sun #endif
764b5b06fb7SYork Sun 
765b5b06fb7SYork Sun /*
766b5b06fb7SYork Sun  * Miscellaneous configurable options
767b5b06fb7SYork Sun  */
768b5b06fb7SYork Sun #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
769b5b06fb7SYork Sun #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
770b5b06fb7SYork Sun #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
771b5b06fb7SYork Sun #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
772b5b06fb7SYork Sun #ifdef CONFIG_CMD_KGDB
773b5b06fb7SYork Sun #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
774b5b06fb7SYork Sun #else
775b5b06fb7SYork Sun #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
776b5b06fb7SYork Sun #endif
777b5b06fb7SYork Sun #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
778b5b06fb7SYork Sun #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
779b5b06fb7SYork Sun #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
780b5b06fb7SYork Sun 
781b5b06fb7SYork Sun /*
782b5b06fb7SYork Sun  * For booting Linux, the board info and command line data
783b5b06fb7SYork Sun  * have to be in the first 64 MB of memory, since this is
784b5b06fb7SYork Sun  * the maximum mapped by the Linux kernel during initialization.
785b5b06fb7SYork Sun  */
786b5b06fb7SYork Sun #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial map for Linux*/
787b5b06fb7SYork Sun #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
788b5b06fb7SYork Sun 
789b5b06fb7SYork Sun #ifdef CONFIG_CMD_KGDB
790b5b06fb7SYork Sun #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
791b5b06fb7SYork Sun #endif
792b5b06fb7SYork Sun 
793b5b06fb7SYork Sun /*
794b5b06fb7SYork Sun  * Environment Configuration
795b5b06fb7SYork Sun  */
796b5b06fb7SYork Sun #define CONFIG_ROOTPATH		"/opt/nfsroot"
797b5b06fb7SYork Sun #define CONFIG_BOOTFILE		"uImage"
798b5b06fb7SYork Sun #define CONFIG_UBOOTPATH	"u-boot.bin"	/* U-Boot image on TFTP server*/
799b5b06fb7SYork Sun 
800b5b06fb7SYork Sun /* default location for tftp and bootm */
801b5b06fb7SYork Sun #define CONFIG_LOADADDR		1000000
802b5b06fb7SYork Sun 
803b5b06fb7SYork Sun #define CONFIG_BOOTDELAY	10	/* -1 disables auto-boot */
804b5b06fb7SYork Sun 
805b5b06fb7SYork Sun #define CONFIG_BAUDRATE	115200
806b5b06fb7SYork Sun 
807b5b06fb7SYork Sun #define __USB_PHY_TYPE	ulpi
808b5b06fb7SYork Sun 
809b5b06fb7SYork Sun #define	CONFIG_EXTRA_ENV_SETTINGS				\
810b5b06fb7SYork Sun 	"hwconfig=fsl_ddr:ctlr_intlv=null,"		\
811b5b06fb7SYork Sun 	"bank_intlv=cs0_cs1;"					\
812b5b06fb7SYork Sun 	"usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
813b5b06fb7SYork Sun 	"netdev=eth0\0"						\
814b5b06fb7SYork Sun 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"			\
815b5b06fb7SYork Sun 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"			\
816b5b06fb7SYork Sun 	"tftpflash=tftpboot $loadaddr $uboot && "		\
817b5b06fb7SYork Sun 	"protect off $ubootaddr +$filesize && "			\
818b5b06fb7SYork Sun 	"erase $ubootaddr +$filesize && "			\
819b5b06fb7SYork Sun 	"cp.b $loadaddr $ubootaddr $filesize && "		\
820b5b06fb7SYork Sun 	"protect on $ubootaddr +$filesize && "			\
821b5b06fb7SYork Sun 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
822b5b06fb7SYork Sun 	"consoledev=ttyS0\0"					\
823b5b06fb7SYork Sun 	"ramdiskaddr=2000000\0"					\
824b5b06fb7SYork Sun 	"ramdiskfile=b4860qds/ramdisk.uboot\0"			\
825b5b06fb7SYork Sun 	"fdtaddr=c00000\0"					\
826b5b06fb7SYork Sun 	"fdtfile=b4860qds/b4860qds.dtb\0"				\
827b5b06fb7SYork Sun 	"bdev=sda3\0"						\
828b5b06fb7SYork Sun 	"c=ffe\0"
829b5b06fb7SYork Sun 
830b5b06fb7SYork Sun /* For emulation this causes u-boot to jump to the start of the proof point
831b5b06fb7SYork Sun    app code automatically */
832b5b06fb7SYork Sun #define CONFIG_PROOF_POINTS			\
833b5b06fb7SYork Sun  "setenv bootargs root=/dev/$bdev rw "		\
834b5b06fb7SYork Sun  "console=$consoledev,$baudrate $othbootargs;"	\
835b5b06fb7SYork Sun  "cpu 1 release 0x29000000 - - -;"		\
836b5b06fb7SYork Sun  "cpu 2 release 0x29000000 - - -;"		\
837b5b06fb7SYork Sun  "cpu 3 release 0x29000000 - - -;"		\
838b5b06fb7SYork Sun  "cpu 4 release 0x29000000 - - -;"		\
839b5b06fb7SYork Sun  "cpu 5 release 0x29000000 - - -;"		\
840b5b06fb7SYork Sun  "cpu 6 release 0x29000000 - - -;"		\
841b5b06fb7SYork Sun  "cpu 7 release 0x29000000 - - -;"		\
842b5b06fb7SYork Sun  "go 0x29000000"
843b5b06fb7SYork Sun 
844b5b06fb7SYork Sun #define CONFIG_HVBOOT	\
845b5b06fb7SYork Sun  "setenv bootargs config-addr=0x60000000; "	\
846b5b06fb7SYork Sun  "bootm 0x01000000 - 0x00f00000"
847b5b06fb7SYork Sun 
848b5b06fb7SYork Sun #define CONFIG_ALU				\
849b5b06fb7SYork Sun  "setenv bootargs root=/dev/$bdev rw "		\
850b5b06fb7SYork Sun  "console=$consoledev,$baudrate $othbootargs;"	\
851b5b06fb7SYork Sun  "cpu 1 release 0x01000000 - - -;"		\
852b5b06fb7SYork Sun  "cpu 2 release 0x01000000 - - -;"		\
853b5b06fb7SYork Sun  "cpu 3 release 0x01000000 - - -;"		\
854b5b06fb7SYork Sun  "cpu 4 release 0x01000000 - - -;"		\
855b5b06fb7SYork Sun  "cpu 5 release 0x01000000 - - -;"		\
856b5b06fb7SYork Sun  "cpu 6 release 0x01000000 - - -;"		\
857b5b06fb7SYork Sun  "cpu 7 release 0x01000000 - - -;"		\
858b5b06fb7SYork Sun  "go 0x01000000"
859b5b06fb7SYork Sun 
860b5b06fb7SYork Sun #define CONFIG_LINUX				\
861b5b06fb7SYork Sun  "setenv bootargs root=/dev/ram rw "		\
862b5b06fb7SYork Sun  "console=$consoledev,$baudrate $othbootargs;"	\
863b5b06fb7SYork Sun  "setenv ramdiskaddr 0x02000000;"		\
864b5b06fb7SYork Sun  "setenv fdtaddr 0x00c00000;"			\
865b5b06fb7SYork Sun  "setenv loadaddr 0x1000000;"			\
866b5b06fb7SYork Sun  "bootm $loadaddr $ramdiskaddr $fdtaddr"
867b5b06fb7SYork Sun 
868b5b06fb7SYork Sun #define CONFIG_HDBOOT					\
869b5b06fb7SYork Sun 	"setenv bootargs root=/dev/$bdev rw "		\
870b5b06fb7SYork Sun 	"console=$consoledev,$baudrate $othbootargs;"	\
871b5b06fb7SYork Sun 	"tftp $loadaddr $bootfile;"			\
872b5b06fb7SYork Sun 	"tftp $fdtaddr $fdtfile;"			\
873b5b06fb7SYork Sun 	"bootm $loadaddr - $fdtaddr"
874b5b06fb7SYork Sun 
875b5b06fb7SYork Sun #define CONFIG_NFSBOOTCOMMAND			\
876b5b06fb7SYork Sun 	"setenv bootargs root=/dev/nfs rw "	\
877b5b06fb7SYork Sun 	"nfsroot=$serverip:$rootpath "		\
878b5b06fb7SYork Sun 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
879b5b06fb7SYork Sun 	"console=$consoledev,$baudrate $othbootargs;"	\
880b5b06fb7SYork Sun 	"tftp $loadaddr $bootfile;"		\
881b5b06fb7SYork Sun 	"tftp $fdtaddr $fdtfile;"		\
882b5b06fb7SYork Sun 	"bootm $loadaddr - $fdtaddr"
883b5b06fb7SYork Sun 
884b5b06fb7SYork Sun #define CONFIG_RAMBOOTCOMMAND				\
885b5b06fb7SYork Sun 	"setenv bootargs root=/dev/ram rw "		\
886b5b06fb7SYork Sun 	"console=$consoledev,$baudrate $othbootargs;"	\
887b5b06fb7SYork Sun 	"tftp $ramdiskaddr $ramdiskfile;"		\
888b5b06fb7SYork Sun 	"tftp $loadaddr $bootfile;"			\
889b5b06fb7SYork Sun 	"tftp $fdtaddr $fdtfile;"			\
890b5b06fb7SYork Sun 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
891b5b06fb7SYork Sun 
892b5b06fb7SYork Sun #define CONFIG_BOOTCOMMAND		CONFIG_LINUX
893b5b06fb7SYork Sun 
894b5b06fb7SYork Sun #include <asm/fsl_secure_boot.h>
895b5b06fb7SYork Sun 
896b5b06fb7SYork Sun #endif	/* __CONFIG_H */
897