1b5b06fb7SYork Sun /* 2b5b06fb7SYork Sun * Copyright 2011-2012 Freescale Semiconductor, Inc. 3b5b06fb7SYork Sun * 41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 5b5b06fb7SYork Sun */ 6b5b06fb7SYork Sun 7b5b06fb7SYork Sun #ifndef __CONFIG_H 8b5b06fb7SYork Sun #define __CONFIG_H 9b5b06fb7SYork Sun 1015672c6dSYork Sun #define CONFIG_SYS_GENERIC_BOARD 1115672c6dSYork Sun #define CONFIG_DISPLAY_BOARDINFO 1215672c6dSYork Sun 13b5b06fb7SYork Sun /* 14b5b06fb7SYork Sun * B4860 QDS board configuration file 15b5b06fb7SYork Sun */ 16b5b06fb7SYork Sun #define CONFIG_B4860QDS 17b5b06fb7SYork Sun #define CONFIG_PHYS_64BIT 18b5b06fb7SYork Sun 19b5b06fb7SYork Sun #ifdef CONFIG_RAMBOOT_PBL 20c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/b4860qds/b4_pbi.cfg 21c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/b4860qds/b4_rcw.cfg 22c5dfe6ecSPrabhakar Kushwaha #ifndef CONFIG_NAND 23b5b06fb7SYork Sun #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE 24b5b06fb7SYork Sun #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 25c5dfe6ecSPrabhakar Kushwaha #else 26c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 27c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_ENV_SUPPORT 28c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_SERIAL_SUPPORT 29c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_FLUSH_IMAGE 30c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 31c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_LIBGENERIC_SUPPORT 32c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_LIBCOMMON_SUPPORT 33c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_I2C_SUPPORT 34c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_DRIVERS_MISC_SUPPORT 35c5dfe6ecSPrabhakar Kushwaha #define CONFIG_FSL_LAW /* Use common FSL init code */ 36c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE 0x00201000 37c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_TEXT_BASE 0xFFFD8000 38c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_PAD_TO 0x40000 39c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_MAX_SIZE 0x28000 40c5dfe6ecSPrabhakar Kushwaha #define RESET_VECTOR_OFFSET 0x27FFC 41c5dfe6ecSPrabhakar Kushwaha #define BOOT_PAGE_OFFSET 0x27000 42c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_NAND_SUPPORT 43c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10) 44c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000 45c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000 46c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10) 47c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" 48c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_NAND_BOOT 49c5dfe6ecSPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD 50c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_SKIP_RELOCATE 51c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_COMMON_INIT_DDR 52c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 53c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_NO_FLASH 54c5dfe6ecSPrabhakar Kushwaha #endif 55c5dfe6ecSPrabhakar Kushwaha #endif 56b5b06fb7SYork Sun #endif 57b5b06fb7SYork Sun 585870fe44SLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 595870fe44SLiu Gang /* Set 1M boot space */ 605870fe44SLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000) 615870fe44SLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \ 625870fe44SLiu Gang (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR) 635870fe44SLiu Gang #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 645870fe44SLiu Gang #define CONFIG_SYS_NO_FLASH 655870fe44SLiu Gang #endif 665870fe44SLiu Gang 67b5b06fb7SYork Sun /* High Level Configuration Options */ 68b5b06fb7SYork Sun #define CONFIG_BOOKE 69b5b06fb7SYork Sun #define CONFIG_E500 /* BOOKE e500 family */ 70b5b06fb7SYork Sun #define CONFIG_E500MC /* BOOKE e500mc family */ 71b5b06fb7SYork Sun #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 72b5b06fb7SYork Sun #define CONFIG_MP /* support multiple processors */ 73b5b06fb7SYork Sun 74b5b06fb7SYork Sun #ifndef CONFIG_SYS_TEXT_BASE 75e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE 0xeff40000 76b5b06fb7SYork Sun #endif 77b5b06fb7SYork Sun 78b5b06fb7SYork Sun #ifndef CONFIG_RESET_VECTOR_ADDRESS 79b5b06fb7SYork Sun #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 80b5b06fb7SYork Sun #endif 81b5b06fb7SYork Sun 82b5b06fb7SYork Sun #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 83b5b06fb7SYork Sun #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS 84b5b06fb7SYork Sun #define CONFIG_FSL_IFC /* Enable IFC Support */ 85737537efSRuchika Gupta #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */ 86b5b06fb7SYork Sun #define CONFIG_PCI /* Enable PCI/PCIE */ 87b5b06fb7SYork Sun #define CONFIG_PCIE1 /* PCIE controler 1 */ 88b5b06fb7SYork Sun #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 89b5b06fb7SYork Sun #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 90b5b06fb7SYork Sun 91b5b06fb7SYork Sun #ifndef CONFIG_PPC_B4420 92b5b06fb7SYork Sun #define CONFIG_SYS_SRIO 93b5b06fb7SYork Sun #define CONFIG_SRIO1 /* SRIO port 1 */ 94b5b06fb7SYork Sun #define CONFIG_SRIO2 /* SRIO port 2 */ 953a01799bSLiu Gang #define CONFIG_SRIO_PCIE_BOOT_MASTER 96b5b06fb7SYork Sun #endif 97b5b06fb7SYork Sun 98b5b06fb7SYork Sun #define CONFIG_FSL_LAW /* Use common FSL init code */ 99b5b06fb7SYork Sun 100b5b06fb7SYork Sun /* I2C bus multiplexer */ 101b5b06fb7SYork Sun #define I2C_MUX_PCA_ADDR 0x77 102b5b06fb7SYork Sun 103b5b06fb7SYork Sun /* VSC Crossbar switches */ 104b5b06fb7SYork Sun #define CONFIG_VSC_CROSSBAR 105b5b06fb7SYork Sun #define I2C_CH_DEFAULT 0x8 106b5b06fb7SYork Sun #define I2C_CH_VSC3316 0xc 107b5b06fb7SYork Sun #define I2C_CH_VSC3308 0xd 108b5b06fb7SYork Sun 109b5b06fb7SYork Sun #define VSC3316_TX_ADDRESS 0x70 110b5b06fb7SYork Sun #define VSC3316_RX_ADDRESS 0x71 111b5b06fb7SYork Sun #define VSC3308_TX_ADDRESS 0x02 112b5b06fb7SYork Sun #define VSC3308_RX_ADDRESS 0x03 113b5b06fb7SYork Sun 114cb033741SShaveta Leekha /* IDT clock synthesizers */ 115cb033741SShaveta Leekha #define CONFIG_IDT8T49N222A 116cb033741SShaveta Leekha #define I2C_CH_IDT 0x9 117cb033741SShaveta Leekha 118cb033741SShaveta Leekha #define IDT_SERDES1_ADDRESS 0x6E 119cb033741SShaveta Leekha #define IDT_SERDES2_ADDRESS 0x6C 120cb033741SShaveta Leekha 121652e29b4SShaveta Leekha /* Voltage monitor on channel 2*/ 122652e29b4SShaveta Leekha #define I2C_MUX_CH_VOL_MONITOR 0xa 123652e29b4SShaveta Leekha #define I2C_VOL_MONITOR_ADDR 0x40 124652e29b4SShaveta Leekha #define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2 125652e29b4SShaveta Leekha #define I2C_VOL_MONITOR_BUS_V_OVF 0x1 126652e29b4SShaveta Leekha #define I2C_VOL_MONITOR_BUS_V_SHIFT 3 127652e29b4SShaveta Leekha 128652e29b4SShaveta Leekha #define CONFIG_ZM7300 129652e29b4SShaveta Leekha #define I2C_MUX_CH_DPM 0xa 130652e29b4SShaveta Leekha #define I2C_DPM_ADDR 0x28 131652e29b4SShaveta Leekha 132b5b06fb7SYork Sun #define CONFIG_ENV_OVERWRITE 133b5b06fb7SYork Sun 134b5b06fb7SYork Sun #ifdef CONFIG_SYS_NO_FLASH 1355870fe44SLiu Gang #if !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL) 136b5b06fb7SYork Sun #define CONFIG_ENV_IS_NOWHERE 1375870fe44SLiu Gang #endif 138b5b06fb7SYork Sun #else 139b5b06fb7SYork Sun #define CONFIG_FLASH_CFI_DRIVER 140b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_CFI 141b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 142b5b06fb7SYork Sun #endif 143b5b06fb7SYork Sun 144b5b06fb7SYork Sun #if defined(CONFIG_SPIFLASH) 145b5b06fb7SYork Sun #define CONFIG_SYS_EXTRA_ENV_RELOC 146b5b06fb7SYork Sun #define CONFIG_ENV_IS_IN_SPI_FLASH 147b5b06fb7SYork Sun #define CONFIG_ENV_SPI_BUS 0 148b5b06fb7SYork Sun #define CONFIG_ENV_SPI_CS 0 149b5b06fb7SYork Sun #define CONFIG_ENV_SPI_MAX_HZ 10000000 150b5b06fb7SYork Sun #define CONFIG_ENV_SPI_MODE 0 151b5b06fb7SYork Sun #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 152b5b06fb7SYork Sun #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 153b5b06fb7SYork Sun #define CONFIG_ENV_SECT_SIZE 0x10000 154b5b06fb7SYork Sun #elif defined(CONFIG_SDCARD) 155b5b06fb7SYork Sun #define CONFIG_SYS_EXTRA_ENV_RELOC 156b5b06fb7SYork Sun #define CONFIG_ENV_IS_IN_MMC 157b5b06fb7SYork Sun #define CONFIG_SYS_MMC_ENV_DEV 0 158b5b06fb7SYork Sun #define CONFIG_ENV_SIZE 0x2000 159b5b06fb7SYork Sun #define CONFIG_ENV_OFFSET (512 * 1097) 160b5b06fb7SYork Sun #elif defined(CONFIG_NAND) 161b5b06fb7SYork Sun #define CONFIG_SYS_EXTRA_ENV_RELOC 162b5b06fb7SYork Sun #define CONFIG_ENV_IS_IN_NAND 163c5dfe6ecSPrabhakar Kushwaha #define CONFIG_ENV_SIZE 0x2000 164c5dfe6ecSPrabhakar Kushwaha #define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE) 1655870fe44SLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 1665870fe44SLiu Gang #define CONFIG_ENV_IS_IN_REMOTE 1675870fe44SLiu Gang #define CONFIG_ENV_ADDR 0xffe20000 1685870fe44SLiu Gang #define CONFIG_ENV_SIZE 0x2000 1695870fe44SLiu Gang #elif defined(CONFIG_ENV_IS_NOWHERE) 1705870fe44SLiu Gang #define CONFIG_ENV_SIZE 0x2000 171b5b06fb7SYork Sun #else 172b5b06fb7SYork Sun #define CONFIG_ENV_IS_IN_FLASH 173b5b06fb7SYork Sun #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 174b5b06fb7SYork Sun #define CONFIG_ENV_SIZE 0x2000 175b5b06fb7SYork Sun #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 176b5b06fb7SYork Sun #endif 177b5b06fb7SYork Sun 178b5b06fb7SYork Sun #ifndef __ASSEMBLY__ 179b5b06fb7SYork Sun unsigned long get_board_sys_clk(void); 180b5b06fb7SYork Sun unsigned long get_board_ddr_clk(void); 181b5b06fb7SYork Sun #endif 182b5b06fb7SYork Sun #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */ 183b5b06fb7SYork Sun #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() 184b5b06fb7SYork Sun 185b5b06fb7SYork Sun /* 186b5b06fb7SYork Sun * These can be toggled for performance analysis, otherwise use default. 187b5b06fb7SYork Sun */ 188b5b06fb7SYork Sun #define CONFIG_SYS_CACHE_STASHING 189b5b06fb7SYork Sun #define CONFIG_BTB /* toggle branch predition */ 190b5b06fb7SYork Sun #define CONFIG_DDR_ECC 191b5b06fb7SYork Sun #ifdef CONFIG_DDR_ECC 192b5b06fb7SYork Sun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 193b5b06fb7SYork Sun #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 194b5b06fb7SYork Sun #endif 195b5b06fb7SYork Sun 196b5b06fb7SYork Sun #define CONFIG_ENABLE_36BIT_PHYS 197b5b06fb7SYork Sun 198b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT 199b5b06fb7SYork Sun #define CONFIG_ADDR_MAP 200b5b06fb7SYork Sun #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 201b5b06fb7SYork Sun #endif 202b5b06fb7SYork Sun 203b5b06fb7SYork Sun #if 0 204b5b06fb7SYork Sun #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */ 205b5b06fb7SYork Sun #endif 206b5b06fb7SYork Sun #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 207b5b06fb7SYork Sun #define CONFIG_SYS_MEMTEST_END 0x00400000 208b5b06fb7SYork Sun #define CONFIG_SYS_ALT_MEMTEST 209b5b06fb7SYork Sun #define CONFIG_PANIC_HANG /* do not reset board on panic */ 210b5b06fb7SYork Sun 211b5b06fb7SYork Sun /* 212b5b06fb7SYork Sun * Config the L3 Cache as L3 SRAM 213b5b06fb7SYork Sun */ 214c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000 215c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_L3_SIZE 256 << 10 216c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024) 217c5dfe6ecSPrabhakar Kushwaha #ifdef CONFIG_NAND 218c5dfe6ecSPrabhakar Kushwaha #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024) 219c5dfe6ecSPrabhakar Kushwaha #endif 220c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024) 221c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10) 222c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024) 223c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10) 224b5b06fb7SYork Sun 225b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT 226b5b06fb7SYork Sun #define CONFIG_SYS_DCSRBAR 0xf0000000 227b5b06fb7SYork Sun #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 228b5b06fb7SYork Sun #endif 229b5b06fb7SYork Sun 230b5b06fb7SYork Sun /* EEPROM */ 2311de271b4SShaveta Leekha #define CONFIG_ID_EEPROM 232b5b06fb7SYork Sun #define CONFIG_SYS_I2C_EEPROM_NXID 233b5b06fb7SYork Sun #define CONFIG_SYS_EEPROM_BUS_NUM 0 234b5b06fb7SYork Sun #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 235b5b06fb7SYork Sun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 236b5b06fb7SYork Sun #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 237b5b06fb7SYork Sun #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 238b5b06fb7SYork Sun 239b5b06fb7SYork Sun /* 240b5b06fb7SYork Sun * DDR Setup 241b5b06fb7SYork Sun */ 242b5b06fb7SYork Sun #define CONFIG_VERY_BIG_RAM 243b5b06fb7SYork Sun #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 244b5b06fb7SYork Sun #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 245b5b06fb7SYork Sun 246b5b06fb7SYork Sun /* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */ 247b5b06fb7SYork Sun #define CONFIG_DIMM_SLOTS_PER_CTLR 1 248b5b06fb7SYork Sun #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR) 249b5b06fb7SYork Sun 250b5b06fb7SYork Sun #define CONFIG_DDR_SPD 251b5b06fb7SYork Sun #define CONFIG_SYS_DDR_RAW_TIMING 2525614e71bSYork Sun #define CONFIG_SYS_FSL_DDR3 253c5dfe6ecSPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD 254b5b06fb7SYork Sun #define CONFIG_FSL_DDR_INTERACTIVE 255c5dfe6ecSPrabhakar Kushwaha #endif 256b5b06fb7SYork Sun 257b5b06fb7SYork Sun #define CONFIG_SYS_SPD_BUS_NUM 0 258b5b06fb7SYork Sun #define SPD_EEPROM_ADDRESS1 0x51 259b5b06fb7SYork Sun #define SPD_EEPROM_ADDRESS2 0x53 260b5b06fb7SYork Sun 261b5b06fb7SYork Sun #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 262b5b06fb7SYork Sun #define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */ 263b5b06fb7SYork Sun 264b5b06fb7SYork Sun /* 265b5b06fb7SYork Sun * IFC Definitions 266b5b06fb7SYork Sun */ 267b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_BASE 0xe0000000 268b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT 269b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) 270b5b06fb7SYork Sun #else 271b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 272b5b06fb7SYork Sun #endif 273b5b06fb7SYork Sun 274b5b06fb7SYork Sun #define CONFIG_SYS_NOR0_CSPR_EXT (0xf) 275b5b06fb7SYork Sun #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \ 276b5b06fb7SYork Sun + 0x8000000) | \ 277b5b06fb7SYork Sun CSPR_PORT_SIZE_16 | \ 278b5b06fb7SYork Sun CSPR_MSEL_NOR | \ 279b5b06fb7SYork Sun CSPR_V) 280b5b06fb7SYork Sun #define CONFIG_SYS_NOR1_CSPR_EXT (0xf) 281b5b06fb7SYork Sun #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 282b5b06fb7SYork Sun CSPR_PORT_SIZE_16 | \ 283b5b06fb7SYork Sun CSPR_MSEL_NOR | \ 284b5b06fb7SYork Sun CSPR_V) 285b5b06fb7SYork Sun #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024) 286b5b06fb7SYork Sun /* NOR Flash Timing Params */ 287b5b06fb7SYork Sun #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(4) 288b5b06fb7SYork Sun #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x01) | \ 2894d0e6e0dSPrabhakar Kushwaha FTIM0_NOR_TEADC(0x04) | \ 290b5b06fb7SYork Sun FTIM0_NOR_TEAHC(0x20)) 291b5b06fb7SYork Sun #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 292b5b06fb7SYork Sun FTIM1_NOR_TRAD_NOR(0x1A) |\ 293b5b06fb7SYork Sun FTIM1_NOR_TSEQRAD_NOR(0x13)) 294b5b06fb7SYork Sun #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x01) | \ 295b5b06fb7SYork Sun FTIM2_NOR_TCH(0x0E) | \ 296b5b06fb7SYork Sun FTIM2_NOR_TWPH(0x0E) | \ 297b5b06fb7SYork Sun FTIM2_NOR_TWP(0x1c)) 298b5b06fb7SYork Sun #define CONFIG_SYS_NOR_FTIM3 0x0 299b5b06fb7SYork Sun 300b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_QUIET_TEST 301b5b06fb7SYork Sun #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 302b5b06fb7SYork Sun 303b5b06fb7SYork Sun #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 304b5b06fb7SYork Sun #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 305b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 306b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 307b5b06fb7SYork Sun 308b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_EMPTY_INFO 309b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \ 310b5b06fb7SYork Sun + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS} 311b5b06fb7SYork Sun 312b5b06fb7SYork Sun #define CONFIG_FSL_QIXIS /* use common QIXIS code */ 313b5b06fb7SYork Sun #define CONFIG_FSL_QIXIS_V2 314b5b06fb7SYork Sun #define QIXIS_BASE 0xffdf0000 315b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT 316b5b06fb7SYork Sun #define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE) 317b5b06fb7SYork Sun #else 318b5b06fb7SYork Sun #define QIXIS_BASE_PHYS QIXIS_BASE 319b5b06fb7SYork Sun #endif 320b5b06fb7SYork Sun #define QIXIS_LBMAP_SWITCH 0x01 321b5b06fb7SYork Sun #define QIXIS_LBMAP_MASK 0x0f 322b5b06fb7SYork Sun #define QIXIS_LBMAP_SHIFT 0 323b5b06fb7SYork Sun #define QIXIS_LBMAP_DFLTBANK 0x00 324b5b06fb7SYork Sun #define QIXIS_LBMAP_ALTBANK 0x02 325b5b06fb7SYork Sun #define QIXIS_RST_CTL_RESET 0x31 326b5b06fb7SYork Sun #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20 327b5b06fb7SYork Sun #define QIXIS_RCFG_CTL_RECONFIG_START 0x21 328b5b06fb7SYork Sun #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08 329b5b06fb7SYork Sun 330b5b06fb7SYork Sun #define CONFIG_SYS_CSPR3_EXT (0xf) 331b5b06fb7SYork Sun #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \ 332b5b06fb7SYork Sun | CSPR_PORT_SIZE_8 \ 333b5b06fb7SYork Sun | CSPR_MSEL_GPCM \ 334b5b06fb7SYork Sun | CSPR_V) 335b5b06fb7SYork Sun #define CONFIG_SYS_AMASK3 IFC_AMASK(4 * 1024) 336b5b06fb7SYork Sun #define CONFIG_SYS_CSOR3 0x0 337b5b06fb7SYork Sun /* QIXIS Timing parameters for IFC CS3 */ 338b5b06fb7SYork Sun #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 339b5b06fb7SYork Sun FTIM0_GPCM_TEADC(0x0e) | \ 340b5b06fb7SYork Sun FTIM0_GPCM_TEAHC(0x0e)) 341b5b06fb7SYork Sun #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ 342b5b06fb7SYork Sun FTIM1_GPCM_TRAD(0x1f)) 343b5b06fb7SYork Sun #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ 344de519163SShaohui Xie FTIM2_GPCM_TCH(0x8) | \ 345b5b06fb7SYork Sun FTIM2_GPCM_TWP(0x1f)) 346b5b06fb7SYork Sun #define CONFIG_SYS_CS3_FTIM3 0x0 347b5b06fb7SYork Sun 348b5b06fb7SYork Sun /* NAND Flash on IFC */ 349b5b06fb7SYork Sun #define CONFIG_NAND_FSL_IFC 350ab13ad58SYork Sun #define CONFIG_SYS_NAND_MAX_ECCPOS 256 351ab13ad58SYork Sun #define CONFIG_SYS_NAND_MAX_OOBFREE 2 352b5b06fb7SYork Sun #define CONFIG_SYS_NAND_BASE 0xff800000 353b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT 354b5b06fb7SYork Sun #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE) 355b5b06fb7SYork Sun #else 356b5b06fb7SYork Sun #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 357b5b06fb7SYork Sun #endif 358b5b06fb7SYork Sun 359b5b06fb7SYork Sun #define CONFIG_SYS_NAND_CSPR_EXT (0xf) 360b5b06fb7SYork Sun #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 361b5b06fb7SYork Sun | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ 362b5b06fb7SYork Sun | CSPR_MSEL_NAND /* MSEL = NAND */ \ 363b5b06fb7SYork Sun | CSPR_V) 364b5b06fb7SYork Sun #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024) 365b5b06fb7SYork Sun 366b5b06fb7SYork Sun #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 367b5b06fb7SYork Sun | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 368b5b06fb7SYork Sun | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 369b5b06fb7SYork Sun | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \ 370b5b06fb7SYork Sun | CSOR_NAND_PGS_2K /* Page Size = 2K */ \ 371b5b06fb7SYork Sun | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \ 372b5b06fb7SYork Sun | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ 373b5b06fb7SYork Sun 374b5b06fb7SYork Sun #define CONFIG_SYS_NAND_ONFI_DETECTION 375b5b06fb7SYork Sun 376b5b06fb7SYork Sun /* ONFI NAND Flash mode0 Timing Params */ 377b5b06fb7SYork Sun #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \ 378b5b06fb7SYork Sun FTIM0_NAND_TWP(0x18) | \ 379b5b06fb7SYork Sun FTIM0_NAND_TWCHT(0x07) | \ 380b5b06fb7SYork Sun FTIM0_NAND_TWH(0x0a)) 381b5b06fb7SYork Sun #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 382b5b06fb7SYork Sun FTIM1_NAND_TWBE(0x39) | \ 383b5b06fb7SYork Sun FTIM1_NAND_TRR(0x0e) | \ 384b5b06fb7SYork Sun FTIM1_NAND_TRP(0x18)) 385b5b06fb7SYork Sun #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ 386b5b06fb7SYork Sun FTIM2_NAND_TREH(0x0a) | \ 387b5b06fb7SYork Sun FTIM2_NAND_TWHRE(0x1e)) 388b5b06fb7SYork Sun #define CONFIG_SYS_NAND_FTIM3 0x0 389b5b06fb7SYork Sun 390b5b06fb7SYork Sun #define CONFIG_SYS_NAND_DDR_LAW 11 391b5b06fb7SYork Sun 392b5b06fb7SYork Sun #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 393b5b06fb7SYork Sun #define CONFIG_SYS_MAX_NAND_DEVICE 1 394b5b06fb7SYork Sun #define CONFIG_CMD_NAND 395b5b06fb7SYork Sun 396b5b06fb7SYork Sun #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 397b5b06fb7SYork Sun 398b5b06fb7SYork Sun #if defined(CONFIG_NAND) 399b5b06fb7SYork Sun #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 400b5b06fb7SYork Sun #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 401b5b06fb7SYork Sun #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 402b5b06fb7SYork Sun #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 403b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 404b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 405b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 406b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 407b5b06fb7SYork Sun #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT 408b5b06fb7SYork Sun #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR 409b5b06fb7SYork Sun #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK 410b5b06fb7SYork Sun #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR 411b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0 412b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1 413b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2 414b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3 415b5b06fb7SYork Sun #else 416b5b06fb7SYork Sun #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 417b5b06fb7SYork Sun #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR 418b5b06fb7SYork Sun #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 419b5b06fb7SYork Sun #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 420b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 421b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 422b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 423b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 424b5b06fb7SYork Sun #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT 425b5b06fb7SYork Sun #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR 426b5b06fb7SYork Sun #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK 427b5b06fb7SYork Sun #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR 428b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0 429b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1 430b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2 431b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3 432b5b06fb7SYork Sun #endif 433b5b06fb7SYork Sun #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT 434b5b06fb7SYork Sun #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR 435b5b06fb7SYork Sun #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 436b5b06fb7SYork Sun #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 437b5b06fb7SYork Sun #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 438b5b06fb7SYork Sun #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 439b5b06fb7SYork Sun #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 440b5b06fb7SYork Sun #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 441b5b06fb7SYork Sun 442c5dfe6ecSPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD 443c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 444c5dfe6ecSPrabhakar Kushwaha #else 445c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 446c5dfe6ecSPrabhakar Kushwaha #endif 447b5b06fb7SYork Sun 448b5b06fb7SYork Sun #if defined(CONFIG_RAMBOOT_PBL) 449b5b06fb7SYork Sun #define CONFIG_SYS_RAMBOOT 450b5b06fb7SYork Sun #endif 451b5b06fb7SYork Sun 452b5b06fb7SYork Sun #define CONFIG_BOARD_EARLY_INIT_R 453b5b06fb7SYork Sun #define CONFIG_MISC_INIT_R 454b5b06fb7SYork Sun 455b5b06fb7SYork Sun #define CONFIG_HWCONFIG 456b5b06fb7SYork Sun 457b5b06fb7SYork Sun /* define to use L1 as initial stack */ 458b5b06fb7SYork Sun #define CONFIG_L1_INIT_RAM 459b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_LOCK 460b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 461b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT 462b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 463*b3142e2cSYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000 464b5b06fb7SYork Sun /* The assembler doesn't like typecast */ 465b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 466b5b06fb7SYork Sun ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 467b5b06fb7SYork Sun CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 468b5b06fb7SYork Sun #else 469*b3142e2cSYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe03c000 /* Initial L1 address */ 470b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0 471b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS 472b5b06fb7SYork Sun #endif 473b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 474b5b06fb7SYork Sun 475b5b06fb7SYork Sun #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ 476b5b06fb7SYork Sun GENERATED_GBL_DATA_SIZE) 477b5b06fb7SYork Sun #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 478b5b06fb7SYork Sun 4799307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 480b5b06fb7SYork Sun #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024) 481b5b06fb7SYork Sun 482b5b06fb7SYork Sun /* Serial Port - controlled on board with jumper J8 483b5b06fb7SYork Sun * open - index 2 484b5b06fb7SYork Sun * shorted - index 1 485b5b06fb7SYork Sun */ 486b5b06fb7SYork Sun #define CONFIG_CONS_INDEX 1 487b5b06fb7SYork Sun #define CONFIG_SYS_NS16550 488b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_SERIAL 489b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_REG_SIZE 1 490b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 491b5b06fb7SYork Sun 492b5b06fb7SYork Sun #define CONFIG_SYS_BAUDRATE_TABLE \ 493b5b06fb7SYork Sun {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 494b5b06fb7SYork Sun 495b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 496b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 497b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 498b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 499c5dfe6ecSPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD 500b5b06fb7SYork Sun #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* determine from environment */ 501c5dfe6ecSPrabhakar Kushwaha #endif 502b5b06fb7SYork Sun 503b5b06fb7SYork Sun 504b5b06fb7SYork Sun /* Use the HUSH parser */ 505b5b06fb7SYork Sun #define CONFIG_SYS_HUSH_PARSER 506b5b06fb7SYork Sun #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 507b5b06fb7SYork Sun 508b5b06fb7SYork Sun /* pass open firmware flat tree */ 509b5b06fb7SYork Sun #define CONFIG_OF_LIBFDT 510b5b06fb7SYork Sun #define CONFIG_OF_BOARD_SETUP 511b5b06fb7SYork Sun #define CONFIG_OF_STDOUT_VIA_ALIAS 512b5b06fb7SYork Sun 513b5b06fb7SYork Sun /* new uImage format support */ 514b5b06fb7SYork Sun #define CONFIG_FIT 515b5b06fb7SYork Sun #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */ 516b5b06fb7SYork Sun 517b5b06fb7SYork Sun /* I2C */ 51800f792e0SHeiko Schocher #define CONFIG_SYS_I2C 51900f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */ 52000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 /* I2C speed in Hz */ 52100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 52200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED 400000 /* I2C speed in Hz */ 52300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 52400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000 52500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET 0x119000 526b5b06fb7SYork Sun 527b5b06fb7SYork Sun /* 528b5b06fb7SYork Sun * RTC configuration 529b5b06fb7SYork Sun */ 530b5b06fb7SYork Sun #define RTC 531b5b06fb7SYork Sun #define CONFIG_RTC_DS3231 1 532b5b06fb7SYork Sun #define CONFIG_SYS_I2C_RTC_ADDR 0x68 533b5b06fb7SYork Sun 534b5b06fb7SYork Sun /* 535b5b06fb7SYork Sun * RapidIO 536b5b06fb7SYork Sun */ 537b5b06fb7SYork Sun #ifdef CONFIG_SYS_SRIO 538b5b06fb7SYork Sun #ifdef CONFIG_SRIO1 539b5b06fb7SYork Sun #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000 540b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT 541b5b06fb7SYork Sun #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull 542b5b06fb7SYork Sun #else 543b5b06fb7SYork Sun #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000 544b5b06fb7SYork Sun #endif 545b5b06fb7SYork Sun #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */ 546b5b06fb7SYork Sun #endif 547b5b06fb7SYork Sun 548b5b06fb7SYork Sun #ifdef CONFIG_SRIO2 549b5b06fb7SYork Sun #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000 550b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT 551b5b06fb7SYork Sun #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull 552b5b06fb7SYork Sun #else 553b5b06fb7SYork Sun #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000 554b5b06fb7SYork Sun #endif 555b5b06fb7SYork Sun #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */ 556b5b06fb7SYork Sun #endif 557b5b06fb7SYork Sun #endif 558b5b06fb7SYork Sun 559b5b06fb7SYork Sun /* 560b5b06fb7SYork Sun * for slave u-boot IMAGE instored in master memory space, 561b5b06fb7SYork Sun * PHYS must be aligned based on the SIZE 562b5b06fb7SYork Sun */ 563e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull 564e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull 565e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */ 566e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull 567b5b06fb7SYork Sun /* 568b5b06fb7SYork Sun * for slave UCODE and ENV instored in master memory space, 569b5b06fb7SYork Sun * PHYS must be aligned based on the SIZE 570b5b06fb7SYork Sun */ 571e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull 572b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull 573b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */ 574b5b06fb7SYork Sun 575b5b06fb7SYork Sun /* slave core release by master*/ 576b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4 577b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */ 578b5b06fb7SYork Sun 579b5b06fb7SYork Sun /* 580b5b06fb7SYork Sun * SRIO_PCIE_BOOT - SLAVE 581b5b06fb7SYork Sun */ 582b5b06fb7SYork Sun #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 583b5b06fb7SYork Sun #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000 584b5b06fb7SYork Sun #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \ 585b5b06fb7SYork Sun (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR) 586b5b06fb7SYork Sun #endif 587b5b06fb7SYork Sun 588b5b06fb7SYork Sun /* 589b5b06fb7SYork Sun * eSPI - Enhanced SPI 590b5b06fb7SYork Sun */ 591b5b06fb7SYork Sun #define CONFIG_FSL_ESPI 592b5b06fb7SYork Sun #define CONFIG_SPI_FLASH_SST 593b5b06fb7SYork Sun #define CONFIG_CMD_SF 594b5b06fb7SYork Sun #define CONFIG_SF_DEFAULT_SPEED 10000000 595b5b06fb7SYork Sun #define CONFIG_SF_DEFAULT_MODE 0 596b5b06fb7SYork Sun 597b5b06fb7SYork Sun /* 5986eaeba23SShaveta Leekha * MAPLE 5996eaeba23SShaveta Leekha */ 6006eaeba23SShaveta Leekha #ifdef CONFIG_PHYS_64BIT 6016eaeba23SShaveta Leekha #define CONFIG_SYS_MAPLE_MEM_PHYS 0xFA0000000ull 6026eaeba23SShaveta Leekha #else 6036eaeba23SShaveta Leekha #define CONFIG_SYS_MAPLE_MEM_PHYS 0xA0000000 6046eaeba23SShaveta Leekha #endif 6056eaeba23SShaveta Leekha 6066eaeba23SShaveta Leekha /* 607b5b06fb7SYork Sun * General PCI 608b5b06fb7SYork Sun * Memory space is mapped 1-1, but I/O space must start from 0. 609b5b06fb7SYork Sun */ 610b5b06fb7SYork Sun 611b5b06fb7SYork Sun /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 612b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 613b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT 614b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 615b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 616b5b06fb7SYork Sun #else 617b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 618b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000 619b5b06fb7SYork Sun #endif 620b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 621b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 622b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 623b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT 624b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 625b5b06fb7SYork Sun #else 626b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000 627b5b06fb7SYork Sun #endif 628b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 629b5b06fb7SYork Sun 630b5b06fb7SYork Sun /* Qman/Bman */ 631b5b06fb7SYork Sun #ifndef CONFIG_NOBQFMAN 632b5b06fb7SYork Sun #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 633b5b06fb7SYork Sun #define CONFIG_SYS_BMAN_NUM_PORTALS 25 634b5b06fb7SYork Sun #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 635b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT 636b5b06fb7SYork Sun #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 637b5b06fb7SYork Sun #else 638b5b06fb7SYork Sun #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE 639b5b06fb7SYork Sun #endif 640b5b06fb7SYork Sun #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000 6413fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000 6423fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000 6433fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE 6443fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 6453fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \ 6463fa66db4SJeffrey Ladouceur CONFIG_SYS_BMAN_CENA_SIZE) 6473fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 6483fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08 649b5b06fb7SYork Sun #define CONFIG_SYS_QMAN_NUM_PORTALS 25 650b5b06fb7SYork Sun #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000 651b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT 652b5b06fb7SYork Sun #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull 653b5b06fb7SYork Sun #else 654b5b06fb7SYork Sun #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE 655b5b06fb7SYork Sun #endif 656b5b06fb7SYork Sun #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000 6573fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000 6583fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000 6593fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE 6603fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 6613fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \ 6623fa66db4SJeffrey Ladouceur CONFIG_SYS_QMAN_CENA_SIZE) 6633fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 6643fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08 665b5b06fb7SYork Sun 666b5b06fb7SYork Sun #define CONFIG_SYS_DPAA_FMAN 667b5b06fb7SYork Sun 6680795eff3SMinghuan Lian #define CONFIG_SYS_DPAA_RMAN 6690795eff3SMinghuan Lian 670b5b06fb7SYork Sun /* Default address of microcode for the Linux Fman driver */ 671b5b06fb7SYork Sun #if defined(CONFIG_SPIFLASH) 672b5b06fb7SYork Sun /* 673b5b06fb7SYork Sun * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 674b5b06fb7SYork Sun * env, so we got 0x110000. 675b5b06fb7SYork Sun */ 676b5b06fb7SYork Sun #define CONFIG_SYS_QE_FW_IN_SPIFLASH 677dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0x110000 678b5b06fb7SYork Sun #elif defined(CONFIG_SDCARD) 679b5b06fb7SYork Sun /* 680b5b06fb7SYork Sun * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 681b5b06fb7SYork Sun * about 545KB (1089 blocks), Env is stored after the image, and the env size is 682b5b06fb7SYork Sun * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130. 683b5b06fb7SYork Sun */ 684b5b06fb7SYork Sun #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 685dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR (512 * 1130) 686b5b06fb7SYork Sun #elif defined(CONFIG_NAND) 687b5b06fb7SYork Sun #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 688c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_FMAN_FW_ADDR (13 * CONFIG_SYS_NAND_BLOCK_SIZE) 6895870fe44SLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 6905870fe44SLiu Gang /* 6915870fe44SLiu Gang * Slave has no ucode locally, it can fetch this from remote. When implementing 6925870fe44SLiu Gang * in two corenet boards, slave's ucode could be stored in master's memory 6935870fe44SLiu Gang * space, the address can be mapped from slave TLB->slave LAW-> 6945870fe44SLiu Gang * slave SRIO or PCIE outbound window->master inbound window-> 6955870fe44SLiu Gang * master LAW->the ucode address in master's memory space. 6965870fe44SLiu Gang */ 6975870fe44SLiu Gang #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE 698dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000 699b5b06fb7SYork Sun #else 700b5b06fb7SYork Sun #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 701dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000 702b5b06fb7SYork Sun #endif 703b5b06fb7SYork Sun #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 704b5b06fb7SYork Sun #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 705b5b06fb7SYork Sun #endif /* CONFIG_NOBQFMAN */ 706b5b06fb7SYork Sun 707b5b06fb7SYork Sun #ifdef CONFIG_SYS_DPAA_FMAN 708b5b06fb7SYork Sun #define CONFIG_FMAN_ENET 709b5b06fb7SYork Sun #define CONFIG_PHYLIB_10G 710b5b06fb7SYork Sun #define CONFIG_PHY_VITESSE 711b5b06fb7SYork Sun #define CONFIG_PHY_TERANETICS 712b5b06fb7SYork Sun #define SGMII_CARD_PORT1_PHY_ADDR 0x1C 713b5b06fb7SYork Sun #define SGMII_CARD_PORT2_PHY_ADDR 0x10 714b5b06fb7SYork Sun #define SGMII_CARD_PORT3_PHY_ADDR 0x1E 715b5b06fb7SYork Sun #define SGMII_CARD_PORT4_PHY_ADDR 0x11 716b5b06fb7SYork Sun #endif 717b5b06fb7SYork Sun 718b5b06fb7SYork Sun #ifdef CONFIG_PCI 719842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 720b5b06fb7SYork Sun #define CONFIG_PCI_PNP /* do pci plug-and-play */ 721b5b06fb7SYork Sun 722b5b06fb7SYork Sun #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 723b5b06fb7SYork Sun #define CONFIG_DOS_PARTITION 724b5b06fb7SYork Sun #endif /* CONFIG_PCI */ 725b5b06fb7SYork Sun 726b5b06fb7SYork Sun #ifdef CONFIG_FMAN_ENET 727f1d8074cSShaveta Leekha #define CONFIG_SYS_FM1_ONBOARD_PHY1_ADDR 0x10 728f1d8074cSShaveta Leekha #define CONFIG_SYS_FM1_ONBOARD_PHY2_ADDR 0x11 72916d88f41SSuresh Gupta 73016d88f41SSuresh Gupta /*B4860 QDS AMC2PEX-2S default PHY_ADDR */ 73116d88f41SSuresh Gupta #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0x7 /*SLOT 1*/ 73216d88f41SSuresh Gupta #define CONFIG_SYS_FM1_10GEC2_PHY_ADDR 0x6 /*SLOT 2*/ 73316d88f41SSuresh Gupta 734b5b06fb7SYork Sun 735b5b06fb7SYork Sun #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c 736b5b06fb7SYork Sun #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d 737b5b06fb7SYork Sun #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e 738b5b06fb7SYork Sun #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f 739b5b06fb7SYork Sun 740b5b06fb7SYork Sun #define CONFIG_MII /* MII PHY management */ 741b5b06fb7SYork Sun #define CONFIG_ETHPRIME "FM1@DTSEC1" 742b5b06fb7SYork Sun #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 743b5b06fb7SYork Sun #endif 744b5b06fb7SYork Sun 745b24f6d40SShaohui Xie #define CONFIG_SYS_FSL_B4860QDS_XFI_ERR 746b24f6d40SShaohui Xie 747b5b06fb7SYork Sun /* 748b5b06fb7SYork Sun * Environment 749b5b06fb7SYork Sun */ 750b5b06fb7SYork Sun #define CONFIG_LOADS_ECHO /* echo on for serial download */ 751b5b06fb7SYork Sun #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 752b5b06fb7SYork Sun 753b5b06fb7SYork Sun /* 754b5b06fb7SYork Sun * Command line configuration. 755b5b06fb7SYork Sun */ 756b5b06fb7SYork Sun #define CONFIG_CMD_DATE 757b5b06fb7SYork Sun #define CONFIG_CMD_DHCP 758b5b06fb7SYork Sun #define CONFIG_CMD_EEPROM 759b5b06fb7SYork Sun #define CONFIG_CMD_ELF 760b5b06fb7SYork Sun #define CONFIG_CMD_ERRATA 761b5b06fb7SYork Sun #define CONFIG_CMD_GREPENV 762b5b06fb7SYork Sun #define CONFIG_CMD_IRQ 763b5b06fb7SYork Sun #define CONFIG_CMD_I2C 764b5b06fb7SYork Sun #define CONFIG_CMD_MII 765b5b06fb7SYork Sun #define CONFIG_CMD_PING 766b5b06fb7SYork Sun #define CONFIG_CMD_REGINFO 767b5b06fb7SYork Sun 768b5b06fb7SYork Sun #ifdef CONFIG_PCI 769b5b06fb7SYork Sun #define CONFIG_CMD_PCI 770b5b06fb7SYork Sun #endif 771b5b06fb7SYork Sun 772737537efSRuchika Gupta /* Hash command with SHA acceleration supported in hardware */ 773737537efSRuchika Gupta #ifdef CONFIG_FSL_CAAM 774737537efSRuchika Gupta #define CONFIG_CMD_HASH 775737537efSRuchika Gupta #define CONFIG_SHA_HW_ACCEL 776737537efSRuchika Gupta #endif 777737537efSRuchika Gupta 778b5b06fb7SYork Sun /* 779b5b06fb7SYork Sun * USB 780b5b06fb7SYork Sun */ 781b5b06fb7SYork Sun #define CONFIG_HAS_FSL_DR_USB 782b5b06fb7SYork Sun 783b5b06fb7SYork Sun #ifdef CONFIG_HAS_FSL_DR_USB 784b5b06fb7SYork Sun #define CONFIG_USB_EHCI 785b5b06fb7SYork Sun 786b5b06fb7SYork Sun #ifdef CONFIG_USB_EHCI 787b5b06fb7SYork Sun #define CONFIG_CMD_USB 788b5b06fb7SYork Sun #define CONFIG_USB_STORAGE 789b5b06fb7SYork Sun #define CONFIG_USB_EHCI_FSL 790b5b06fb7SYork Sun #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 791b5b06fb7SYork Sun #define CONFIG_CMD_EXT2 792b5b06fb7SYork Sun #endif 793b5b06fb7SYork Sun #endif 794b5b06fb7SYork Sun 795b5b06fb7SYork Sun /* 796b5b06fb7SYork Sun * Miscellaneous configurable options 797b5b06fb7SYork Sun */ 798b5b06fb7SYork Sun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 799b5b06fb7SYork Sun #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 800b5b06fb7SYork Sun #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 801b5b06fb7SYork Sun #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 802b5b06fb7SYork Sun #ifdef CONFIG_CMD_KGDB 803b5b06fb7SYork Sun #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 804b5b06fb7SYork Sun #else 805b5b06fb7SYork Sun #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 806b5b06fb7SYork Sun #endif 807b5b06fb7SYork Sun #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 808b5b06fb7SYork Sun #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 809b5b06fb7SYork Sun #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */ 810b5b06fb7SYork Sun 811b5b06fb7SYork Sun /* 812b5b06fb7SYork Sun * For booting Linux, the board info and command line data 813b5b06fb7SYork Sun * have to be in the first 64 MB of memory, since this is 814b5b06fb7SYork Sun * the maximum mapped by the Linux kernel during initialization. 815b5b06fb7SYork Sun */ 816b5b06fb7SYork Sun #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/ 817b5b06fb7SYork Sun #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 818b5b06fb7SYork Sun 819b5b06fb7SYork Sun #ifdef CONFIG_CMD_KGDB 820b5b06fb7SYork Sun #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 821b5b06fb7SYork Sun #endif 822b5b06fb7SYork Sun 823b5b06fb7SYork Sun /* 824b5b06fb7SYork Sun * Environment Configuration 825b5b06fb7SYork Sun */ 826b5b06fb7SYork Sun #define CONFIG_ROOTPATH "/opt/nfsroot" 827b5b06fb7SYork Sun #define CONFIG_BOOTFILE "uImage" 828b5b06fb7SYork Sun #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/ 829b5b06fb7SYork Sun 830b5b06fb7SYork Sun /* default location for tftp and bootm */ 831b5b06fb7SYork Sun #define CONFIG_LOADADDR 1000000 832b5b06fb7SYork Sun 833b5b06fb7SYork Sun #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 834b5b06fb7SYork Sun 835b5b06fb7SYork Sun #define CONFIG_BAUDRATE 115200 836b5b06fb7SYork Sun 837b5b06fb7SYork Sun #define __USB_PHY_TYPE ulpi 838b5b06fb7SYork Sun 83938e0e153SShaveta Leekha #ifdef CONFIG_PPC_B4860 84038e0e153SShaveta Leekha #define HWCONFIG "hwconfig=fsl_ddr:ctlr_intlv=null," \ 841b5b06fb7SYork Sun "bank_intlv=cs0_cs1;" \ 84238e0e153SShaveta Leekha "en_cpc:cpc2;" 84338e0e153SShaveta Leekha #else 84438e0e153SShaveta Leekha #define HWCONFIG "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=cs0_cs1;" 84538e0e153SShaveta Leekha #endif 84638e0e153SShaveta Leekha 84738e0e153SShaveta Leekha #define CONFIG_EXTRA_ENV_SETTINGS \ 84838e0e153SShaveta Leekha HWCONFIG \ 849b5b06fb7SYork Sun "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\ 850b5b06fb7SYork Sun "netdev=eth0\0" \ 851b5b06fb7SYork Sun "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 852b5b06fb7SYork Sun "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 853b5b06fb7SYork Sun "tftpflash=tftpboot $loadaddr $uboot && " \ 854b5b06fb7SYork Sun "protect off $ubootaddr +$filesize && " \ 855b5b06fb7SYork Sun "erase $ubootaddr +$filesize && " \ 856b5b06fb7SYork Sun "cp.b $loadaddr $ubootaddr $filesize && " \ 857b5b06fb7SYork Sun "protect on $ubootaddr +$filesize && " \ 858b5b06fb7SYork Sun "cmp.b $loadaddr $ubootaddr $filesize\0" \ 859b5b06fb7SYork Sun "consoledev=ttyS0\0" \ 860b5b06fb7SYork Sun "ramdiskaddr=2000000\0" \ 861b5b06fb7SYork Sun "ramdiskfile=b4860qds/ramdisk.uboot\0" \ 862b5b06fb7SYork Sun "fdtaddr=c00000\0" \ 863b5b06fb7SYork Sun "fdtfile=b4860qds/b4860qds.dtb\0" \ 8643246584dSKim Phillips "bdev=sda3\0" 865b5b06fb7SYork Sun 866b5b06fb7SYork Sun /* For emulation this causes u-boot to jump to the start of the proof point 867b5b06fb7SYork Sun app code automatically */ 868b5b06fb7SYork Sun #define CONFIG_PROOF_POINTS \ 869b5b06fb7SYork Sun "setenv bootargs root=/dev/$bdev rw " \ 870b5b06fb7SYork Sun "console=$consoledev,$baudrate $othbootargs;" \ 871b5b06fb7SYork Sun "cpu 1 release 0x29000000 - - -;" \ 872b5b06fb7SYork Sun "cpu 2 release 0x29000000 - - -;" \ 873b5b06fb7SYork Sun "cpu 3 release 0x29000000 - - -;" \ 874b5b06fb7SYork Sun "cpu 4 release 0x29000000 - - -;" \ 875b5b06fb7SYork Sun "cpu 5 release 0x29000000 - - -;" \ 876b5b06fb7SYork Sun "cpu 6 release 0x29000000 - - -;" \ 877b5b06fb7SYork Sun "cpu 7 release 0x29000000 - - -;" \ 878b5b06fb7SYork Sun "go 0x29000000" 879b5b06fb7SYork Sun 880b5b06fb7SYork Sun #define CONFIG_HVBOOT \ 881b5b06fb7SYork Sun "setenv bootargs config-addr=0x60000000; " \ 882b5b06fb7SYork Sun "bootm 0x01000000 - 0x00f00000" 883b5b06fb7SYork Sun 884b5b06fb7SYork Sun #define CONFIG_ALU \ 885b5b06fb7SYork Sun "setenv bootargs root=/dev/$bdev rw " \ 886b5b06fb7SYork Sun "console=$consoledev,$baudrate $othbootargs;" \ 887b5b06fb7SYork Sun "cpu 1 release 0x01000000 - - -;" \ 888b5b06fb7SYork Sun "cpu 2 release 0x01000000 - - -;" \ 889b5b06fb7SYork Sun "cpu 3 release 0x01000000 - - -;" \ 890b5b06fb7SYork Sun "cpu 4 release 0x01000000 - - -;" \ 891b5b06fb7SYork Sun "cpu 5 release 0x01000000 - - -;" \ 892b5b06fb7SYork Sun "cpu 6 release 0x01000000 - - -;" \ 893b5b06fb7SYork Sun "cpu 7 release 0x01000000 - - -;" \ 894b5b06fb7SYork Sun "go 0x01000000" 895b5b06fb7SYork Sun 896b5b06fb7SYork Sun #define CONFIG_LINUX \ 897b5b06fb7SYork Sun "setenv bootargs root=/dev/ram rw " \ 898b5b06fb7SYork Sun "console=$consoledev,$baudrate $othbootargs;" \ 899b5b06fb7SYork Sun "setenv ramdiskaddr 0x02000000;" \ 900b5b06fb7SYork Sun "setenv fdtaddr 0x00c00000;" \ 901b5b06fb7SYork Sun "setenv loadaddr 0x1000000;" \ 902b5b06fb7SYork Sun "bootm $loadaddr $ramdiskaddr $fdtaddr" 903b5b06fb7SYork Sun 904b5b06fb7SYork Sun #define CONFIG_HDBOOT \ 905b5b06fb7SYork Sun "setenv bootargs root=/dev/$bdev rw " \ 906b5b06fb7SYork Sun "console=$consoledev,$baudrate $othbootargs;" \ 907b5b06fb7SYork Sun "tftp $loadaddr $bootfile;" \ 908b5b06fb7SYork Sun "tftp $fdtaddr $fdtfile;" \ 909b5b06fb7SYork Sun "bootm $loadaddr - $fdtaddr" 910b5b06fb7SYork Sun 911b5b06fb7SYork Sun #define CONFIG_NFSBOOTCOMMAND \ 912b5b06fb7SYork Sun "setenv bootargs root=/dev/nfs rw " \ 913b5b06fb7SYork Sun "nfsroot=$serverip:$rootpath " \ 914b5b06fb7SYork Sun "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 915b5b06fb7SYork Sun "console=$consoledev,$baudrate $othbootargs;" \ 916b5b06fb7SYork Sun "tftp $loadaddr $bootfile;" \ 917b5b06fb7SYork Sun "tftp $fdtaddr $fdtfile;" \ 918b5b06fb7SYork Sun "bootm $loadaddr - $fdtaddr" 919b5b06fb7SYork Sun 920b5b06fb7SYork Sun #define CONFIG_RAMBOOTCOMMAND \ 921b5b06fb7SYork Sun "setenv bootargs root=/dev/ram rw " \ 922b5b06fb7SYork Sun "console=$consoledev,$baudrate $othbootargs;" \ 923b5b06fb7SYork Sun "tftp $ramdiskaddr $ramdiskfile;" \ 924b5b06fb7SYork Sun "tftp $loadaddr $bootfile;" \ 925b5b06fb7SYork Sun "tftp $fdtaddr $fdtfile;" \ 926b5b06fb7SYork Sun "bootm $loadaddr $ramdiskaddr $fdtaddr" 927b5b06fb7SYork Sun 928b5b06fb7SYork Sun #define CONFIG_BOOTCOMMAND CONFIG_LINUX 929b5b06fb7SYork Sun 930b5b06fb7SYork Sun #include <asm/fsl_secure_boot.h> 931b5b06fb7SYork Sun 932789490b6SRuchika Gupta #ifdef CONFIG_SECURE_BOOT 933789490b6SRuchika Gupta #define CONFIG_CMD_BLOB 934789490b6SRuchika Gupta #endif 935789490b6SRuchika Gupta 936b5b06fb7SYork Sun #endif /* __CONFIG_H */ 937