xref: /rk3399_rockchip-uboot/include/configs/B4860QDS.h (revision 737537ef0c9622114cf1a48208abf048df1b2005)
1b5b06fb7SYork Sun /*
2b5b06fb7SYork Sun  * Copyright 2011-2012 Freescale Semiconductor, Inc.
3b5b06fb7SYork Sun  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
5b5b06fb7SYork Sun  */
6b5b06fb7SYork Sun 
7b5b06fb7SYork Sun #ifndef __CONFIG_H
8b5b06fb7SYork Sun #define __CONFIG_H
9b5b06fb7SYork Sun 
1015672c6dSYork Sun #define CONFIG_SYS_GENERIC_BOARD
1115672c6dSYork Sun #define CONFIG_DISPLAY_BOARDINFO
1215672c6dSYork Sun 
13b5b06fb7SYork Sun /*
14b5b06fb7SYork Sun  * B4860 QDS board configuration file
15b5b06fb7SYork Sun  */
16b5b06fb7SYork Sun #define CONFIG_B4860QDS
17b5b06fb7SYork Sun #define CONFIG_PHYS_64BIT
18b5b06fb7SYork Sun 
19b5b06fb7SYork Sun #ifdef CONFIG_RAMBOOT_PBL
20c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_PBI	$(SRCTREE)/board/freescale/b4860qds/b4_pbi.cfg
21c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_RCW	$(SRCTREE)/board/freescale/b4860qds/b4_rcw.cfg
22c5dfe6ecSPrabhakar Kushwaha #ifndef CONFIG_NAND
23b5b06fb7SYork Sun #define CONFIG_RAMBOOT_TEXT_BASE	CONFIG_SYS_TEXT_BASE
24b5b06fb7SYork Sun #define CONFIG_RESET_VECTOR_ADDRESS	0xfffffffc
25c5dfe6ecSPrabhakar Kushwaha #else
26c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
27c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_ENV_SUPPORT
28c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_SERIAL_SUPPORT
29c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_FLUSH_IMAGE
30c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
31c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_LIBGENERIC_SUPPORT
32c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_LIBCOMMON_SUPPORT
33c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_I2C_SUPPORT
34c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
35c5dfe6ecSPrabhakar Kushwaha #define CONFIG_FSL_LAW                 /* Use common FSL init code */
36c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE		0x00201000
37c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_TEXT_BASE		0xFFFD8000
38c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_PAD_TO		0x40000
39c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_MAX_SIZE		0x28000
40c5dfe6ecSPrabhakar Kushwaha #define RESET_VECTOR_OFFSET		0x27FFC
41c5dfe6ecSPrabhakar Kushwaha #define BOOT_PAGE_OFFSET		0x27000
42c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_NAND_SUPPORT
43c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE	(768 << 10)
44c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_DST	0x00200000
45c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_START	0x00200000
46c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_OFFS	(256 << 10)
47c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
48c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_NAND_BOOT
49c5dfe6ecSPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD
50c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_SKIP_RELOCATE
51c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_COMMON_INIT_DDR
52c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
53c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_NO_FLASH
54c5dfe6ecSPrabhakar Kushwaha #endif
55c5dfe6ecSPrabhakar Kushwaha #endif
56b5b06fb7SYork Sun #endif
57b5b06fb7SYork Sun 
585870fe44SLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
595870fe44SLiu Gang /* Set 1M boot space */
605870fe44SLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
615870fe44SLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
625870fe44SLiu Gang 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
635870fe44SLiu Gang #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
645870fe44SLiu Gang #define CONFIG_SYS_NO_FLASH
655870fe44SLiu Gang #endif
665870fe44SLiu Gang 
67b5b06fb7SYork Sun /* High Level Configuration Options */
68b5b06fb7SYork Sun #define CONFIG_BOOKE
69b5b06fb7SYork Sun #define CONFIG_E500			/* BOOKE e500 family */
70b5b06fb7SYork Sun #define CONFIG_E500MC			/* BOOKE e500mc family */
71b5b06fb7SYork Sun #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
72b5b06fb7SYork Sun #define CONFIG_MP			/* support multiple processors */
73b5b06fb7SYork Sun 
74b5b06fb7SYork Sun #ifndef CONFIG_SYS_TEXT_BASE
75e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE	0xeff40000
76b5b06fb7SYork Sun #endif
77b5b06fb7SYork Sun 
78b5b06fb7SYork Sun #ifndef CONFIG_RESET_VECTOR_ADDRESS
79b5b06fb7SYork Sun #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
80b5b06fb7SYork Sun #endif
81b5b06fb7SYork Sun 
82b5b06fb7SYork Sun #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
83b5b06fb7SYork Sun #define CONFIG_SYS_NUM_CPC		CONFIG_NUM_DDR_CONTROLLERS
84b5b06fb7SYork Sun #define CONFIG_FSL_IFC			/* Enable IFC Support */
85*737537efSRuchika Gupta #define CONFIG_FSL_CAAM			/* Enable SEC/CAAM */
86b5b06fb7SYork Sun #define CONFIG_PCI			/* Enable PCI/PCIE */
87b5b06fb7SYork Sun #define CONFIG_PCIE1			/* PCIE controler 1 */
88b5b06fb7SYork Sun #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
89b5b06fb7SYork Sun #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
90b5b06fb7SYork Sun 
91b5b06fb7SYork Sun #ifndef CONFIG_PPC_B4420
92b5b06fb7SYork Sun #define CONFIG_SYS_SRIO
93b5b06fb7SYork Sun #define CONFIG_SRIO1			/* SRIO port 1 */
94b5b06fb7SYork Sun #define CONFIG_SRIO2			/* SRIO port 2 */
953a01799bSLiu Gang #define CONFIG_SRIO_PCIE_BOOT_MASTER
96b5b06fb7SYork Sun #endif
97b5b06fb7SYork Sun 
98b5b06fb7SYork Sun #define CONFIG_FSL_LAW			/* Use common FSL init code */
99b5b06fb7SYork Sun 
100b5b06fb7SYork Sun /* I2C bus multiplexer */
101b5b06fb7SYork Sun #define I2C_MUX_PCA_ADDR                0x77
102b5b06fb7SYork Sun 
103b5b06fb7SYork Sun /* VSC Crossbar switches */
104b5b06fb7SYork Sun #define CONFIG_VSC_CROSSBAR
105b5b06fb7SYork Sun #define I2C_CH_DEFAULT                  0x8
106b5b06fb7SYork Sun #define I2C_CH_VSC3316                  0xc
107b5b06fb7SYork Sun #define I2C_CH_VSC3308                  0xd
108b5b06fb7SYork Sun 
109b5b06fb7SYork Sun #define VSC3316_TX_ADDRESS              0x70
110b5b06fb7SYork Sun #define VSC3316_RX_ADDRESS              0x71
111b5b06fb7SYork Sun #define VSC3308_TX_ADDRESS              0x02
112b5b06fb7SYork Sun #define VSC3308_RX_ADDRESS              0x03
113b5b06fb7SYork Sun 
114cb033741SShaveta Leekha /* IDT clock synthesizers */
115cb033741SShaveta Leekha #define CONFIG_IDT8T49N222A
116cb033741SShaveta Leekha #define I2C_CH_IDT                     0x9
117cb033741SShaveta Leekha 
118cb033741SShaveta Leekha #define IDT_SERDES1_ADDRESS            0x6E
119cb033741SShaveta Leekha #define IDT_SERDES2_ADDRESS            0x6C
120cb033741SShaveta Leekha 
121652e29b4SShaveta Leekha /* Voltage monitor on channel 2*/
122652e29b4SShaveta Leekha #define I2C_MUX_CH_VOL_MONITOR		0xa
123652e29b4SShaveta Leekha #define I2C_VOL_MONITOR_ADDR		0x40
124652e29b4SShaveta Leekha #define I2C_VOL_MONITOR_BUS_V_OFFSET	0x2
125652e29b4SShaveta Leekha #define I2C_VOL_MONITOR_BUS_V_OVF	0x1
126652e29b4SShaveta Leekha #define I2C_VOL_MONITOR_BUS_V_SHIFT	3
127652e29b4SShaveta Leekha 
128652e29b4SShaveta Leekha #define CONFIG_ZM7300
129652e29b4SShaveta Leekha #define I2C_MUX_CH_DPM			0xa
130652e29b4SShaveta Leekha #define I2C_DPM_ADDR			0x28
131652e29b4SShaveta Leekha 
132b5b06fb7SYork Sun #define CONFIG_ENV_OVERWRITE
133b5b06fb7SYork Sun 
134b5b06fb7SYork Sun #ifdef CONFIG_SYS_NO_FLASH
1355870fe44SLiu Gang #if !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL)
136b5b06fb7SYork Sun #define CONFIG_ENV_IS_NOWHERE
1375870fe44SLiu Gang #endif
138b5b06fb7SYork Sun #else
139b5b06fb7SYork Sun #define CONFIG_FLASH_CFI_DRIVER
140b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_CFI
141b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
142b5b06fb7SYork Sun #endif
143b5b06fb7SYork Sun 
144b5b06fb7SYork Sun #if defined(CONFIG_SPIFLASH)
145b5b06fb7SYork Sun #define CONFIG_SYS_EXTRA_ENV_RELOC
146b5b06fb7SYork Sun #define CONFIG_ENV_IS_IN_SPI_FLASH
147b5b06fb7SYork Sun #define CONFIG_ENV_SPI_BUS              0
148b5b06fb7SYork Sun #define CONFIG_ENV_SPI_CS               0
149b5b06fb7SYork Sun #define CONFIG_ENV_SPI_MAX_HZ           10000000
150b5b06fb7SYork Sun #define CONFIG_ENV_SPI_MODE             0
151b5b06fb7SYork Sun #define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
152b5b06fb7SYork Sun #define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
153b5b06fb7SYork Sun #define CONFIG_ENV_SECT_SIZE            0x10000
154b5b06fb7SYork Sun #elif defined(CONFIG_SDCARD)
155b5b06fb7SYork Sun #define CONFIG_SYS_EXTRA_ENV_RELOC
156b5b06fb7SYork Sun #define CONFIG_ENV_IS_IN_MMC
157b5b06fb7SYork Sun #define CONFIG_SYS_MMC_ENV_DEV          0
158b5b06fb7SYork Sun #define CONFIG_ENV_SIZE			0x2000
159b5b06fb7SYork Sun #define CONFIG_ENV_OFFSET		(512 * 1097)
160b5b06fb7SYork Sun #elif defined(CONFIG_NAND)
161b5b06fb7SYork Sun #define CONFIG_SYS_EXTRA_ENV_RELOC
162b5b06fb7SYork Sun #define CONFIG_ENV_IS_IN_NAND
163c5dfe6ecSPrabhakar Kushwaha #define CONFIG_ENV_SIZE			0x2000
164c5dfe6ecSPrabhakar Kushwaha #define CONFIG_ENV_OFFSET		(10 * CONFIG_SYS_NAND_BLOCK_SIZE)
1655870fe44SLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
1665870fe44SLiu Gang #define CONFIG_ENV_IS_IN_REMOTE
1675870fe44SLiu Gang #define CONFIG_ENV_ADDR		0xffe20000
1685870fe44SLiu Gang #define CONFIG_ENV_SIZE		0x2000
1695870fe44SLiu Gang #elif defined(CONFIG_ENV_IS_NOWHERE)
1705870fe44SLiu Gang #define CONFIG_ENV_SIZE		0x2000
171b5b06fb7SYork Sun #else
172b5b06fb7SYork Sun #define CONFIG_ENV_IS_IN_FLASH
173b5b06fb7SYork Sun #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
174b5b06fb7SYork Sun #define CONFIG_ENV_SIZE		0x2000
175b5b06fb7SYork Sun #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
176b5b06fb7SYork Sun #endif
177b5b06fb7SYork Sun 
178b5b06fb7SYork Sun #ifndef __ASSEMBLY__
179b5b06fb7SYork Sun unsigned long get_board_sys_clk(void);
180b5b06fb7SYork Sun unsigned long get_board_ddr_clk(void);
181b5b06fb7SYork Sun #endif
182b5b06fb7SYork Sun #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk() /* sysclk for MPC85xx */
183b5b06fb7SYork Sun #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk()
184b5b06fb7SYork Sun 
185b5b06fb7SYork Sun /*
186b5b06fb7SYork Sun  * These can be toggled for performance analysis, otherwise use default.
187b5b06fb7SYork Sun  */
188b5b06fb7SYork Sun #define CONFIG_SYS_CACHE_STASHING
189b5b06fb7SYork Sun #define CONFIG_BTB			/* toggle branch predition */
190b5b06fb7SYork Sun #define CONFIG_DDR_ECC
191b5b06fb7SYork Sun #ifdef CONFIG_DDR_ECC
192b5b06fb7SYork Sun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
193b5b06fb7SYork Sun #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
194b5b06fb7SYork Sun #endif
195b5b06fb7SYork Sun 
196b5b06fb7SYork Sun #define CONFIG_ENABLE_36BIT_PHYS
197b5b06fb7SYork Sun 
198b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
199b5b06fb7SYork Sun #define CONFIG_ADDR_MAP
200b5b06fb7SYork Sun #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
201b5b06fb7SYork Sun #endif
202b5b06fb7SYork Sun 
203b5b06fb7SYork Sun #if 0
204b5b06fb7SYork Sun #define CONFIG_POST CONFIG_SYS_POST_MEMORY	/* test POST memory test */
205b5b06fb7SYork Sun #endif
206b5b06fb7SYork Sun #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
207b5b06fb7SYork Sun #define CONFIG_SYS_MEMTEST_END		0x00400000
208b5b06fb7SYork Sun #define CONFIG_SYS_ALT_MEMTEST
209b5b06fb7SYork Sun #define CONFIG_PANIC_HANG	/* do not reset board on panic */
210b5b06fb7SYork Sun 
211b5b06fb7SYork Sun /*
212b5b06fb7SYork Sun  *  Config the L3 Cache as L3 SRAM
213b5b06fb7SYork Sun  */
214c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_INIT_L3_ADDR		0xFFFC0000
215c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_L3_SIZE		256 << 10
216c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
217c5dfe6ecSPrabhakar Kushwaha #ifdef CONFIG_NAND
218c5dfe6ecSPrabhakar Kushwaha #define CONFIG_ENV_ADDR			(CONFIG_SPL_GD_ADDR + 4 * 1024)
219c5dfe6ecSPrabhakar Kushwaha #endif
220c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SPL_GD_ADDR + 12 * 1024)
221c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_RELOC_MALLOC_SIZE	(30 << 10)
222c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK		(CONFIG_SPL_GD_ADDR + 64 * 1024)
223c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK_SIZE	(22 << 10)
224b5b06fb7SYork Sun 
225b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
226b5b06fb7SYork Sun #define CONFIG_SYS_DCSRBAR		0xf0000000
227b5b06fb7SYork Sun #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
228b5b06fb7SYork Sun #endif
229b5b06fb7SYork Sun 
230b5b06fb7SYork Sun /* EEPROM */
2311de271b4SShaveta Leekha #define CONFIG_ID_EEPROM
232b5b06fb7SYork Sun #define CONFIG_SYS_I2C_EEPROM_NXID
233b5b06fb7SYork Sun #define CONFIG_SYS_EEPROM_BUS_NUM	0
234b5b06fb7SYork Sun #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
235b5b06fb7SYork Sun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
236b5b06fb7SYork Sun #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
237b5b06fb7SYork Sun #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
238b5b06fb7SYork Sun 
239b5b06fb7SYork Sun /*
240b5b06fb7SYork Sun  * DDR Setup
241b5b06fb7SYork Sun  */
242b5b06fb7SYork Sun #define CONFIG_VERY_BIG_RAM
243b5b06fb7SYork Sun #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
244b5b06fb7SYork Sun #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
245b5b06fb7SYork Sun 
246b5b06fb7SYork Sun /* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */
247b5b06fb7SYork Sun #define CONFIG_DIMM_SLOTS_PER_CTLR	1
248b5b06fb7SYork Sun #define CONFIG_CHIP_SELECTS_PER_CTRL	(4 * CONFIG_DIMM_SLOTS_PER_CTLR)
249b5b06fb7SYork Sun 
250b5b06fb7SYork Sun #define CONFIG_DDR_SPD
251b5b06fb7SYork Sun #define CONFIG_SYS_DDR_RAW_TIMING
2525614e71bSYork Sun #define CONFIG_SYS_FSL_DDR3
253c5dfe6ecSPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD
254b5b06fb7SYork Sun #define CONFIG_FSL_DDR_INTERACTIVE
255c5dfe6ecSPrabhakar Kushwaha #endif
256b5b06fb7SYork Sun 
257b5b06fb7SYork Sun #define CONFIG_SYS_SPD_BUS_NUM	0
258b5b06fb7SYork Sun #define SPD_EEPROM_ADDRESS1	0x51
259b5b06fb7SYork Sun #define SPD_EEPROM_ADDRESS2	0x53
260b5b06fb7SYork Sun 
261b5b06fb7SYork Sun #define SPD_EEPROM_ADDRESS	SPD_EEPROM_ADDRESS1
262b5b06fb7SYork Sun #define CONFIG_SYS_SDRAM_SIZE	2048	/* for fixed parameter use */
263b5b06fb7SYork Sun 
264b5b06fb7SYork Sun /*
265b5b06fb7SYork Sun  * IFC Definitions
266b5b06fb7SYork Sun  */
267b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_BASE	0xe0000000
268b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
269b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
270b5b06fb7SYork Sun #else
271b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
272b5b06fb7SYork Sun #endif
273b5b06fb7SYork Sun 
274b5b06fb7SYork Sun #define CONFIG_SYS_NOR0_CSPR_EXT	(0xf)
275b5b06fb7SYork Sun #define CONFIG_SYS_NOR0_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
276b5b06fb7SYork Sun 				+ 0x8000000) | \
277b5b06fb7SYork Sun 				CSPR_PORT_SIZE_16 | \
278b5b06fb7SYork Sun 				CSPR_MSEL_NOR | \
279b5b06fb7SYork Sun 				CSPR_V)
280b5b06fb7SYork Sun #define CONFIG_SYS_NOR1_CSPR_EXT	(0xf)
281b5b06fb7SYork Sun #define CONFIG_SYS_NOR1_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
282b5b06fb7SYork Sun 				CSPR_PORT_SIZE_16 | \
283b5b06fb7SYork Sun 				CSPR_MSEL_NOR | \
284b5b06fb7SYork Sun 				CSPR_V)
285b5b06fb7SYork Sun #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(128 * 1024 * 1024)
286b5b06fb7SYork Sun /* NOR Flash Timing Params */
287b5b06fb7SYork Sun #define CONFIG_SYS_NOR_CSOR	CSOR_NOR_ADM_SHIFT(4)
288b5b06fb7SYork Sun #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x01) | \
2894d0e6e0dSPrabhakar Kushwaha 				FTIM0_NOR_TEADC(0x04) | \
290b5b06fb7SYork Sun 				FTIM0_NOR_TEAHC(0x20))
291b5b06fb7SYork Sun #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
292b5b06fb7SYork Sun 				FTIM1_NOR_TRAD_NOR(0x1A) |\
293b5b06fb7SYork Sun 				FTIM1_NOR_TSEQRAD_NOR(0x13))
294b5b06fb7SYork Sun #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x01) | \
295b5b06fb7SYork Sun 				FTIM2_NOR_TCH(0x0E) | \
296b5b06fb7SYork Sun 				FTIM2_NOR_TWPH(0x0E) | \
297b5b06fb7SYork Sun 				FTIM2_NOR_TWP(0x1c))
298b5b06fb7SYork Sun #define CONFIG_SYS_NOR_FTIM3	0x0
299b5b06fb7SYork Sun 
300b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_QUIET_TEST
301b5b06fb7SYork Sun #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
302b5b06fb7SYork Sun 
303b5b06fb7SYork Sun #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
304b5b06fb7SYork Sun #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
305b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
306b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
307b5b06fb7SYork Sun 
308b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_EMPTY_INFO
309b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS \
310b5b06fb7SYork Sun 					+ 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
311b5b06fb7SYork Sun 
312b5b06fb7SYork Sun #define CONFIG_FSL_QIXIS	/* use common QIXIS code */
313b5b06fb7SYork Sun #define CONFIG_FSL_QIXIS_V2
314b5b06fb7SYork Sun #define QIXIS_BASE		0xffdf0000
315b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
316b5b06fb7SYork Sun #define QIXIS_BASE_PHYS		(0xf00000000ull | QIXIS_BASE)
317b5b06fb7SYork Sun #else
318b5b06fb7SYork Sun #define QIXIS_BASE_PHYS		QIXIS_BASE
319b5b06fb7SYork Sun #endif
320b5b06fb7SYork Sun #define QIXIS_LBMAP_SWITCH		0x01
321b5b06fb7SYork Sun #define QIXIS_LBMAP_MASK		0x0f
322b5b06fb7SYork Sun #define QIXIS_LBMAP_SHIFT		0
323b5b06fb7SYork Sun #define QIXIS_LBMAP_DFLTBANK		0x00
324b5b06fb7SYork Sun #define QIXIS_LBMAP_ALTBANK		0x02
325b5b06fb7SYork Sun #define QIXIS_RST_CTL_RESET		0x31
326b5b06fb7SYork Sun #define QIXIS_RCFG_CTL_RECONFIG_IDLE	0x20
327b5b06fb7SYork Sun #define QIXIS_RCFG_CTL_RECONFIG_START	0x21
328b5b06fb7SYork Sun #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE	0x08
329b5b06fb7SYork Sun 
330b5b06fb7SYork Sun #define CONFIG_SYS_CSPR3_EXT	(0xf)
331b5b06fb7SYork Sun #define CONFIG_SYS_CSPR3	(CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
332b5b06fb7SYork Sun 				| CSPR_PORT_SIZE_8 \
333b5b06fb7SYork Sun 				| CSPR_MSEL_GPCM \
334b5b06fb7SYork Sun 				| CSPR_V)
335b5b06fb7SYork Sun #define CONFIG_SYS_AMASK3	IFC_AMASK(4 * 1024)
336b5b06fb7SYork Sun #define CONFIG_SYS_CSOR3	0x0
337b5b06fb7SYork Sun /* QIXIS Timing parameters for IFC CS3 */
338b5b06fb7SYork Sun #define CONFIG_SYS_CS3_FTIM0		(FTIM0_GPCM_TACSE(0x0e) | \
339b5b06fb7SYork Sun 					FTIM0_GPCM_TEADC(0x0e) | \
340b5b06fb7SYork Sun 					FTIM0_GPCM_TEAHC(0x0e))
341b5b06fb7SYork Sun #define CONFIG_SYS_CS3_FTIM1		(FTIM1_GPCM_TACO(0x0e) | \
342b5b06fb7SYork Sun 					FTIM1_GPCM_TRAD(0x1f))
343b5b06fb7SYork Sun #define CONFIG_SYS_CS3_FTIM2		(FTIM2_GPCM_TCS(0x0e) | \
344de519163SShaohui Xie 					FTIM2_GPCM_TCH(0x8) | \
345b5b06fb7SYork Sun 					FTIM2_GPCM_TWP(0x1f))
346b5b06fb7SYork Sun #define CONFIG_SYS_CS3_FTIM3		0x0
347b5b06fb7SYork Sun 
348b5b06fb7SYork Sun /* NAND Flash on IFC */
349b5b06fb7SYork Sun #define CONFIG_NAND_FSL_IFC
350ab13ad58SYork Sun #define CONFIG_SYS_NAND_MAX_ECCPOS	256
351ab13ad58SYork Sun #define CONFIG_SYS_NAND_MAX_OOBFREE	2
352b5b06fb7SYork Sun #define CONFIG_SYS_NAND_BASE		0xff800000
353b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
354b5b06fb7SYork Sun #define CONFIG_SYS_NAND_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_NAND_BASE)
355b5b06fb7SYork Sun #else
356b5b06fb7SYork Sun #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
357b5b06fb7SYork Sun #endif
358b5b06fb7SYork Sun 
359b5b06fb7SYork Sun #define CONFIG_SYS_NAND_CSPR_EXT	(0xf)
360b5b06fb7SYork Sun #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
361b5b06fb7SYork Sun 				| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
362b5b06fb7SYork Sun 				| CSPR_MSEL_NAND	/* MSEL = NAND */ \
363b5b06fb7SYork Sun 				| CSPR_V)
364b5b06fb7SYork Sun #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64 * 1024)
365b5b06fb7SYork Sun 
366b5b06fb7SYork Sun #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
367b5b06fb7SYork Sun 				| CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
368b5b06fb7SYork Sun 				| CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
369b5b06fb7SYork Sun 				| CSOR_NAND_RAL_3	/* RAL = 2Byes */ \
370b5b06fb7SYork Sun 				| CSOR_NAND_PGS_2K	/* Page Size = 2K */ \
371b5b06fb7SYork Sun 				| CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
372b5b06fb7SYork Sun 				| CSOR_NAND_PB(64))	/*Pages Per Block = 64*/
373b5b06fb7SYork Sun 
374b5b06fb7SYork Sun #define CONFIG_SYS_NAND_ONFI_DETECTION
375b5b06fb7SYork Sun 
376b5b06fb7SYork Sun /* ONFI NAND Flash mode0 Timing Params */
377b5b06fb7SYork Sun #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x07) | \
378b5b06fb7SYork Sun 					FTIM0_NAND_TWP(0x18)   | \
379b5b06fb7SYork Sun 					FTIM0_NAND_TWCHT(0x07) | \
380b5b06fb7SYork Sun 					FTIM0_NAND_TWH(0x0a))
381b5b06fb7SYork Sun #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x32) | \
382b5b06fb7SYork Sun 					FTIM1_NAND_TWBE(0x39)  | \
383b5b06fb7SYork Sun 					FTIM1_NAND_TRR(0x0e)   | \
384b5b06fb7SYork Sun 					FTIM1_NAND_TRP(0x18))
385b5b06fb7SYork Sun #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0x0f) | \
386b5b06fb7SYork Sun 					FTIM2_NAND_TREH(0x0a) | \
387b5b06fb7SYork Sun 					FTIM2_NAND_TWHRE(0x1e))
388b5b06fb7SYork Sun #define CONFIG_SYS_NAND_FTIM3		0x0
389b5b06fb7SYork Sun 
390b5b06fb7SYork Sun #define CONFIG_SYS_NAND_DDR_LAW		11
391b5b06fb7SYork Sun 
392b5b06fb7SYork Sun #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
393b5b06fb7SYork Sun #define CONFIG_SYS_MAX_NAND_DEVICE	1
394b5b06fb7SYork Sun #define CONFIG_MTD_NAND_VERIFY_WRITE
395b5b06fb7SYork Sun #define CONFIG_CMD_NAND
396b5b06fb7SYork Sun 
397b5b06fb7SYork Sun #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
398b5b06fb7SYork Sun 
399b5b06fb7SYork Sun #if defined(CONFIG_NAND)
400b5b06fb7SYork Sun #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
401b5b06fb7SYork Sun #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
402b5b06fb7SYork Sun #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
403b5b06fb7SYork Sun #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
404b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
405b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
406b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
407b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
408b5b06fb7SYork Sun #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NOR0_CSPR_EXT
409b5b06fb7SYork Sun #define CONFIG_SYS_CSPR2		CONFIG_SYS_NOR0_CSPR
410b5b06fb7SYork Sun #define CONFIG_SYS_AMASK2		CONFIG_SYS_NOR_AMASK
411b5b06fb7SYork Sun #define CONFIG_SYS_CSOR2		CONFIG_SYS_NOR_CSOR
412b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NOR_FTIM0
413b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NOR_FTIM1
414b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NOR_FTIM2
415b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NOR_FTIM3
416b5b06fb7SYork Sun #else
417b5b06fb7SYork Sun #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
418b5b06fb7SYork Sun #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR
419b5b06fb7SYork Sun #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
420b5b06fb7SYork Sun #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
421b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
422b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
423b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
424b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
425b5b06fb7SYork Sun #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NAND_CSPR_EXT
426b5b06fb7SYork Sun #define CONFIG_SYS_CSPR2		CONFIG_SYS_NAND_CSPR
427b5b06fb7SYork Sun #define CONFIG_SYS_AMASK2		CONFIG_SYS_NAND_AMASK
428b5b06fb7SYork Sun #define CONFIG_SYS_CSOR2		CONFIG_SYS_NAND_CSOR
429b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NAND_FTIM0
430b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NAND_FTIM1
431b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NAND_FTIM2
432b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NAND_FTIM3
433b5b06fb7SYork Sun #endif
434b5b06fb7SYork Sun #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR1_CSPR_EXT
435b5b06fb7SYork Sun #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR1_CSPR
436b5b06fb7SYork Sun #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
437b5b06fb7SYork Sun #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
438b5b06fb7SYork Sun #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
439b5b06fb7SYork Sun #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
440b5b06fb7SYork Sun #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
441b5b06fb7SYork Sun #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
442b5b06fb7SYork Sun 
443c5dfe6ecSPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD
444c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE	CONFIG_SPL_TEXT_BASE
445c5dfe6ecSPrabhakar Kushwaha #else
446c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
447c5dfe6ecSPrabhakar Kushwaha #endif
448b5b06fb7SYork Sun 
449b5b06fb7SYork Sun #if defined(CONFIG_RAMBOOT_PBL)
450b5b06fb7SYork Sun #define CONFIG_SYS_RAMBOOT
451b5b06fb7SYork Sun #endif
452b5b06fb7SYork Sun 
453b5b06fb7SYork Sun #define CONFIG_BOARD_EARLY_INIT_R
454b5b06fb7SYork Sun #define CONFIG_MISC_INIT_R
455b5b06fb7SYork Sun 
456b5b06fb7SYork Sun #define CONFIG_HWCONFIG
457b5b06fb7SYork Sun 
458b5b06fb7SYork Sun /* define to use L1 as initial stack */
459b5b06fb7SYork Sun #define CONFIG_L1_INIT_RAM
460b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_LOCK
461b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000	/* Initial L1 address */
462b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
463b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH	0xf
464b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW	0xfe0ec000
465b5b06fb7SYork Sun /* The assembler doesn't like typecast */
466b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
467b5b06fb7SYork Sun 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
468b5b06fb7SYork Sun 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
469b5b06fb7SYork Sun #else
470b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	0xfe0ec000 /* Initial L1 address */
471b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
472b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
473b5b06fb7SYork Sun #endif
474b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000
475b5b06fb7SYork Sun 
476b5b06fb7SYork Sun #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
477b5b06fb7SYork Sun 					GENERATED_GBL_DATA_SIZE)
478b5b06fb7SYork Sun #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
479b5b06fb7SYork Sun 
4809307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
481b5b06fb7SYork Sun #define CONFIG_SYS_MALLOC_LEN		(4 * 1024 * 1024)
482b5b06fb7SYork Sun 
483b5b06fb7SYork Sun /* Serial Port - controlled on board with jumper J8
484b5b06fb7SYork Sun  * open - index 2
485b5b06fb7SYork Sun  * shorted - index 1
486b5b06fb7SYork Sun  */
487b5b06fb7SYork Sun #define CONFIG_CONS_INDEX	1
488b5b06fb7SYork Sun #define CONFIG_SYS_NS16550
489b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_SERIAL
490b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_REG_SIZE	1
491b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
492b5b06fb7SYork Sun 
493b5b06fb7SYork Sun #define CONFIG_SYS_BAUDRATE_TABLE	\
494b5b06fb7SYork Sun 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
495b5b06fb7SYork Sun 
496b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
497b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
498b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
499b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
500b5b06fb7SYork Sun #define CONFIG_SERIAL_MULTI		/* Enable both serial ports */
501c5dfe6ecSPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD
502b5b06fb7SYork Sun #define CONFIG_SYS_CONSOLE_IS_IN_ENV	/* determine from environment */
503c5dfe6ecSPrabhakar Kushwaha #endif
504b5b06fb7SYork Sun 
505b5b06fb7SYork Sun 
506b5b06fb7SYork Sun /* Use the HUSH parser */
507b5b06fb7SYork Sun #define CONFIG_SYS_HUSH_PARSER
508b5b06fb7SYork Sun #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
509b5b06fb7SYork Sun 
510b5b06fb7SYork Sun /* pass open firmware flat tree */
511b5b06fb7SYork Sun #define CONFIG_OF_LIBFDT
512b5b06fb7SYork Sun #define CONFIG_OF_BOARD_SETUP
513b5b06fb7SYork Sun #define CONFIG_OF_STDOUT_VIA_ALIAS
514b5b06fb7SYork Sun 
515b5b06fb7SYork Sun /* new uImage format support */
516b5b06fb7SYork Sun #define CONFIG_FIT
517b5b06fb7SYork Sun #define CONFIG_FIT_VERBOSE	/* enable fit_format_{error,warning}() */
518b5b06fb7SYork Sun 
519b5b06fb7SYork Sun /* I2C */
52000f792e0SHeiko Schocher #define CONFIG_SYS_I2C
52100f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL		/* Use FSL common I2C driver */
52200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000	/* I2C speed in Hz */
52300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
52400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED	400000	/* I2C speed in Hz */
52500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
52600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x118000
52700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET	0x119000
528b5b06fb7SYork Sun 
529b5b06fb7SYork Sun /*
530b5b06fb7SYork Sun  * RTC configuration
531b5b06fb7SYork Sun  */
532b5b06fb7SYork Sun #define RTC
533b5b06fb7SYork Sun #define CONFIG_RTC_DS3231               1
534b5b06fb7SYork Sun #define CONFIG_SYS_I2C_RTC_ADDR         0x68
535b5b06fb7SYork Sun 
536b5b06fb7SYork Sun /*
537b5b06fb7SYork Sun  * RapidIO
538b5b06fb7SYork Sun  */
539b5b06fb7SYork Sun #ifdef CONFIG_SYS_SRIO
540b5b06fb7SYork Sun #ifdef CONFIG_SRIO1
541b5b06fb7SYork Sun #define CONFIG_SYS_SRIO1_MEM_VIRT	0xa0000000
542b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
543b5b06fb7SYork Sun #define CONFIG_SYS_SRIO1_MEM_PHYS	0xc20000000ull
544b5b06fb7SYork Sun #else
545b5b06fb7SYork Sun #define CONFIG_SYS_SRIO1_MEM_PHYS	0xa0000000
546b5b06fb7SYork Sun #endif
547b5b06fb7SYork Sun #define CONFIG_SYS_SRIO1_MEM_SIZE	0x10000000	/* 256M */
548b5b06fb7SYork Sun #endif
549b5b06fb7SYork Sun 
550b5b06fb7SYork Sun #ifdef CONFIG_SRIO2
551b5b06fb7SYork Sun #define CONFIG_SYS_SRIO2_MEM_VIRT	0xb0000000
552b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
553b5b06fb7SYork Sun #define CONFIG_SYS_SRIO2_MEM_PHYS	0xc30000000ull
554b5b06fb7SYork Sun #else
555b5b06fb7SYork Sun #define CONFIG_SYS_SRIO2_MEM_PHYS	0xb0000000
556b5b06fb7SYork Sun #endif
557b5b06fb7SYork Sun #define CONFIG_SYS_SRIO2_MEM_SIZE	0x10000000	/* 256M */
558b5b06fb7SYork Sun #endif
559b5b06fb7SYork Sun #endif
560b5b06fb7SYork Sun 
561b5b06fb7SYork Sun /*
562b5b06fb7SYork Sun  * for slave u-boot IMAGE instored in master memory space,
563b5b06fb7SYork Sun  * PHYS must be aligned based on the SIZE
564b5b06fb7SYork Sun  */
565e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
566e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
567e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000	/* 1M */
568e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
569b5b06fb7SYork Sun /*
570b5b06fb7SYork Sun  * for slave UCODE and ENV instored in master memory space,
571b5b06fb7SYork Sun  * PHYS must be aligned based on the SIZE
572b5b06fb7SYork Sun  */
573e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
574b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
575b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000	/* 256K */
576b5b06fb7SYork Sun 
577b5b06fb7SYork Sun /* slave core release by master*/
578b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
579b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
580b5b06fb7SYork Sun 
581b5b06fb7SYork Sun /*
582b5b06fb7SYork Sun  * SRIO_PCIE_BOOT - SLAVE
583b5b06fb7SYork Sun  */
584b5b06fb7SYork Sun #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
585b5b06fb7SYork Sun #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
586b5b06fb7SYork Sun #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
587b5b06fb7SYork Sun 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
588b5b06fb7SYork Sun #endif
589b5b06fb7SYork Sun 
590b5b06fb7SYork Sun /*
591b5b06fb7SYork Sun  * eSPI - Enhanced SPI
592b5b06fb7SYork Sun  */
593b5b06fb7SYork Sun #define CONFIG_FSL_ESPI
594b5b06fb7SYork Sun #define CONFIG_SPI_FLASH
595b5b06fb7SYork Sun #define CONFIG_SPI_FLASH_SST
596b5b06fb7SYork Sun #define CONFIG_CMD_SF
597b5b06fb7SYork Sun #define CONFIG_SF_DEFAULT_SPEED         10000000
598b5b06fb7SYork Sun #define CONFIG_SF_DEFAULT_MODE          0
599b5b06fb7SYork Sun 
600b5b06fb7SYork Sun /*
6016eaeba23SShaveta Leekha  * MAPLE
6026eaeba23SShaveta Leekha  */
6036eaeba23SShaveta Leekha #ifdef CONFIG_PHYS_64BIT
6046eaeba23SShaveta Leekha #define CONFIG_SYS_MAPLE_MEM_PHYS      0xFA0000000ull
6056eaeba23SShaveta Leekha #else
6066eaeba23SShaveta Leekha #define CONFIG_SYS_MAPLE_MEM_PHYS      0xA0000000
6076eaeba23SShaveta Leekha #endif
6086eaeba23SShaveta Leekha 
6096eaeba23SShaveta Leekha /*
610b5b06fb7SYork Sun  * General PCI
611b5b06fb7SYork Sun  * Memory space is mapped 1-1, but I/O space must start from 0.
612b5b06fb7SYork Sun  */
613b5b06fb7SYork Sun 
614b5b06fb7SYork Sun /* controller 1, direct to uli, tgtid 3, Base address 20000 */
615b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
616b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
617b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
618b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
619b5b06fb7SYork Sun #else
620b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
621b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
622b5b06fb7SYork Sun #endif
623b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
624b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
625b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
626b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
627b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
628b5b06fb7SYork Sun #else
629b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_IO_PHYS	0xf8000000
630b5b06fb7SYork Sun #endif
631b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
632b5b06fb7SYork Sun 
633b5b06fb7SYork Sun /* Qman/Bman */
634b5b06fb7SYork Sun #ifndef CONFIG_NOBQFMAN
635b5b06fb7SYork Sun #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
636b5b06fb7SYork Sun #define CONFIG_SYS_BMAN_NUM_PORTALS	25
637b5b06fb7SYork Sun #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
638b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
639b5b06fb7SYork Sun #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
640b5b06fb7SYork Sun #else
641b5b06fb7SYork Sun #define CONFIG_SYS_BMAN_MEM_PHYS	CONFIG_SYS_BMAN_MEM_BASE
642b5b06fb7SYork Sun #endif
643b5b06fb7SYork Sun #define CONFIG_SYS_BMAN_MEM_SIZE	0x02000000
644b5b06fb7SYork Sun #define CONFIG_SYS_QMAN_NUM_PORTALS	25
645b5b06fb7SYork Sun #define CONFIG_SYS_QMAN_MEM_BASE	0xf6000000
646b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
647b5b06fb7SYork Sun #define CONFIG_SYS_QMAN_MEM_PHYS	0xff6000000ull
648b5b06fb7SYork Sun #else
649b5b06fb7SYork Sun #define CONFIG_SYS_QMAN_MEM_PHYS	CONFIG_SYS_QMAN_MEM_BASE
650b5b06fb7SYork Sun #endif
651b5b06fb7SYork Sun #define CONFIG_SYS_QMAN_MEM_SIZE	0x02000000
652b5b06fb7SYork Sun 
653b5b06fb7SYork Sun #define CONFIG_SYS_DPAA_FMAN
654b5b06fb7SYork Sun 
6550795eff3SMinghuan Lian #define CONFIG_SYS_DPAA_RMAN
6560795eff3SMinghuan Lian 
657b5b06fb7SYork Sun /* Default address of microcode for the Linux Fman driver */
658b5b06fb7SYork Sun #if defined(CONFIG_SPIFLASH)
659b5b06fb7SYork Sun /*
660b5b06fb7SYork Sun  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
661b5b06fb7SYork Sun  * env, so we got 0x110000.
662b5b06fb7SYork Sun  */
663b5b06fb7SYork Sun #define CONFIG_SYS_QE_FW_IN_SPIFLASH
664dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	0x110000
665b5b06fb7SYork Sun #elif defined(CONFIG_SDCARD)
666b5b06fb7SYork Sun /*
667b5b06fb7SYork Sun  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
668b5b06fb7SYork Sun  * about 545KB (1089 blocks), Env is stored after the image, and the env size is
669b5b06fb7SYork Sun  * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130.
670b5b06fb7SYork Sun  */
671b5b06fb7SYork Sun #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
672dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	(512 * 1130)
673b5b06fb7SYork Sun #elif defined(CONFIG_NAND)
674b5b06fb7SYork Sun #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
675c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_FMAN_FW_ADDR	(13 * CONFIG_SYS_NAND_BLOCK_SIZE)
6765870fe44SLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
6775870fe44SLiu Gang /*
6785870fe44SLiu Gang  * Slave has no ucode locally, it can fetch this from remote. When implementing
6795870fe44SLiu Gang  * in two corenet boards, slave's ucode could be stored in master's memory
6805870fe44SLiu Gang  * space, the address can be mapped from slave TLB->slave LAW->
6815870fe44SLiu Gang  * slave SRIO or PCIE outbound window->master inbound window->
6825870fe44SLiu Gang  * master LAW->the ucode address in master's memory space.
6835870fe44SLiu Gang  */
6845870fe44SLiu Gang #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
685dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	0xFFE00000
686b5b06fb7SYork Sun #else
687b5b06fb7SYork Sun #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
688dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR		0xEFF00000
689b5b06fb7SYork Sun #endif
690b5b06fb7SYork Sun #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
691b5b06fb7SYork Sun #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
692b5b06fb7SYork Sun #endif /* CONFIG_NOBQFMAN */
693b5b06fb7SYork Sun 
694b5b06fb7SYork Sun #ifdef CONFIG_SYS_DPAA_FMAN
695b5b06fb7SYork Sun #define CONFIG_FMAN_ENET
696b5b06fb7SYork Sun #define CONFIG_PHYLIB_10G
697b5b06fb7SYork Sun #define CONFIG_PHY_VITESSE
698b5b06fb7SYork Sun #define CONFIG_PHY_TERANETICS
699b5b06fb7SYork Sun #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
700b5b06fb7SYork Sun #define SGMII_CARD_PORT2_PHY_ADDR 0x10
701b5b06fb7SYork Sun #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
702b5b06fb7SYork Sun #define SGMII_CARD_PORT4_PHY_ADDR 0x11
703b5b06fb7SYork Sun #endif
704b5b06fb7SYork Sun 
705b5b06fb7SYork Sun #ifdef CONFIG_PCI
706842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE
707b5b06fb7SYork Sun #define CONFIG_NET_MULTI
708b5b06fb7SYork Sun #define CONFIG_PCI_PNP			/* do pci plug-and-play */
709b5b06fb7SYork Sun #define CONFIG_E1000
710b5b06fb7SYork Sun 
711b5b06fb7SYork Sun #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
712b5b06fb7SYork Sun #define CONFIG_DOS_PARTITION
713b5b06fb7SYork Sun #endif	/* CONFIG_PCI */
714b5b06fb7SYork Sun 
715b5b06fb7SYork Sun #ifdef CONFIG_FMAN_ENET
716b5b06fb7SYork Sun #define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR	0x10
717b5b06fb7SYork Sun #define CONFIG_SYS_FM1_DTSEC6_PHY_ADDR	0x11
71816d88f41SSuresh Gupta 
71916d88f41SSuresh Gupta /*B4860 QDS AMC2PEX-2S default PHY_ADDR */
72016d88f41SSuresh Gupta #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0x7	 /*SLOT 1*/
72116d88f41SSuresh Gupta #define CONFIG_SYS_FM1_10GEC2_PHY_ADDR 0x6	 /*SLOT 2*/
72216d88f41SSuresh Gupta 
723b5b06fb7SYork Sun 
724b5b06fb7SYork Sun #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR    0x1c
725b5b06fb7SYork Sun #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR    0x1d
726b5b06fb7SYork Sun #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR    0x1e
727b5b06fb7SYork Sun #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR    0x1f
728b5b06fb7SYork Sun 
729b5b06fb7SYork Sun #define CONFIG_MII		/* MII PHY management */
730b5b06fb7SYork Sun #define CONFIG_ETHPRIME		"FM1@DTSEC1"
731b5b06fb7SYork Sun #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
732b5b06fb7SYork Sun #endif
733b5b06fb7SYork Sun 
734b5b06fb7SYork Sun /*
735b5b06fb7SYork Sun  * Environment
736b5b06fb7SYork Sun  */
737b5b06fb7SYork Sun #define CONFIG_LOADS_ECHO		/* echo on for serial download */
738b5b06fb7SYork Sun #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
739b5b06fb7SYork Sun 
740b5b06fb7SYork Sun /*
741b5b06fb7SYork Sun  * Command line configuration.
742b5b06fb7SYork Sun  */
743b5b06fb7SYork Sun #include <config_cmd_default.h>
744b5b06fb7SYork Sun 
745b5b06fb7SYork Sun #define CONFIG_CMD_DATE
746b5b06fb7SYork Sun #define CONFIG_CMD_DHCP
747b5b06fb7SYork Sun #define CONFIG_CMD_EEPROM
748b5b06fb7SYork Sun #define CONFIG_CMD_ELF
749b5b06fb7SYork Sun #define CONFIG_CMD_ERRATA
750b5b06fb7SYork Sun #define CONFIG_CMD_GREPENV
751b5b06fb7SYork Sun #define CONFIG_CMD_IRQ
752b5b06fb7SYork Sun #define CONFIG_CMD_I2C
753b5b06fb7SYork Sun #define CONFIG_CMD_MII
754b5b06fb7SYork Sun #define CONFIG_CMD_PING
755b5b06fb7SYork Sun #define CONFIG_CMD_REGINFO
756b5b06fb7SYork Sun #define CONFIG_CMD_SETEXPR
757b5b06fb7SYork Sun 
758b5b06fb7SYork Sun #ifdef CONFIG_PCI
759b5b06fb7SYork Sun #define CONFIG_CMD_PCI
760b5b06fb7SYork Sun #define CONFIG_CMD_NET
761b5b06fb7SYork Sun #endif
762b5b06fb7SYork Sun 
763*737537efSRuchika Gupta /* Hash command with SHA acceleration supported in hardware */
764*737537efSRuchika Gupta #ifdef CONFIG_FSL_CAAM
765*737537efSRuchika Gupta #define CONFIG_CMD_HASH
766*737537efSRuchika Gupta #define CONFIG_SHA_HW_ACCEL
767*737537efSRuchika Gupta #endif
768*737537efSRuchika Gupta 
769b5b06fb7SYork Sun /*
770b5b06fb7SYork Sun * USB
771b5b06fb7SYork Sun */
772b5b06fb7SYork Sun #define CONFIG_HAS_FSL_DR_USB
773b5b06fb7SYork Sun 
774b5b06fb7SYork Sun #ifdef CONFIG_HAS_FSL_DR_USB
775b5b06fb7SYork Sun #define CONFIG_USB_EHCI
776b5b06fb7SYork Sun 
777b5b06fb7SYork Sun #ifdef CONFIG_USB_EHCI
778b5b06fb7SYork Sun #define CONFIG_CMD_USB
779b5b06fb7SYork Sun #define CONFIG_USB_STORAGE
780b5b06fb7SYork Sun #define CONFIG_USB_EHCI_FSL
781b5b06fb7SYork Sun #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
782b5b06fb7SYork Sun #define CONFIG_CMD_EXT2
783b5b06fb7SYork Sun #endif
784b5b06fb7SYork Sun #endif
785b5b06fb7SYork Sun 
786b5b06fb7SYork Sun /*
787b5b06fb7SYork Sun  * Miscellaneous configurable options
788b5b06fb7SYork Sun  */
789b5b06fb7SYork Sun #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
790b5b06fb7SYork Sun #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
791b5b06fb7SYork Sun #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
792b5b06fb7SYork Sun #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
793b5b06fb7SYork Sun #ifdef CONFIG_CMD_KGDB
794b5b06fb7SYork Sun #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
795b5b06fb7SYork Sun #else
796b5b06fb7SYork Sun #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
797b5b06fb7SYork Sun #endif
798b5b06fb7SYork Sun #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
799b5b06fb7SYork Sun #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
800b5b06fb7SYork Sun #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
801b5b06fb7SYork Sun 
802b5b06fb7SYork Sun /*
803b5b06fb7SYork Sun  * For booting Linux, the board info and command line data
804b5b06fb7SYork Sun  * have to be in the first 64 MB of memory, since this is
805b5b06fb7SYork Sun  * the maximum mapped by the Linux kernel during initialization.
806b5b06fb7SYork Sun  */
807b5b06fb7SYork Sun #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial map for Linux*/
808b5b06fb7SYork Sun #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
809b5b06fb7SYork Sun 
810b5b06fb7SYork Sun #ifdef CONFIG_CMD_KGDB
811b5b06fb7SYork Sun #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
812b5b06fb7SYork Sun #endif
813b5b06fb7SYork Sun 
814b5b06fb7SYork Sun /*
815b5b06fb7SYork Sun  * Environment Configuration
816b5b06fb7SYork Sun  */
817b5b06fb7SYork Sun #define CONFIG_ROOTPATH		"/opt/nfsroot"
818b5b06fb7SYork Sun #define CONFIG_BOOTFILE		"uImage"
819b5b06fb7SYork Sun #define CONFIG_UBOOTPATH	"u-boot.bin"	/* U-Boot image on TFTP server*/
820b5b06fb7SYork Sun 
821b5b06fb7SYork Sun /* default location for tftp and bootm */
822b5b06fb7SYork Sun #define CONFIG_LOADADDR		1000000
823b5b06fb7SYork Sun 
824b5b06fb7SYork Sun #define CONFIG_BOOTDELAY	10	/* -1 disables auto-boot */
825b5b06fb7SYork Sun 
826b5b06fb7SYork Sun #define CONFIG_BAUDRATE	115200
827b5b06fb7SYork Sun 
828b5b06fb7SYork Sun #define __USB_PHY_TYPE	ulpi
829b5b06fb7SYork Sun 
83038e0e153SShaveta Leekha #ifdef CONFIG_PPC_B4860
83138e0e153SShaveta Leekha #define HWCONFIG	"hwconfig=fsl_ddr:ctlr_intlv=null,"	\
832b5b06fb7SYork Sun 			"bank_intlv=cs0_cs1;"	\
83338e0e153SShaveta Leekha 			"en_cpc:cpc2;"
83438e0e153SShaveta Leekha #else
83538e0e153SShaveta Leekha #define	HWCONFIG	"hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=cs0_cs1;"
83638e0e153SShaveta Leekha #endif
83738e0e153SShaveta Leekha 
83838e0e153SShaveta Leekha #define	CONFIG_EXTRA_ENV_SETTINGS				\
83938e0e153SShaveta Leekha 	HWCONFIG						\
840b5b06fb7SYork Sun 	"usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
841b5b06fb7SYork Sun 	"netdev=eth0\0"						\
842b5b06fb7SYork Sun 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"			\
843b5b06fb7SYork Sun 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"			\
844b5b06fb7SYork Sun 	"tftpflash=tftpboot $loadaddr $uboot && "		\
845b5b06fb7SYork Sun 	"protect off $ubootaddr +$filesize && "			\
846b5b06fb7SYork Sun 	"erase $ubootaddr +$filesize && "			\
847b5b06fb7SYork Sun 	"cp.b $loadaddr $ubootaddr $filesize && "		\
848b5b06fb7SYork Sun 	"protect on $ubootaddr +$filesize && "			\
849b5b06fb7SYork Sun 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
850b5b06fb7SYork Sun 	"consoledev=ttyS0\0"					\
851b5b06fb7SYork Sun 	"ramdiskaddr=2000000\0"					\
852b5b06fb7SYork Sun 	"ramdiskfile=b4860qds/ramdisk.uboot\0"			\
853b5b06fb7SYork Sun 	"fdtaddr=c00000\0"					\
854b5b06fb7SYork Sun 	"fdtfile=b4860qds/b4860qds.dtb\0"				\
8553246584dSKim Phillips 	"bdev=sda3\0"
856b5b06fb7SYork Sun 
857b5b06fb7SYork Sun /* For emulation this causes u-boot to jump to the start of the proof point
858b5b06fb7SYork Sun    app code automatically */
859b5b06fb7SYork Sun #define CONFIG_PROOF_POINTS			\
860b5b06fb7SYork Sun  "setenv bootargs root=/dev/$bdev rw "		\
861b5b06fb7SYork Sun  "console=$consoledev,$baudrate $othbootargs;"	\
862b5b06fb7SYork Sun  "cpu 1 release 0x29000000 - - -;"		\
863b5b06fb7SYork Sun  "cpu 2 release 0x29000000 - - -;"		\
864b5b06fb7SYork Sun  "cpu 3 release 0x29000000 - - -;"		\
865b5b06fb7SYork Sun  "cpu 4 release 0x29000000 - - -;"		\
866b5b06fb7SYork Sun  "cpu 5 release 0x29000000 - - -;"		\
867b5b06fb7SYork Sun  "cpu 6 release 0x29000000 - - -;"		\
868b5b06fb7SYork Sun  "cpu 7 release 0x29000000 - - -;"		\
869b5b06fb7SYork Sun  "go 0x29000000"
870b5b06fb7SYork Sun 
871b5b06fb7SYork Sun #define CONFIG_HVBOOT	\
872b5b06fb7SYork Sun  "setenv bootargs config-addr=0x60000000; "	\
873b5b06fb7SYork Sun  "bootm 0x01000000 - 0x00f00000"
874b5b06fb7SYork Sun 
875b5b06fb7SYork Sun #define CONFIG_ALU				\
876b5b06fb7SYork Sun  "setenv bootargs root=/dev/$bdev rw "		\
877b5b06fb7SYork Sun  "console=$consoledev,$baudrate $othbootargs;"	\
878b5b06fb7SYork Sun  "cpu 1 release 0x01000000 - - -;"		\
879b5b06fb7SYork Sun  "cpu 2 release 0x01000000 - - -;"		\
880b5b06fb7SYork Sun  "cpu 3 release 0x01000000 - - -;"		\
881b5b06fb7SYork Sun  "cpu 4 release 0x01000000 - - -;"		\
882b5b06fb7SYork Sun  "cpu 5 release 0x01000000 - - -;"		\
883b5b06fb7SYork Sun  "cpu 6 release 0x01000000 - - -;"		\
884b5b06fb7SYork Sun  "cpu 7 release 0x01000000 - - -;"		\
885b5b06fb7SYork Sun  "go 0x01000000"
886b5b06fb7SYork Sun 
887b5b06fb7SYork Sun #define CONFIG_LINUX				\
888b5b06fb7SYork Sun  "setenv bootargs root=/dev/ram rw "		\
889b5b06fb7SYork Sun  "console=$consoledev,$baudrate $othbootargs;"	\
890b5b06fb7SYork Sun  "setenv ramdiskaddr 0x02000000;"		\
891b5b06fb7SYork Sun  "setenv fdtaddr 0x00c00000;"			\
892b5b06fb7SYork Sun  "setenv loadaddr 0x1000000;"			\
893b5b06fb7SYork Sun  "bootm $loadaddr $ramdiskaddr $fdtaddr"
894b5b06fb7SYork Sun 
895b5b06fb7SYork Sun #define CONFIG_HDBOOT					\
896b5b06fb7SYork Sun 	"setenv bootargs root=/dev/$bdev rw "		\
897b5b06fb7SYork Sun 	"console=$consoledev,$baudrate $othbootargs;"	\
898b5b06fb7SYork Sun 	"tftp $loadaddr $bootfile;"			\
899b5b06fb7SYork Sun 	"tftp $fdtaddr $fdtfile;"			\
900b5b06fb7SYork Sun 	"bootm $loadaddr - $fdtaddr"
901b5b06fb7SYork Sun 
902b5b06fb7SYork Sun #define CONFIG_NFSBOOTCOMMAND			\
903b5b06fb7SYork Sun 	"setenv bootargs root=/dev/nfs rw "	\
904b5b06fb7SYork Sun 	"nfsroot=$serverip:$rootpath "		\
905b5b06fb7SYork Sun 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
906b5b06fb7SYork Sun 	"console=$consoledev,$baudrate $othbootargs;"	\
907b5b06fb7SYork Sun 	"tftp $loadaddr $bootfile;"		\
908b5b06fb7SYork Sun 	"tftp $fdtaddr $fdtfile;"		\
909b5b06fb7SYork Sun 	"bootm $loadaddr - $fdtaddr"
910b5b06fb7SYork Sun 
911b5b06fb7SYork Sun #define CONFIG_RAMBOOTCOMMAND				\
912b5b06fb7SYork Sun 	"setenv bootargs root=/dev/ram rw "		\
913b5b06fb7SYork Sun 	"console=$consoledev,$baudrate $othbootargs;"	\
914b5b06fb7SYork Sun 	"tftp $ramdiskaddr $ramdiskfile;"		\
915b5b06fb7SYork Sun 	"tftp $loadaddr $bootfile;"			\
916b5b06fb7SYork Sun 	"tftp $fdtaddr $fdtfile;"			\
917b5b06fb7SYork Sun 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
918b5b06fb7SYork Sun 
919b5b06fb7SYork Sun #define CONFIG_BOOTCOMMAND		CONFIG_LINUX
920b5b06fb7SYork Sun 
921b5b06fb7SYork Sun #include <asm/fsl_secure_boot.h>
922b5b06fb7SYork Sun 
923b5b06fb7SYork Sun #endif	/* __CONFIG_H */
924