1b5b06fb7SYork Sun /* 2b5b06fb7SYork Sun * Copyright 2011-2012 Freescale Semiconductor, Inc. 3b5b06fb7SYork Sun * 4b5b06fb7SYork Sun * See file CREDITS for list of people who contributed to this 5b5b06fb7SYork Sun * project. 6b5b06fb7SYork Sun * 7b5b06fb7SYork Sun * This program is free software; you can redistribute it and/or 8b5b06fb7SYork Sun * modify it under the terms of the GNU General Public License as 9b5b06fb7SYork Sun * published by the Free Software Foundation; either version 2 of 10b5b06fb7SYork Sun * the License, or (at your option) any later version. 11b5b06fb7SYork Sun * 12b5b06fb7SYork Sun * This program is distributed in the hope that it will be useful, 13b5b06fb7SYork Sun * but WITHOUT ANY WARRANTY; without even the implied warranty of 14b5b06fb7SYork Sun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15b5b06fb7SYork Sun * GNU General Public License for more details. 16b5b06fb7SYork Sun * 17b5b06fb7SYork Sun * You should have received a copy of the GNU General Public License 18b5b06fb7SYork Sun * along with this program; if not, write to the Free Software 19b5b06fb7SYork Sun * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 20b5b06fb7SYork Sun * MA 02111-1307 USA 21b5b06fb7SYork Sun */ 22b5b06fb7SYork Sun 23b5b06fb7SYork Sun #ifndef __CONFIG_H 24b5b06fb7SYork Sun #define __CONFIG_H 25b5b06fb7SYork Sun 26b5b06fb7SYork Sun /* 27b5b06fb7SYork Sun * B4860 QDS board configuration file 28b5b06fb7SYork Sun */ 29b5b06fb7SYork Sun #define CONFIG_B4860QDS 30b5b06fb7SYork Sun #define CONFIG_PHYS_64BIT 31b5b06fb7SYork Sun 32b5b06fb7SYork Sun #ifdef CONFIG_RAMBOOT_PBL 33b5b06fb7SYork Sun #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE 34b5b06fb7SYork Sun #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 35b5b06fb7SYork Sun #endif 36b5b06fb7SYork Sun 375870fe44SLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 385870fe44SLiu Gang /* Set 1M boot space */ 395870fe44SLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000) 405870fe44SLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \ 415870fe44SLiu Gang (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR) 425870fe44SLiu Gang #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 435870fe44SLiu Gang #define CONFIG_SYS_NO_FLASH 445870fe44SLiu Gang #endif 455870fe44SLiu Gang 46b5b06fb7SYork Sun /* High Level Configuration Options */ 47b5b06fb7SYork Sun #define CONFIG_BOOKE 48b5b06fb7SYork Sun #define CONFIG_E500 /* BOOKE e500 family */ 49b5b06fb7SYork Sun #define CONFIG_E500MC /* BOOKE e500mc family */ 50b5b06fb7SYork Sun #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 51b5b06fb7SYork Sun #define CONFIG_MPC85xx /* MPC85xx/PQ3 platform */ 52b5b06fb7SYork Sun #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */ 53b5b06fb7SYork Sun #define CONFIG_MP /* support multiple processors */ 54b5b06fb7SYork Sun 55b5b06fb7SYork Sun #ifndef CONFIG_SYS_TEXT_BASE 56b5b06fb7SYork Sun #define CONFIG_SYS_TEXT_BASE 0xeff80000 57b5b06fb7SYork Sun #endif 58b5b06fb7SYork Sun 59b5b06fb7SYork Sun #ifndef CONFIG_RESET_VECTOR_ADDRESS 60b5b06fb7SYork Sun #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 61b5b06fb7SYork Sun #endif 62b5b06fb7SYork Sun 63b5b06fb7SYork Sun #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 64b5b06fb7SYork Sun #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS 65b5b06fb7SYork Sun #define CONFIG_FSL_IFC /* Enable IFC Support */ 66b5b06fb7SYork Sun #define CONFIG_PCI /* Enable PCI/PCIE */ 67b5b06fb7SYork Sun #define CONFIG_PCIE1 /* PCIE controler 1 */ 68b5b06fb7SYork Sun #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 69b5b06fb7SYork Sun #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 70b5b06fb7SYork Sun 71b5b06fb7SYork Sun #ifndef CONFIG_PPC_B4420 72b5b06fb7SYork Sun #define CONFIG_SYS_SRIO 73b5b06fb7SYork Sun #define CONFIG_SRIO1 /* SRIO port 1 */ 74b5b06fb7SYork Sun #define CONFIG_SRIO2 /* SRIO port 2 */ 753a01799bSLiu Gang #define CONFIG_SRIO_PCIE_BOOT_MASTER 76b5b06fb7SYork Sun #endif 77b5b06fb7SYork Sun 78b5b06fb7SYork Sun #define CONFIG_FSL_LAW /* Use common FSL init code */ 79b5b06fb7SYork Sun 80b5b06fb7SYork Sun /* I2C bus multiplexer */ 81b5b06fb7SYork Sun #define I2C_MUX_PCA_ADDR 0x77 82b5b06fb7SYork Sun 83b5b06fb7SYork Sun /* VSC Crossbar switches */ 84b5b06fb7SYork Sun #define CONFIG_VSC_CROSSBAR 85b5b06fb7SYork Sun #define I2C_CH_DEFAULT 0x8 86b5b06fb7SYork Sun #define I2C_CH_VSC3316 0xc 87b5b06fb7SYork Sun #define I2C_CH_VSC3308 0xd 88b5b06fb7SYork Sun 89b5b06fb7SYork Sun #define VSC3316_TX_ADDRESS 0x70 90b5b06fb7SYork Sun #define VSC3316_RX_ADDRESS 0x71 91b5b06fb7SYork Sun #define VSC3308_TX_ADDRESS 0x02 92b5b06fb7SYork Sun #define VSC3308_RX_ADDRESS 0x03 93b5b06fb7SYork Sun 94b5b06fb7SYork Sun #define CONFIG_ENV_OVERWRITE 95b5b06fb7SYork Sun 96b5b06fb7SYork Sun #ifdef CONFIG_SYS_NO_FLASH 975870fe44SLiu Gang #if !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL) 98b5b06fb7SYork Sun #define CONFIG_ENV_IS_NOWHERE 995870fe44SLiu Gang #endif 100b5b06fb7SYork Sun #else 101b5b06fb7SYork Sun #define CONFIG_FLASH_CFI_DRIVER 102b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_CFI 103b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 104b5b06fb7SYork Sun #endif 105b5b06fb7SYork Sun 106b5b06fb7SYork Sun #if defined(CONFIG_SPIFLASH) 107b5b06fb7SYork Sun #define CONFIG_SYS_EXTRA_ENV_RELOC 108b5b06fb7SYork Sun #define CONFIG_ENV_IS_IN_SPI_FLASH 109b5b06fb7SYork Sun #define CONFIG_ENV_SPI_BUS 0 110b5b06fb7SYork Sun #define CONFIG_ENV_SPI_CS 0 111b5b06fb7SYork Sun #define CONFIG_ENV_SPI_MAX_HZ 10000000 112b5b06fb7SYork Sun #define CONFIG_ENV_SPI_MODE 0 113b5b06fb7SYork Sun #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 114b5b06fb7SYork Sun #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 115b5b06fb7SYork Sun #define CONFIG_ENV_SECT_SIZE 0x10000 116b5b06fb7SYork Sun #elif defined(CONFIG_SDCARD) 117b5b06fb7SYork Sun #define CONFIG_SYS_EXTRA_ENV_RELOC 118b5b06fb7SYork Sun #define CONFIG_ENV_IS_IN_MMC 119b5b06fb7SYork Sun #define CONFIG_SYS_MMC_ENV_DEV 0 120b5b06fb7SYork Sun #define CONFIG_ENV_SIZE 0x2000 121b5b06fb7SYork Sun #define CONFIG_ENV_OFFSET (512 * 1097) 122b5b06fb7SYork Sun #elif defined(CONFIG_NAND) 123b5b06fb7SYork Sun #define CONFIG_SYS_EXTRA_ENV_RELOC 124b5b06fb7SYork Sun #define CONFIG_ENV_IS_IN_NAND 125b5b06fb7SYork Sun #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 126b5b06fb7SYork Sun #define CONFIG_ENV_OFFSET (5 * CONFIG_SYS_NAND_BLOCK_SIZE) 1275870fe44SLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 1285870fe44SLiu Gang #define CONFIG_ENV_IS_IN_REMOTE 1295870fe44SLiu Gang #define CONFIG_ENV_ADDR 0xffe20000 1305870fe44SLiu Gang #define CONFIG_ENV_SIZE 0x2000 1315870fe44SLiu Gang #elif defined(CONFIG_ENV_IS_NOWHERE) 1325870fe44SLiu Gang #define CONFIG_ENV_SIZE 0x2000 133b5b06fb7SYork Sun #else 134b5b06fb7SYork Sun #define CONFIG_ENV_IS_IN_FLASH 135b5b06fb7SYork Sun #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 136b5b06fb7SYork Sun #define CONFIG_ENV_SIZE 0x2000 137b5b06fb7SYork Sun #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 138b5b06fb7SYork Sun #endif 139b5b06fb7SYork Sun 140b5b06fb7SYork Sun #ifndef __ASSEMBLY__ 141b5b06fb7SYork Sun unsigned long get_board_sys_clk(void); 142b5b06fb7SYork Sun unsigned long get_board_ddr_clk(void); 143b5b06fb7SYork Sun #endif 144b5b06fb7SYork Sun #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */ 145b5b06fb7SYork Sun #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() 146b5b06fb7SYork Sun 147b5b06fb7SYork Sun /* 148b5b06fb7SYork Sun * These can be toggled for performance analysis, otherwise use default. 149b5b06fb7SYork Sun */ 150b5b06fb7SYork Sun #define CONFIG_SYS_CACHE_STASHING 151b5b06fb7SYork Sun #define CONFIG_BTB /* toggle branch predition */ 152b5b06fb7SYork Sun #define CONFIG_DDR_ECC 153b5b06fb7SYork Sun #ifdef CONFIG_DDR_ECC 154b5b06fb7SYork Sun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 155b5b06fb7SYork Sun #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 156b5b06fb7SYork Sun #endif 157b5b06fb7SYork Sun 158b5b06fb7SYork Sun #define CONFIG_ENABLE_36BIT_PHYS 159b5b06fb7SYork Sun 160b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT 161b5b06fb7SYork Sun #define CONFIG_ADDR_MAP 162b5b06fb7SYork Sun #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 163b5b06fb7SYork Sun #endif 164b5b06fb7SYork Sun 165b5b06fb7SYork Sun #if 0 166b5b06fb7SYork Sun #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */ 167b5b06fb7SYork Sun #endif 168b5b06fb7SYork Sun #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 169b5b06fb7SYork Sun #define CONFIG_SYS_MEMTEST_END 0x00400000 170b5b06fb7SYork Sun #define CONFIG_SYS_ALT_MEMTEST 171b5b06fb7SYork Sun #define CONFIG_PANIC_HANG /* do not reset board on panic */ 172b5b06fb7SYork Sun 173b5b06fb7SYork Sun /* 174b5b06fb7SYork Sun * Config the L3 Cache as L3 SRAM 175b5b06fb7SYork Sun */ 176b5b06fb7SYork Sun #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE 177b5b06fb7SYork Sun 178b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT 179b5b06fb7SYork Sun #define CONFIG_SYS_DCSRBAR 0xf0000000 180b5b06fb7SYork Sun #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 181b5b06fb7SYork Sun #endif 182b5b06fb7SYork Sun 183b5b06fb7SYork Sun /* EEPROM */ 184b5b06fb7SYork Sun #define CONFIG_SYS_I2C_EEPROM_NXID 185b5b06fb7SYork Sun #define CONFIG_SYS_EEPROM_BUS_NUM 0 186b5b06fb7SYork Sun #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 187b5b06fb7SYork Sun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 188b5b06fb7SYork Sun #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 189b5b06fb7SYork Sun #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 190b5b06fb7SYork Sun 191b5b06fb7SYork Sun /* 192b5b06fb7SYork Sun * DDR Setup 193b5b06fb7SYork Sun */ 194b5b06fb7SYork Sun #define CONFIG_VERY_BIG_RAM 195b5b06fb7SYork Sun #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 196b5b06fb7SYork Sun #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 197b5b06fb7SYork Sun 198b5b06fb7SYork Sun /* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */ 199b5b06fb7SYork Sun #define CONFIG_DIMM_SLOTS_PER_CTLR 1 200b5b06fb7SYork Sun #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR) 201b5b06fb7SYork Sun 202b5b06fb7SYork Sun #define CONFIG_DDR_SPD 203b5b06fb7SYork Sun #define CONFIG_SYS_DDR_RAW_TIMING 204b5b06fb7SYork Sun #define CONFIG_FSL_DDR3 205b5b06fb7SYork Sun #define CONFIG_FSL_DDR_INTERACTIVE 206b5b06fb7SYork Sun 207b5b06fb7SYork Sun #define CONFIG_SYS_SPD_BUS_NUM 0 208b5b06fb7SYork Sun #define SPD_EEPROM_ADDRESS1 0x51 209b5b06fb7SYork Sun #define SPD_EEPROM_ADDRESS2 0x53 210b5b06fb7SYork Sun 211b5b06fb7SYork Sun #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 212b5b06fb7SYork Sun #define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */ 213b5b06fb7SYork Sun 214b5b06fb7SYork Sun /* 215b5b06fb7SYork Sun * IFC Definitions 216b5b06fb7SYork Sun */ 217b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_BASE 0xe0000000 218b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT 219b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) 220b5b06fb7SYork Sun #else 221b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 222b5b06fb7SYork Sun #endif 223b5b06fb7SYork Sun 224b5b06fb7SYork Sun #define CONFIG_SYS_NOR0_CSPR_EXT (0xf) 225b5b06fb7SYork Sun #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \ 226b5b06fb7SYork Sun + 0x8000000) | \ 227b5b06fb7SYork Sun CSPR_PORT_SIZE_16 | \ 228b5b06fb7SYork Sun CSPR_MSEL_NOR | \ 229b5b06fb7SYork Sun CSPR_V) 230b5b06fb7SYork Sun #define CONFIG_SYS_NOR1_CSPR_EXT (0xf) 231b5b06fb7SYork Sun #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 232b5b06fb7SYork Sun CSPR_PORT_SIZE_16 | \ 233b5b06fb7SYork Sun CSPR_MSEL_NOR | \ 234b5b06fb7SYork Sun CSPR_V) 235b5b06fb7SYork Sun #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024) 236b5b06fb7SYork Sun /* NOR Flash Timing Params */ 237b5b06fb7SYork Sun #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(4) 238b5b06fb7SYork Sun #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x01) | \ 239*4d0e6e0dSPrabhakar Kushwaha FTIM0_NOR_TEADC(0x04) | \ 240b5b06fb7SYork Sun FTIM0_NOR_TEAHC(0x20)) 241b5b06fb7SYork Sun #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 242b5b06fb7SYork Sun FTIM1_NOR_TRAD_NOR(0x1A) |\ 243b5b06fb7SYork Sun FTIM1_NOR_TSEQRAD_NOR(0x13)) 244b5b06fb7SYork Sun #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x01) | \ 245b5b06fb7SYork Sun FTIM2_NOR_TCH(0x0E) | \ 246b5b06fb7SYork Sun FTIM2_NOR_TWPH(0x0E) | \ 247b5b06fb7SYork Sun FTIM2_NOR_TWP(0x1c)) 248b5b06fb7SYork Sun #define CONFIG_SYS_NOR_FTIM3 0x0 249b5b06fb7SYork Sun 250b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_QUIET_TEST 251b5b06fb7SYork Sun #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 252b5b06fb7SYork Sun 253b5b06fb7SYork Sun #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 254b5b06fb7SYork Sun #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 255b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 256b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 257b5b06fb7SYork Sun 258b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_EMPTY_INFO 259b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \ 260b5b06fb7SYork Sun + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS} 261b5b06fb7SYork Sun 262b5b06fb7SYork Sun #define CONFIG_FSL_QIXIS /* use common QIXIS code */ 263b5b06fb7SYork Sun #define CONFIG_FSL_QIXIS_V2 264b5b06fb7SYork Sun #define QIXIS_BASE 0xffdf0000 265b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT 266b5b06fb7SYork Sun #define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE) 267b5b06fb7SYork Sun #else 268b5b06fb7SYork Sun #define QIXIS_BASE_PHYS QIXIS_BASE 269b5b06fb7SYork Sun #endif 270b5b06fb7SYork Sun #define QIXIS_LBMAP_SWITCH 0x01 271b5b06fb7SYork Sun #define QIXIS_LBMAP_MASK 0x0f 272b5b06fb7SYork Sun #define QIXIS_LBMAP_SHIFT 0 273b5b06fb7SYork Sun #define QIXIS_LBMAP_DFLTBANK 0x00 274b5b06fb7SYork Sun #define QIXIS_LBMAP_ALTBANK 0x02 275b5b06fb7SYork Sun #define QIXIS_RST_CTL_RESET 0x31 276b5b06fb7SYork Sun #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20 277b5b06fb7SYork Sun #define QIXIS_RCFG_CTL_RECONFIG_START 0x21 278b5b06fb7SYork Sun #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08 279b5b06fb7SYork Sun 280b5b06fb7SYork Sun #define CONFIG_SYS_CSPR3_EXT (0xf) 281b5b06fb7SYork Sun #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \ 282b5b06fb7SYork Sun | CSPR_PORT_SIZE_8 \ 283b5b06fb7SYork Sun | CSPR_MSEL_GPCM \ 284b5b06fb7SYork Sun | CSPR_V) 285b5b06fb7SYork Sun #define CONFIG_SYS_AMASK3 IFC_AMASK(4 * 1024) 286b5b06fb7SYork Sun #define CONFIG_SYS_CSOR3 0x0 287b5b06fb7SYork Sun /* QIXIS Timing parameters for IFC CS3 */ 288b5b06fb7SYork Sun #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 289b5b06fb7SYork Sun FTIM0_GPCM_TEADC(0x0e) | \ 290b5b06fb7SYork Sun FTIM0_GPCM_TEAHC(0x0e)) 291b5b06fb7SYork Sun #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ 292b5b06fb7SYork Sun FTIM1_GPCM_TRAD(0x1f)) 293b5b06fb7SYork Sun #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ 294b5b06fb7SYork Sun FTIM2_GPCM_TCH(0x0) | \ 295b5b06fb7SYork Sun FTIM2_GPCM_TWP(0x1f)) 296b5b06fb7SYork Sun #define CONFIG_SYS_CS3_FTIM3 0x0 297b5b06fb7SYork Sun 298b5b06fb7SYork Sun /* NAND Flash on IFC */ 299b5b06fb7SYork Sun #define CONFIG_NAND_FSL_IFC 300b5b06fb7SYork Sun #define CONFIG_SYS_NAND_BASE 0xff800000 301b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT 302b5b06fb7SYork Sun #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE) 303b5b06fb7SYork Sun #else 304b5b06fb7SYork Sun #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 305b5b06fb7SYork Sun #endif 306b5b06fb7SYork Sun 307b5b06fb7SYork Sun #define CONFIG_SYS_NAND_CSPR_EXT (0xf) 308b5b06fb7SYork Sun #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 309b5b06fb7SYork Sun | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ 310b5b06fb7SYork Sun | CSPR_MSEL_NAND /* MSEL = NAND */ \ 311b5b06fb7SYork Sun | CSPR_V) 312b5b06fb7SYork Sun #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024) 313b5b06fb7SYork Sun 314b5b06fb7SYork Sun #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 315b5b06fb7SYork Sun | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 316b5b06fb7SYork Sun | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 317b5b06fb7SYork Sun | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \ 318b5b06fb7SYork Sun | CSOR_NAND_PGS_2K /* Page Size = 2K */ \ 319b5b06fb7SYork Sun | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \ 320b5b06fb7SYork Sun | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ 321b5b06fb7SYork Sun 322b5b06fb7SYork Sun #define CONFIG_SYS_NAND_ONFI_DETECTION 323b5b06fb7SYork Sun 324b5b06fb7SYork Sun /* ONFI NAND Flash mode0 Timing Params */ 325b5b06fb7SYork Sun #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \ 326b5b06fb7SYork Sun FTIM0_NAND_TWP(0x18) | \ 327b5b06fb7SYork Sun FTIM0_NAND_TWCHT(0x07) | \ 328b5b06fb7SYork Sun FTIM0_NAND_TWH(0x0a)) 329b5b06fb7SYork Sun #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 330b5b06fb7SYork Sun FTIM1_NAND_TWBE(0x39) | \ 331b5b06fb7SYork Sun FTIM1_NAND_TRR(0x0e) | \ 332b5b06fb7SYork Sun FTIM1_NAND_TRP(0x18)) 333b5b06fb7SYork Sun #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ 334b5b06fb7SYork Sun FTIM2_NAND_TREH(0x0a) | \ 335b5b06fb7SYork Sun FTIM2_NAND_TWHRE(0x1e)) 336b5b06fb7SYork Sun #define CONFIG_SYS_NAND_FTIM3 0x0 337b5b06fb7SYork Sun 338b5b06fb7SYork Sun #define CONFIG_SYS_NAND_DDR_LAW 11 339b5b06fb7SYork Sun 340b5b06fb7SYork Sun #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 341b5b06fb7SYork Sun #define CONFIG_SYS_MAX_NAND_DEVICE 1 342b5b06fb7SYork Sun #define CONFIG_MTD_NAND_VERIFY_WRITE 343b5b06fb7SYork Sun #define CONFIG_CMD_NAND 344b5b06fb7SYork Sun 345b5b06fb7SYork Sun #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 346b5b06fb7SYork Sun 347b5b06fb7SYork Sun #if defined(CONFIG_NAND) 348b5b06fb7SYork Sun #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 349b5b06fb7SYork Sun #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 350b5b06fb7SYork Sun #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 351b5b06fb7SYork Sun #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 352b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 353b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 354b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 355b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 356b5b06fb7SYork Sun #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT 357b5b06fb7SYork Sun #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR 358b5b06fb7SYork Sun #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK 359b5b06fb7SYork Sun #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR 360b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0 361b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1 362b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2 363b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3 364b5b06fb7SYork Sun #else 365b5b06fb7SYork Sun #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 366b5b06fb7SYork Sun #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR 367b5b06fb7SYork Sun #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 368b5b06fb7SYork Sun #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 369b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 370b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 371b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 372b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 373b5b06fb7SYork Sun #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT 374b5b06fb7SYork Sun #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR 375b5b06fb7SYork Sun #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK 376b5b06fb7SYork Sun #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR 377b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0 378b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1 379b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2 380b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3 381b5b06fb7SYork Sun #endif 382b5b06fb7SYork Sun #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT 383b5b06fb7SYork Sun #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR 384b5b06fb7SYork Sun #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 385b5b06fb7SYork Sun #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 386b5b06fb7SYork Sun #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 387b5b06fb7SYork Sun #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 388b5b06fb7SYork Sun #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 389b5b06fb7SYork Sun #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 390b5b06fb7SYork Sun 391b5b06fb7SYork Sun #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE 392b5b06fb7SYork Sun 393b5b06fb7SYork Sun #if defined(CONFIG_RAMBOOT_PBL) 394b5b06fb7SYork Sun #define CONFIG_SYS_RAMBOOT 395b5b06fb7SYork Sun #endif 396b5b06fb7SYork Sun 397b5b06fb7SYork Sun #define CONFIG_BOARD_EARLY_INIT_R 398b5b06fb7SYork Sun #define CONFIG_MISC_INIT_R 399b5b06fb7SYork Sun 400b5b06fb7SYork Sun #define CONFIG_HWCONFIG 401b5b06fb7SYork Sun 402b5b06fb7SYork Sun /* define to use L1 as initial stack */ 403b5b06fb7SYork Sun #define CONFIG_L1_INIT_RAM 404b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_LOCK 405b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 406b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT 407b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 408b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe0ec000 409b5b06fb7SYork Sun /* The assembler doesn't like typecast */ 410b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 411b5b06fb7SYork Sun ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 412b5b06fb7SYork Sun CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 413b5b06fb7SYork Sun #else 414b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe0ec000 /* Initial L1 address */ 415b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0 416b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS 417b5b06fb7SYork Sun #endif 418b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 419b5b06fb7SYork Sun 420b5b06fb7SYork Sun #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ 421b5b06fb7SYork Sun GENERATED_GBL_DATA_SIZE) 422b5b06fb7SYork Sun #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 423b5b06fb7SYork Sun 424b5b06fb7SYork Sun #define CONFIG_SYS_MONITOR_LEN (512 * 1024) 425b5b06fb7SYork Sun #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024) 426b5b06fb7SYork Sun 427b5b06fb7SYork Sun /* Serial Port - controlled on board with jumper J8 428b5b06fb7SYork Sun * open - index 2 429b5b06fb7SYork Sun * shorted - index 1 430b5b06fb7SYork Sun */ 431b5b06fb7SYork Sun #define CONFIG_CONS_INDEX 1 432b5b06fb7SYork Sun #define CONFIG_SYS_NS16550 433b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_SERIAL 434b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_REG_SIZE 1 435b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 436b5b06fb7SYork Sun 437b5b06fb7SYork Sun #define CONFIG_SYS_BAUDRATE_TABLE \ 438b5b06fb7SYork Sun {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 439b5b06fb7SYork Sun 440b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 441b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 442b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 443b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 444b5b06fb7SYork Sun #define CONFIG_SERIAL_MULTI /* Enable both serial ports */ 445b5b06fb7SYork Sun #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* determine from environment */ 446b5b06fb7SYork Sun 447b5b06fb7SYork Sun 448b5b06fb7SYork Sun /* Use the HUSH parser */ 449b5b06fb7SYork Sun #define CONFIG_SYS_HUSH_PARSER 450b5b06fb7SYork Sun #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 451b5b06fb7SYork Sun 452b5b06fb7SYork Sun /* pass open firmware flat tree */ 453b5b06fb7SYork Sun #define CONFIG_OF_LIBFDT 454b5b06fb7SYork Sun #define CONFIG_OF_BOARD_SETUP 455b5b06fb7SYork Sun #define CONFIG_OF_STDOUT_VIA_ALIAS 456b5b06fb7SYork Sun 457b5b06fb7SYork Sun /* new uImage format support */ 458b5b06fb7SYork Sun #define CONFIG_FIT 459b5b06fb7SYork Sun #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */ 460b5b06fb7SYork Sun 461b5b06fb7SYork Sun /* I2C */ 462b5b06fb7SYork Sun #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 463b5b06fb7SYork Sun #define CONFIG_HARD_I2C /* I2C with hardware support */ 464b5b06fb7SYork Sun #define CONFIG_I2C_MULTI_BUS 465b5b06fb7SYork Sun #define CONFIG_I2C_CMD_TREE 466b5b06fb7SYork Sun #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed in Hz */ 467b5b06fb7SYork Sun #define CONFIG_SYS_I2C_SLAVE 0x7F 468b5b06fb7SYork Sun #define CONFIG_SYS_I2C_OFFSET 0x118000 469b5b06fb7SYork Sun #define CONFIG_SYS_I2C2_OFFSET 0x119000 470b5b06fb7SYork Sun 471b5b06fb7SYork Sun /* 472b5b06fb7SYork Sun * RTC configuration 473b5b06fb7SYork Sun */ 474b5b06fb7SYork Sun #define RTC 475b5b06fb7SYork Sun #define CONFIG_RTC_DS3231 1 476b5b06fb7SYork Sun #define CONFIG_SYS_I2C_RTC_ADDR 0x68 477b5b06fb7SYork Sun 478b5b06fb7SYork Sun /* 479b5b06fb7SYork Sun * RapidIO 480b5b06fb7SYork Sun */ 481b5b06fb7SYork Sun #ifdef CONFIG_SYS_SRIO 482b5b06fb7SYork Sun #ifdef CONFIG_SRIO1 483b5b06fb7SYork Sun #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000 484b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT 485b5b06fb7SYork Sun #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull 486b5b06fb7SYork Sun #else 487b5b06fb7SYork Sun #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000 488b5b06fb7SYork Sun #endif 489b5b06fb7SYork Sun #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */ 490b5b06fb7SYork Sun #endif 491b5b06fb7SYork Sun 492b5b06fb7SYork Sun #ifdef CONFIG_SRIO2 493b5b06fb7SYork Sun #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000 494b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT 495b5b06fb7SYork Sun #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull 496b5b06fb7SYork Sun #else 497b5b06fb7SYork Sun #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000 498b5b06fb7SYork Sun #endif 499b5b06fb7SYork Sun #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */ 500b5b06fb7SYork Sun #endif 501b5b06fb7SYork Sun #endif 502b5b06fb7SYork Sun 503b5b06fb7SYork Sun /* 504b5b06fb7SYork Sun * for slave u-boot IMAGE instored in master memory space, 505b5b06fb7SYork Sun * PHYS must be aligned based on the SIZE 506b5b06fb7SYork Sun */ 507b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef080000ull 508b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff80000ull 509b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x80000 /* 512K */ 510b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff80000ull 511b5b06fb7SYork Sun /* 512b5b06fb7SYork Sun * for slave UCODE and ENV instored in master memory space, 513b5b06fb7SYork Sun * PHYS must be aligned based on the SIZE 514b5b06fb7SYork Sun */ 515b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef040000ull 516b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull 517b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */ 518b5b06fb7SYork Sun 519b5b06fb7SYork Sun /* slave core release by master*/ 520b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4 521b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */ 522b5b06fb7SYork Sun 523b5b06fb7SYork Sun /* 524b5b06fb7SYork Sun * SRIO_PCIE_BOOT - SLAVE 525b5b06fb7SYork Sun */ 526b5b06fb7SYork Sun #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 527b5b06fb7SYork Sun #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000 528b5b06fb7SYork Sun #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \ 529b5b06fb7SYork Sun (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR) 530b5b06fb7SYork Sun #endif 531b5b06fb7SYork Sun 532b5b06fb7SYork Sun /* 533b5b06fb7SYork Sun * eSPI - Enhanced SPI 534b5b06fb7SYork Sun */ 535b5b06fb7SYork Sun #define CONFIG_FSL_ESPI 536b5b06fb7SYork Sun #define CONFIG_SPI_FLASH 537b5b06fb7SYork Sun #define CONFIG_SPI_FLASH_SST 538b5b06fb7SYork Sun #define CONFIG_CMD_SF 539b5b06fb7SYork Sun #define CONFIG_SF_DEFAULT_SPEED 10000000 540b5b06fb7SYork Sun #define CONFIG_SF_DEFAULT_MODE 0 541b5b06fb7SYork Sun 542b5b06fb7SYork Sun /* 5436eaeba23SShaveta Leekha * MAPLE 5446eaeba23SShaveta Leekha */ 5456eaeba23SShaveta Leekha #ifdef CONFIG_PHYS_64BIT 5466eaeba23SShaveta Leekha #define CONFIG_SYS_MAPLE_MEM_PHYS 0xFA0000000ull 5476eaeba23SShaveta Leekha #else 5486eaeba23SShaveta Leekha #define CONFIG_SYS_MAPLE_MEM_PHYS 0xA0000000 5496eaeba23SShaveta Leekha #endif 5506eaeba23SShaveta Leekha 5516eaeba23SShaveta Leekha /* 552b5b06fb7SYork Sun * General PCI 553b5b06fb7SYork Sun * Memory space is mapped 1-1, but I/O space must start from 0. 554b5b06fb7SYork Sun */ 555b5b06fb7SYork Sun 556b5b06fb7SYork Sun /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 557b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 558b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT 559b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 560b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 561b5b06fb7SYork Sun #else 562b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 563b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000 564b5b06fb7SYork Sun #endif 565b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 566b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 567b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 568b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT 569b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 570b5b06fb7SYork Sun #else 571b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000 572b5b06fb7SYork Sun #endif 573b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 574b5b06fb7SYork Sun 575b5b06fb7SYork Sun /* Qman/Bman */ 576b5b06fb7SYork Sun #ifndef CONFIG_NOBQFMAN 577b5b06fb7SYork Sun #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 578b5b06fb7SYork Sun #define CONFIG_SYS_BMAN_NUM_PORTALS 25 579b5b06fb7SYork Sun #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 580b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT 581b5b06fb7SYork Sun #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 582b5b06fb7SYork Sun #else 583b5b06fb7SYork Sun #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE 584b5b06fb7SYork Sun #endif 585b5b06fb7SYork Sun #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000 586b5b06fb7SYork Sun #define CONFIG_SYS_QMAN_NUM_PORTALS 25 587b5b06fb7SYork Sun #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000 588b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT 589b5b06fb7SYork Sun #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull 590b5b06fb7SYork Sun #else 591b5b06fb7SYork Sun #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE 592b5b06fb7SYork Sun #endif 593b5b06fb7SYork Sun #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000 594b5b06fb7SYork Sun 595b5b06fb7SYork Sun #define CONFIG_SYS_DPAA_FMAN 596b5b06fb7SYork Sun 597b5b06fb7SYork Sun /* Default address of microcode for the Linux Fman driver */ 598b5b06fb7SYork Sun #if defined(CONFIG_SPIFLASH) 599b5b06fb7SYork Sun /* 600b5b06fb7SYork Sun * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 601b5b06fb7SYork Sun * env, so we got 0x110000. 602b5b06fb7SYork Sun */ 603b5b06fb7SYork Sun #define CONFIG_SYS_QE_FW_IN_SPIFLASH 604b5b06fb7SYork Sun #define CONFIG_SYS_QE_FMAN_FW_ADDR 0x110000 605b5b06fb7SYork Sun #elif defined(CONFIG_SDCARD) 606b5b06fb7SYork Sun /* 607b5b06fb7SYork Sun * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 608b5b06fb7SYork Sun * about 545KB (1089 blocks), Env is stored after the image, and the env size is 609b5b06fb7SYork Sun * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130. 610b5b06fb7SYork Sun */ 611b5b06fb7SYork Sun #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 612b5b06fb7SYork Sun #define CONFIG_SYS_QE_FMAN_FW_ADDR (512 * 1130) 613b5b06fb7SYork Sun #elif defined(CONFIG_NAND) 614b5b06fb7SYork Sun #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 615b5b06fb7SYork Sun #define CONFIG_SYS_QE_FMAN_FW_ADDR (6 * CONFIG_SYS_NAND_BLOCK_SIZE) 6165870fe44SLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 6175870fe44SLiu Gang /* 6185870fe44SLiu Gang * Slave has no ucode locally, it can fetch this from remote. When implementing 6195870fe44SLiu Gang * in two corenet boards, slave's ucode could be stored in master's memory 6205870fe44SLiu Gang * space, the address can be mapped from slave TLB->slave LAW-> 6215870fe44SLiu Gang * slave SRIO or PCIE outbound window->master inbound window-> 6225870fe44SLiu Gang * master LAW->the ucode address in master's memory space. 6235870fe44SLiu Gang */ 6245870fe44SLiu Gang #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE 6255870fe44SLiu Gang #define CONFIG_SYS_QE_FMAN_FW_ADDR 0xFFE00000 626b5b06fb7SYork Sun #else 627b5b06fb7SYork Sun #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 628b5b06fb7SYork Sun #define CONFIG_SYS_QE_FMAN_FW_ADDR 0xEFF40000 629b5b06fb7SYork Sun #endif 630b5b06fb7SYork Sun #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 631b5b06fb7SYork Sun #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 632b5b06fb7SYork Sun #endif /* CONFIG_NOBQFMAN */ 633b5b06fb7SYork Sun 634b5b06fb7SYork Sun #ifdef CONFIG_SYS_DPAA_FMAN 635b5b06fb7SYork Sun #define CONFIG_FMAN_ENET 636b5b06fb7SYork Sun #define CONFIG_PHYLIB_10G 637b5b06fb7SYork Sun #define CONFIG_PHY_VITESSE 638b5b06fb7SYork Sun #define CONFIG_PHY_TERANETICS 639b5b06fb7SYork Sun #define SGMII_CARD_PORT1_PHY_ADDR 0x1C 640b5b06fb7SYork Sun #define SGMII_CARD_PORT2_PHY_ADDR 0x10 641b5b06fb7SYork Sun #define SGMII_CARD_PORT3_PHY_ADDR 0x1E 642b5b06fb7SYork Sun #define SGMII_CARD_PORT4_PHY_ADDR 0x11 643b5b06fb7SYork Sun #endif 644b5b06fb7SYork Sun 645b5b06fb7SYork Sun #ifdef CONFIG_PCI 646842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 647b5b06fb7SYork Sun #define CONFIG_NET_MULTI 648b5b06fb7SYork Sun #define CONFIG_PCI_PNP /* do pci plug-and-play */ 649b5b06fb7SYork Sun #define CONFIG_E1000 650b5b06fb7SYork Sun 651b5b06fb7SYork Sun #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 652b5b06fb7SYork Sun #define CONFIG_DOS_PARTITION 653b5b06fb7SYork Sun #endif /* CONFIG_PCI */ 654b5b06fb7SYork Sun 655b5b06fb7SYork Sun #ifdef CONFIG_FMAN_ENET 656b5b06fb7SYork Sun #define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR 0x10 657b5b06fb7SYork Sun #define CONFIG_SYS_FM1_DTSEC6_PHY_ADDR 0x11 65816d88f41SSuresh Gupta 65916d88f41SSuresh Gupta /*B4860 QDS AMC2PEX-2S default PHY_ADDR */ 66016d88f41SSuresh Gupta #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0x7 /*SLOT 1*/ 66116d88f41SSuresh Gupta #define CONFIG_SYS_FM1_10GEC2_PHY_ADDR 0x6 /*SLOT 2*/ 66216d88f41SSuresh Gupta 663b5b06fb7SYork Sun 664b5b06fb7SYork Sun #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c 665b5b06fb7SYork Sun #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d 666b5b06fb7SYork Sun #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e 667b5b06fb7SYork Sun #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f 668b5b06fb7SYork Sun 669b5b06fb7SYork Sun #define CONFIG_MII /* MII PHY management */ 670b5b06fb7SYork Sun #define CONFIG_ETHPRIME "FM1@DTSEC1" 671b5b06fb7SYork Sun #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 672b5b06fb7SYork Sun #endif 673b5b06fb7SYork Sun 674b5b06fb7SYork Sun /* 675b5b06fb7SYork Sun * Environment 676b5b06fb7SYork Sun */ 677b5b06fb7SYork Sun #define CONFIG_LOADS_ECHO /* echo on for serial download */ 678b5b06fb7SYork Sun #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 679b5b06fb7SYork Sun 680b5b06fb7SYork Sun /* 681b5b06fb7SYork Sun * Command line configuration. 682b5b06fb7SYork Sun */ 683b5b06fb7SYork Sun #include <config_cmd_default.h> 684b5b06fb7SYork Sun 685b5b06fb7SYork Sun #define CONFIG_CMD_DATE 686b5b06fb7SYork Sun #define CONFIG_CMD_DHCP 687b5b06fb7SYork Sun #define CONFIG_CMD_EEPROM 688b5b06fb7SYork Sun #define CONFIG_CMD_ELF 689b5b06fb7SYork Sun #define CONFIG_CMD_ERRATA 690b5b06fb7SYork Sun #define CONFIG_CMD_GREPENV 691b5b06fb7SYork Sun #define CONFIG_CMD_IRQ 692b5b06fb7SYork Sun #define CONFIG_CMD_I2C 693b5b06fb7SYork Sun #define CONFIG_CMD_MII 694b5b06fb7SYork Sun #define CONFIG_CMD_PING 695b5b06fb7SYork Sun #define CONFIG_CMD_REGINFO 696b5b06fb7SYork Sun #define CONFIG_CMD_SETEXPR 697b5b06fb7SYork Sun 698b5b06fb7SYork Sun #ifdef CONFIG_PCI 699b5b06fb7SYork Sun #define CONFIG_CMD_PCI 700b5b06fb7SYork Sun #define CONFIG_CMD_NET 701b5b06fb7SYork Sun #endif 702b5b06fb7SYork Sun 703b5b06fb7SYork Sun /* 704b5b06fb7SYork Sun * USB 705b5b06fb7SYork Sun */ 706b5b06fb7SYork Sun #define CONFIG_HAS_FSL_DR_USB 707b5b06fb7SYork Sun 708b5b06fb7SYork Sun #ifdef CONFIG_HAS_FSL_DR_USB 709b5b06fb7SYork Sun #define CONFIG_USB_EHCI 710b5b06fb7SYork Sun 711b5b06fb7SYork Sun #ifdef CONFIG_USB_EHCI 712b5b06fb7SYork Sun #define CONFIG_CMD_USB 713b5b06fb7SYork Sun #define CONFIG_USB_STORAGE 714b5b06fb7SYork Sun #define CONFIG_USB_EHCI_FSL 715b5b06fb7SYork Sun #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 716b5b06fb7SYork Sun #define CONFIG_CMD_EXT2 717b5b06fb7SYork Sun #endif 718b5b06fb7SYork Sun #endif 719b5b06fb7SYork Sun 720b5b06fb7SYork Sun /* 721b5b06fb7SYork Sun * Miscellaneous configurable options 722b5b06fb7SYork Sun */ 723b5b06fb7SYork Sun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 724b5b06fb7SYork Sun #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 725b5b06fb7SYork Sun #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 726b5b06fb7SYork Sun #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 727b5b06fb7SYork Sun #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 728b5b06fb7SYork Sun #ifdef CONFIG_CMD_KGDB 729b5b06fb7SYork Sun #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 730b5b06fb7SYork Sun #else 731b5b06fb7SYork Sun #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 732b5b06fb7SYork Sun #endif 733b5b06fb7SYork Sun #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 734b5b06fb7SYork Sun #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 735b5b06fb7SYork Sun #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */ 736b5b06fb7SYork Sun #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks*/ 737b5b06fb7SYork Sun 738b5b06fb7SYork Sun /* 739b5b06fb7SYork Sun * For booting Linux, the board info and command line data 740b5b06fb7SYork Sun * have to be in the first 64 MB of memory, since this is 741b5b06fb7SYork Sun * the maximum mapped by the Linux kernel during initialization. 742b5b06fb7SYork Sun */ 743b5b06fb7SYork Sun #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/ 744b5b06fb7SYork Sun #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 745b5b06fb7SYork Sun 746b5b06fb7SYork Sun #ifdef CONFIG_CMD_KGDB 747b5b06fb7SYork Sun #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 748b5b06fb7SYork Sun #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 749b5b06fb7SYork Sun #endif 750b5b06fb7SYork Sun 751b5b06fb7SYork Sun /* 752b5b06fb7SYork Sun * Environment Configuration 753b5b06fb7SYork Sun */ 754b5b06fb7SYork Sun #define CONFIG_ROOTPATH "/opt/nfsroot" 755b5b06fb7SYork Sun #define CONFIG_BOOTFILE "uImage" 756b5b06fb7SYork Sun #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/ 757b5b06fb7SYork Sun 758b5b06fb7SYork Sun /* default location for tftp and bootm */ 759b5b06fb7SYork Sun #define CONFIG_LOADADDR 1000000 760b5b06fb7SYork Sun 761b5b06fb7SYork Sun #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 762b5b06fb7SYork Sun 763b5b06fb7SYork Sun #define CONFIG_BAUDRATE 115200 764b5b06fb7SYork Sun 765b5b06fb7SYork Sun #define __USB_PHY_TYPE ulpi 766b5b06fb7SYork Sun 767b5b06fb7SYork Sun #define CONFIG_EXTRA_ENV_SETTINGS \ 768b5b06fb7SYork Sun "hwconfig=fsl_ddr:ctlr_intlv=null," \ 769b5b06fb7SYork Sun "bank_intlv=cs0_cs1;" \ 770b5b06fb7SYork Sun "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\ 771b5b06fb7SYork Sun "netdev=eth0\0" \ 772b5b06fb7SYork Sun "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 773b5b06fb7SYork Sun "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 774b5b06fb7SYork Sun "tftpflash=tftpboot $loadaddr $uboot && " \ 775b5b06fb7SYork Sun "protect off $ubootaddr +$filesize && " \ 776b5b06fb7SYork Sun "erase $ubootaddr +$filesize && " \ 777b5b06fb7SYork Sun "cp.b $loadaddr $ubootaddr $filesize && " \ 778b5b06fb7SYork Sun "protect on $ubootaddr +$filesize && " \ 779b5b06fb7SYork Sun "cmp.b $loadaddr $ubootaddr $filesize\0" \ 780b5b06fb7SYork Sun "consoledev=ttyS0\0" \ 781b5b06fb7SYork Sun "ramdiskaddr=2000000\0" \ 782b5b06fb7SYork Sun "ramdiskfile=b4860qds/ramdisk.uboot\0" \ 783b5b06fb7SYork Sun "fdtaddr=c00000\0" \ 784b5b06fb7SYork Sun "fdtfile=b4860qds/b4860qds.dtb\0" \ 785b5b06fb7SYork Sun "bdev=sda3\0" \ 786b5b06fb7SYork Sun "c=ffe\0" 787b5b06fb7SYork Sun 788b5b06fb7SYork Sun /* For emulation this causes u-boot to jump to the start of the proof point 789b5b06fb7SYork Sun app code automatically */ 790b5b06fb7SYork Sun #define CONFIG_PROOF_POINTS \ 791b5b06fb7SYork Sun "setenv bootargs root=/dev/$bdev rw " \ 792b5b06fb7SYork Sun "console=$consoledev,$baudrate $othbootargs;" \ 793b5b06fb7SYork Sun "cpu 1 release 0x29000000 - - -;" \ 794b5b06fb7SYork Sun "cpu 2 release 0x29000000 - - -;" \ 795b5b06fb7SYork Sun "cpu 3 release 0x29000000 - - -;" \ 796b5b06fb7SYork Sun "cpu 4 release 0x29000000 - - -;" \ 797b5b06fb7SYork Sun "cpu 5 release 0x29000000 - - -;" \ 798b5b06fb7SYork Sun "cpu 6 release 0x29000000 - - -;" \ 799b5b06fb7SYork Sun "cpu 7 release 0x29000000 - - -;" \ 800b5b06fb7SYork Sun "go 0x29000000" 801b5b06fb7SYork Sun 802b5b06fb7SYork Sun #define CONFIG_HVBOOT \ 803b5b06fb7SYork Sun "setenv bootargs config-addr=0x60000000; " \ 804b5b06fb7SYork Sun "bootm 0x01000000 - 0x00f00000" 805b5b06fb7SYork Sun 806b5b06fb7SYork Sun #define CONFIG_ALU \ 807b5b06fb7SYork Sun "setenv bootargs root=/dev/$bdev rw " \ 808b5b06fb7SYork Sun "console=$consoledev,$baudrate $othbootargs;" \ 809b5b06fb7SYork Sun "cpu 1 release 0x01000000 - - -;" \ 810b5b06fb7SYork Sun "cpu 2 release 0x01000000 - - -;" \ 811b5b06fb7SYork Sun "cpu 3 release 0x01000000 - - -;" \ 812b5b06fb7SYork Sun "cpu 4 release 0x01000000 - - -;" \ 813b5b06fb7SYork Sun "cpu 5 release 0x01000000 - - -;" \ 814b5b06fb7SYork Sun "cpu 6 release 0x01000000 - - -;" \ 815b5b06fb7SYork Sun "cpu 7 release 0x01000000 - - -;" \ 816b5b06fb7SYork Sun "go 0x01000000" 817b5b06fb7SYork Sun 818b5b06fb7SYork Sun #define CONFIG_LINUX \ 819b5b06fb7SYork Sun "setenv bootargs root=/dev/ram rw " \ 820b5b06fb7SYork Sun "console=$consoledev,$baudrate $othbootargs;" \ 821b5b06fb7SYork Sun "setenv ramdiskaddr 0x02000000;" \ 822b5b06fb7SYork Sun "setenv fdtaddr 0x00c00000;" \ 823b5b06fb7SYork Sun "setenv loadaddr 0x1000000;" \ 824b5b06fb7SYork Sun "bootm $loadaddr $ramdiskaddr $fdtaddr" 825b5b06fb7SYork Sun 826b5b06fb7SYork Sun #define CONFIG_HDBOOT \ 827b5b06fb7SYork Sun "setenv bootargs root=/dev/$bdev rw " \ 828b5b06fb7SYork Sun "console=$consoledev,$baudrate $othbootargs;" \ 829b5b06fb7SYork Sun "tftp $loadaddr $bootfile;" \ 830b5b06fb7SYork Sun "tftp $fdtaddr $fdtfile;" \ 831b5b06fb7SYork Sun "bootm $loadaddr - $fdtaddr" 832b5b06fb7SYork Sun 833b5b06fb7SYork Sun #define CONFIG_NFSBOOTCOMMAND \ 834b5b06fb7SYork Sun "setenv bootargs root=/dev/nfs rw " \ 835b5b06fb7SYork Sun "nfsroot=$serverip:$rootpath " \ 836b5b06fb7SYork Sun "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 837b5b06fb7SYork Sun "console=$consoledev,$baudrate $othbootargs;" \ 838b5b06fb7SYork Sun "tftp $loadaddr $bootfile;" \ 839b5b06fb7SYork Sun "tftp $fdtaddr $fdtfile;" \ 840b5b06fb7SYork Sun "bootm $loadaddr - $fdtaddr" 841b5b06fb7SYork Sun 842b5b06fb7SYork Sun #define CONFIG_RAMBOOTCOMMAND \ 843b5b06fb7SYork Sun "setenv bootargs root=/dev/ram rw " \ 844b5b06fb7SYork Sun "console=$consoledev,$baudrate $othbootargs;" \ 845b5b06fb7SYork Sun "tftp $ramdiskaddr $ramdiskfile;" \ 846b5b06fb7SYork Sun "tftp $loadaddr $bootfile;" \ 847b5b06fb7SYork Sun "tftp $fdtaddr $fdtfile;" \ 848b5b06fb7SYork Sun "bootm $loadaddr $ramdiskaddr $fdtaddr" 849b5b06fb7SYork Sun 850b5b06fb7SYork Sun #define CONFIG_BOOTCOMMAND CONFIG_LINUX 851b5b06fb7SYork Sun 852b5b06fb7SYork Sun #ifdef CONFIG_SECURE_BOOT 853b5b06fb7SYork Sun #include <asm/fsl_secure_boot.h> 854b5b06fb7SYork Sun #endif 855b5b06fb7SYork Sun 856b5b06fb7SYork Sun #endif /* __CONFIG_H */ 857