xref: /rk3399_rockchip-uboot/include/configs/B4860QDS.h (revision 3006ebc37e232e68464cbb196e0de222ebe7b238)
1b5b06fb7SYork Sun /*
2b5b06fb7SYork Sun  * Copyright 2011-2012 Freescale Semiconductor, Inc.
3b5b06fb7SYork Sun  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
5b5b06fb7SYork Sun  */
6b5b06fb7SYork Sun 
7b5b06fb7SYork Sun #ifndef __CONFIG_H
8b5b06fb7SYork Sun #define __CONFIG_H
9b5b06fb7SYork Sun 
10b5b06fb7SYork Sun /*
11b5b06fb7SYork Sun  * B4860 QDS board configuration file
12b5b06fb7SYork Sun  */
13b5b06fb7SYork Sun #define CONFIG_B4860QDS
14b5b06fb7SYork Sun 
15b5b06fb7SYork Sun #ifdef CONFIG_RAMBOOT_PBL
16c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_PBI	$(SRCTREE)/board/freescale/b4860qds/b4_pbi.cfg
17c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_RCW	$(SRCTREE)/board/freescale/b4860qds/b4_rcw.cfg
18c5dfe6ecSPrabhakar Kushwaha #ifndef CONFIG_NAND
19b5b06fb7SYork Sun #define CONFIG_RAMBOOT_TEXT_BASE	CONFIG_SYS_TEXT_BASE
20b5b06fb7SYork Sun #define CONFIG_RESET_VECTOR_ADDRESS	0xfffffffc
21c5dfe6ecSPrabhakar Kushwaha #else
22c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_FLUSH_IMAGE
23c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
24c5dfe6ecSPrabhakar Kushwaha #define CONFIG_FSL_LAW                 /* Use common FSL init code */
25c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE		0x00201000
26c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_TEXT_BASE		0xFFFD8000
27c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_PAD_TO		0x40000
28c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_MAX_SIZE		0x28000
29c5dfe6ecSPrabhakar Kushwaha #define RESET_VECTOR_OFFSET		0x27FFC
30c5dfe6ecSPrabhakar Kushwaha #define BOOT_PAGE_OFFSET		0x27000
31c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE	(768 << 10)
32c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_DST	0x00200000
33c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_START	0x00200000
34c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_OFFS	(256 << 10)
35c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
36c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_NAND_BOOT
37c5dfe6ecSPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD
38c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_SKIP_RELOCATE
39c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_COMMON_INIT_DDR
40c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
41c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_NO_FLASH
42c5dfe6ecSPrabhakar Kushwaha #endif
43c5dfe6ecSPrabhakar Kushwaha #endif
44b5b06fb7SYork Sun #endif
45b5b06fb7SYork Sun 
465870fe44SLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
475870fe44SLiu Gang /* Set 1M boot space */
485870fe44SLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
495870fe44SLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
505870fe44SLiu Gang 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
515870fe44SLiu Gang #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
525870fe44SLiu Gang #define CONFIG_SYS_NO_FLASH
535870fe44SLiu Gang #endif
545870fe44SLiu Gang 
55b5b06fb7SYork Sun /* High Level Configuration Options */
56b5b06fb7SYork Sun #define CONFIG_BOOKE
57b5b06fb7SYork Sun #define CONFIG_E500			/* BOOKE e500 family */
58b5b06fb7SYork Sun #define CONFIG_E500MC			/* BOOKE e500mc family */
59b5b06fb7SYork Sun #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
60b5b06fb7SYork Sun #define CONFIG_MP			/* support multiple processors */
61b5b06fb7SYork Sun 
62b5b06fb7SYork Sun #ifndef CONFIG_SYS_TEXT_BASE
63e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE	0xeff40000
64b5b06fb7SYork Sun #endif
65b5b06fb7SYork Sun 
66b5b06fb7SYork Sun #ifndef CONFIG_RESET_VECTOR_ADDRESS
67b5b06fb7SYork Sun #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
68b5b06fb7SYork Sun #endif
69b5b06fb7SYork Sun 
70b5b06fb7SYork Sun #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
71b5b06fb7SYork Sun #define CONFIG_SYS_NUM_CPC		CONFIG_NUM_DDR_CONTROLLERS
72b5b06fb7SYork Sun #define CONFIG_FSL_IFC			/* Enable IFC Support */
73737537efSRuchika Gupta #define CONFIG_FSL_CAAM			/* Enable SEC/CAAM */
74b38eaec5SRobert P. J. Day #define CONFIG_PCIE1			/* PCIE controller 1 */
75b5b06fb7SYork Sun #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
76b5b06fb7SYork Sun #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
77b5b06fb7SYork Sun 
78b5b06fb7SYork Sun #ifndef CONFIG_PPC_B4420
79b5b06fb7SYork Sun #define CONFIG_SYS_SRIO
80b5b06fb7SYork Sun #define CONFIG_SRIO1			/* SRIO port 1 */
81b5b06fb7SYork Sun #define CONFIG_SRIO2			/* SRIO port 2 */
823a01799bSLiu Gang #define CONFIG_SRIO_PCIE_BOOT_MASTER
83b5b06fb7SYork Sun #endif
84b5b06fb7SYork Sun 
85b5b06fb7SYork Sun #define CONFIG_FSL_LAW			/* Use common FSL init code */
86b5b06fb7SYork Sun 
87b5b06fb7SYork Sun /* I2C bus multiplexer */
88b5b06fb7SYork Sun #define I2C_MUX_PCA_ADDR                0x77
89b5b06fb7SYork Sun 
90b5b06fb7SYork Sun /* VSC Crossbar switches */
91b5b06fb7SYork Sun #define CONFIG_VSC_CROSSBAR
92b5b06fb7SYork Sun #define I2C_CH_DEFAULT                  0x8
93b5b06fb7SYork Sun #define I2C_CH_VSC3316                  0xc
94b5b06fb7SYork Sun #define I2C_CH_VSC3308                  0xd
95b5b06fb7SYork Sun 
96b5b06fb7SYork Sun #define VSC3316_TX_ADDRESS              0x70
97b5b06fb7SYork Sun #define VSC3316_RX_ADDRESS              0x71
98b5b06fb7SYork Sun #define VSC3308_TX_ADDRESS              0x02
99b5b06fb7SYork Sun #define VSC3308_RX_ADDRESS              0x03
100b5b06fb7SYork Sun 
101cb033741SShaveta Leekha /* IDT clock synthesizers */
102cb033741SShaveta Leekha #define CONFIG_IDT8T49N222A
103cb033741SShaveta Leekha #define I2C_CH_IDT                     0x9
104cb033741SShaveta Leekha 
105cb033741SShaveta Leekha #define IDT_SERDES1_ADDRESS            0x6E
106cb033741SShaveta Leekha #define IDT_SERDES2_ADDRESS            0x6C
107cb033741SShaveta Leekha 
108652e29b4SShaveta Leekha /* Voltage monitor on channel 2*/
109652e29b4SShaveta Leekha #define I2C_MUX_CH_VOL_MONITOR		0xa
110652e29b4SShaveta Leekha #define I2C_VOL_MONITOR_ADDR		0x40
111652e29b4SShaveta Leekha #define I2C_VOL_MONITOR_BUS_V_OFFSET	0x2
112652e29b4SShaveta Leekha #define I2C_VOL_MONITOR_BUS_V_OVF	0x1
113652e29b4SShaveta Leekha #define I2C_VOL_MONITOR_BUS_V_SHIFT	3
114652e29b4SShaveta Leekha 
115652e29b4SShaveta Leekha #define CONFIG_ZM7300
116652e29b4SShaveta Leekha #define I2C_MUX_CH_DPM			0xa
117652e29b4SShaveta Leekha #define I2C_DPM_ADDR			0x28
118652e29b4SShaveta Leekha 
119b5b06fb7SYork Sun #define CONFIG_ENV_OVERWRITE
120b5b06fb7SYork Sun 
121b5b06fb7SYork Sun #ifdef CONFIG_SYS_NO_FLASH
1225870fe44SLiu Gang #if !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL)
123b5b06fb7SYork Sun #define CONFIG_ENV_IS_NOWHERE
1245870fe44SLiu Gang #endif
125b5b06fb7SYork Sun #else
126b5b06fb7SYork Sun #define CONFIG_FLASH_CFI_DRIVER
127b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_CFI
128b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
129b5b06fb7SYork Sun #endif
130b5b06fb7SYork Sun 
131b5b06fb7SYork Sun #if defined(CONFIG_SPIFLASH)
132b5b06fb7SYork Sun #define CONFIG_SYS_EXTRA_ENV_RELOC
133b5b06fb7SYork Sun #define CONFIG_ENV_IS_IN_SPI_FLASH
134b5b06fb7SYork Sun #define CONFIG_ENV_SPI_BUS              0
135b5b06fb7SYork Sun #define CONFIG_ENV_SPI_CS               0
136b5b06fb7SYork Sun #define CONFIG_ENV_SPI_MAX_HZ           10000000
137b5b06fb7SYork Sun #define CONFIG_ENV_SPI_MODE             0
138b5b06fb7SYork Sun #define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
139b5b06fb7SYork Sun #define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
140b5b06fb7SYork Sun #define CONFIG_ENV_SECT_SIZE            0x10000
141b5b06fb7SYork Sun #elif defined(CONFIG_SDCARD)
142b5b06fb7SYork Sun #define CONFIG_SYS_EXTRA_ENV_RELOC
143b5b06fb7SYork Sun #define CONFIG_ENV_IS_IN_MMC
144b5b06fb7SYork Sun #define CONFIG_SYS_MMC_ENV_DEV          0
145b5b06fb7SYork Sun #define CONFIG_ENV_SIZE			0x2000
146b5b06fb7SYork Sun #define CONFIG_ENV_OFFSET		(512 * 1097)
147b5b06fb7SYork Sun #elif defined(CONFIG_NAND)
148b5b06fb7SYork Sun #define CONFIG_SYS_EXTRA_ENV_RELOC
149b5b06fb7SYork Sun #define CONFIG_ENV_IS_IN_NAND
150c5dfe6ecSPrabhakar Kushwaha #define CONFIG_ENV_SIZE			0x2000
151c5dfe6ecSPrabhakar Kushwaha #define CONFIG_ENV_OFFSET		(10 * CONFIG_SYS_NAND_BLOCK_SIZE)
1525870fe44SLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
1535870fe44SLiu Gang #define CONFIG_ENV_IS_IN_REMOTE
1545870fe44SLiu Gang #define CONFIG_ENV_ADDR		0xffe20000
1555870fe44SLiu Gang #define CONFIG_ENV_SIZE		0x2000
1565870fe44SLiu Gang #elif defined(CONFIG_ENV_IS_NOWHERE)
1575870fe44SLiu Gang #define CONFIG_ENV_SIZE		0x2000
158b5b06fb7SYork Sun #else
159b5b06fb7SYork Sun #define CONFIG_ENV_IS_IN_FLASH
160b5b06fb7SYork Sun #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
161b5b06fb7SYork Sun #define CONFIG_ENV_SIZE		0x2000
162b5b06fb7SYork Sun #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
163b5b06fb7SYork Sun #endif
164b5b06fb7SYork Sun 
165b5b06fb7SYork Sun #ifndef __ASSEMBLY__
166b5b06fb7SYork Sun unsigned long get_board_sys_clk(void);
167b5b06fb7SYork Sun unsigned long get_board_ddr_clk(void);
168b5b06fb7SYork Sun #endif
169b5b06fb7SYork Sun #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk() /* sysclk for MPC85xx */
170b5b06fb7SYork Sun #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk()
171b5b06fb7SYork Sun 
172b5b06fb7SYork Sun /*
173b5b06fb7SYork Sun  * These can be toggled for performance analysis, otherwise use default.
174b5b06fb7SYork Sun  */
175b5b06fb7SYork Sun #define CONFIG_SYS_CACHE_STASHING
176b5b06fb7SYork Sun #define CONFIG_BTB			/* toggle branch predition */
177b5b06fb7SYork Sun #define CONFIG_DDR_ECC
178b5b06fb7SYork Sun #ifdef CONFIG_DDR_ECC
179b5b06fb7SYork Sun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
180b5b06fb7SYork Sun #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
181b5b06fb7SYork Sun #endif
182b5b06fb7SYork Sun 
183b5b06fb7SYork Sun #define CONFIG_ENABLE_36BIT_PHYS
184b5b06fb7SYork Sun 
185b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
186b5b06fb7SYork Sun #define CONFIG_ADDR_MAP
187b5b06fb7SYork Sun #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
188b5b06fb7SYork Sun #endif
189b5b06fb7SYork Sun 
190b5b06fb7SYork Sun #if 0
191b5b06fb7SYork Sun #define CONFIG_POST CONFIG_SYS_POST_MEMORY	/* test POST memory test */
192b5b06fb7SYork Sun #endif
193b5b06fb7SYork Sun #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
194b5b06fb7SYork Sun #define CONFIG_SYS_MEMTEST_END		0x00400000
195b5b06fb7SYork Sun #define CONFIG_SYS_ALT_MEMTEST
196b5b06fb7SYork Sun #define CONFIG_PANIC_HANG	/* do not reset board on panic */
197b5b06fb7SYork Sun 
198b5b06fb7SYork Sun /*
199b5b06fb7SYork Sun  *  Config the L3 Cache as L3 SRAM
200b5b06fb7SYork Sun  */
201c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_INIT_L3_ADDR		0xFFFC0000
202c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_L3_SIZE		256 << 10
203c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
204c5dfe6ecSPrabhakar Kushwaha #ifdef CONFIG_NAND
205c5dfe6ecSPrabhakar Kushwaha #define CONFIG_ENV_ADDR			(CONFIG_SPL_GD_ADDR + 4 * 1024)
206c5dfe6ecSPrabhakar Kushwaha #endif
207c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SPL_GD_ADDR + 12 * 1024)
208c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_RELOC_MALLOC_SIZE	(30 << 10)
209c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK		(CONFIG_SPL_GD_ADDR + 64 * 1024)
210c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK_SIZE	(22 << 10)
211b5b06fb7SYork Sun 
212b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
213b5b06fb7SYork Sun #define CONFIG_SYS_DCSRBAR		0xf0000000
214b5b06fb7SYork Sun #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
215b5b06fb7SYork Sun #endif
216b5b06fb7SYork Sun 
217b5b06fb7SYork Sun /* EEPROM */
2181de271b4SShaveta Leekha #define CONFIG_ID_EEPROM
219b5b06fb7SYork Sun #define CONFIG_SYS_I2C_EEPROM_NXID
220b5b06fb7SYork Sun #define CONFIG_SYS_EEPROM_BUS_NUM	0
221b5b06fb7SYork Sun #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
222b5b06fb7SYork Sun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
223b5b06fb7SYork Sun #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
224b5b06fb7SYork Sun #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
225b5b06fb7SYork Sun 
226b5b06fb7SYork Sun /*
227b5b06fb7SYork Sun  * DDR Setup
228b5b06fb7SYork Sun  */
229b5b06fb7SYork Sun #define CONFIG_VERY_BIG_RAM
230b5b06fb7SYork Sun #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
231b5b06fb7SYork Sun #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
232b5b06fb7SYork Sun 
233b5b06fb7SYork Sun /* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */
234b5b06fb7SYork Sun #define CONFIG_DIMM_SLOTS_PER_CTLR	1
235b5b06fb7SYork Sun #define CONFIG_CHIP_SELECTS_PER_CTRL	(4 * CONFIG_DIMM_SLOTS_PER_CTLR)
236b5b06fb7SYork Sun 
237b5b06fb7SYork Sun #define CONFIG_DDR_SPD
238b5b06fb7SYork Sun #define CONFIG_SYS_DDR_RAW_TIMING
2395614e71bSYork Sun #define CONFIG_SYS_FSL_DDR3
240c5dfe6ecSPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD
241b5b06fb7SYork Sun #define CONFIG_FSL_DDR_INTERACTIVE
242c5dfe6ecSPrabhakar Kushwaha #endif
243b5b06fb7SYork Sun 
244b5b06fb7SYork Sun #define CONFIG_SYS_SPD_BUS_NUM	0
245b5b06fb7SYork Sun #define SPD_EEPROM_ADDRESS1	0x51
246b5b06fb7SYork Sun #define SPD_EEPROM_ADDRESS2	0x53
247b5b06fb7SYork Sun 
248b5b06fb7SYork Sun #define SPD_EEPROM_ADDRESS	SPD_EEPROM_ADDRESS1
249b5b06fb7SYork Sun #define CONFIG_SYS_SDRAM_SIZE	2048	/* for fixed parameter use */
250b5b06fb7SYork Sun 
251b5b06fb7SYork Sun /*
252b5b06fb7SYork Sun  * IFC Definitions
253b5b06fb7SYork Sun  */
254b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_BASE	0xe0000000
255b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
256b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
257b5b06fb7SYork Sun #else
258b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
259b5b06fb7SYork Sun #endif
260b5b06fb7SYork Sun 
261b5b06fb7SYork Sun #define CONFIG_SYS_NOR0_CSPR_EXT	(0xf)
262b5b06fb7SYork Sun #define CONFIG_SYS_NOR0_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
263b5b06fb7SYork Sun 				+ 0x8000000) | \
264b5b06fb7SYork Sun 				CSPR_PORT_SIZE_16 | \
265b5b06fb7SYork Sun 				CSPR_MSEL_NOR | \
266b5b06fb7SYork Sun 				CSPR_V)
267b5b06fb7SYork Sun #define CONFIG_SYS_NOR1_CSPR_EXT	(0xf)
268b5b06fb7SYork Sun #define CONFIG_SYS_NOR1_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
269b5b06fb7SYork Sun 				CSPR_PORT_SIZE_16 | \
270b5b06fb7SYork Sun 				CSPR_MSEL_NOR | \
271b5b06fb7SYork Sun 				CSPR_V)
272b5b06fb7SYork Sun #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(128 * 1024 * 1024)
273b5b06fb7SYork Sun /* NOR Flash Timing Params */
274b5b06fb7SYork Sun #define CONFIG_SYS_NOR_CSOR	CSOR_NOR_ADM_SHIFT(4)
275b5b06fb7SYork Sun #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x01) | \
2764d0e6e0dSPrabhakar Kushwaha 				FTIM0_NOR_TEADC(0x04) | \
277b5b06fb7SYork Sun 				FTIM0_NOR_TEAHC(0x20))
278b5b06fb7SYork Sun #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
279b5b06fb7SYork Sun 				FTIM1_NOR_TRAD_NOR(0x1A) |\
280b5b06fb7SYork Sun 				FTIM1_NOR_TSEQRAD_NOR(0x13))
281b5b06fb7SYork Sun #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x01) | \
282b5b06fb7SYork Sun 				FTIM2_NOR_TCH(0x0E) | \
283b5b06fb7SYork Sun 				FTIM2_NOR_TWPH(0x0E) | \
284b5b06fb7SYork Sun 				FTIM2_NOR_TWP(0x1c))
285b5b06fb7SYork Sun #define CONFIG_SYS_NOR_FTIM3	0x0
286b5b06fb7SYork Sun 
287b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_QUIET_TEST
288b5b06fb7SYork Sun #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
289b5b06fb7SYork Sun 
290b5b06fb7SYork Sun #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
291b5b06fb7SYork Sun #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
292b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
293b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
294b5b06fb7SYork Sun 
295b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_EMPTY_INFO
296b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS \
297b5b06fb7SYork Sun 					+ 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
298b5b06fb7SYork Sun 
299b5b06fb7SYork Sun #define CONFIG_FSL_QIXIS	/* use common QIXIS code */
300b5b06fb7SYork Sun #define CONFIG_FSL_QIXIS_V2
301b5b06fb7SYork Sun #define QIXIS_BASE		0xffdf0000
302b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
303b5b06fb7SYork Sun #define QIXIS_BASE_PHYS		(0xf00000000ull | QIXIS_BASE)
304b5b06fb7SYork Sun #else
305b5b06fb7SYork Sun #define QIXIS_BASE_PHYS		QIXIS_BASE
306b5b06fb7SYork Sun #endif
307b5b06fb7SYork Sun #define QIXIS_LBMAP_SWITCH		0x01
308b5b06fb7SYork Sun #define QIXIS_LBMAP_MASK		0x0f
309b5b06fb7SYork Sun #define QIXIS_LBMAP_SHIFT		0
310b5b06fb7SYork Sun #define QIXIS_LBMAP_DFLTBANK		0x00
311b5b06fb7SYork Sun #define QIXIS_LBMAP_ALTBANK		0x02
312b5b06fb7SYork Sun #define QIXIS_RST_CTL_RESET		0x31
313b5b06fb7SYork Sun #define QIXIS_RCFG_CTL_RECONFIG_IDLE	0x20
314b5b06fb7SYork Sun #define QIXIS_RCFG_CTL_RECONFIG_START	0x21
315b5b06fb7SYork Sun #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE	0x08
316b5b06fb7SYork Sun 
317b5b06fb7SYork Sun #define CONFIG_SYS_CSPR3_EXT	(0xf)
318b5b06fb7SYork Sun #define CONFIG_SYS_CSPR3	(CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
319b5b06fb7SYork Sun 				| CSPR_PORT_SIZE_8 \
320b5b06fb7SYork Sun 				| CSPR_MSEL_GPCM \
321b5b06fb7SYork Sun 				| CSPR_V)
322b5b06fb7SYork Sun #define CONFIG_SYS_AMASK3	IFC_AMASK(4 * 1024)
323b5b06fb7SYork Sun #define CONFIG_SYS_CSOR3	0x0
324b5b06fb7SYork Sun /* QIXIS Timing parameters for IFC CS3 */
325b5b06fb7SYork Sun #define CONFIG_SYS_CS3_FTIM0		(FTIM0_GPCM_TACSE(0x0e) | \
326b5b06fb7SYork Sun 					FTIM0_GPCM_TEADC(0x0e) | \
327b5b06fb7SYork Sun 					FTIM0_GPCM_TEAHC(0x0e))
328b5b06fb7SYork Sun #define CONFIG_SYS_CS3_FTIM1		(FTIM1_GPCM_TACO(0x0e) | \
329b5b06fb7SYork Sun 					FTIM1_GPCM_TRAD(0x1f))
330b5b06fb7SYork Sun #define CONFIG_SYS_CS3_FTIM2		(FTIM2_GPCM_TCS(0x0e) | \
331de519163SShaohui Xie 					FTIM2_GPCM_TCH(0x8) | \
332b5b06fb7SYork Sun 					FTIM2_GPCM_TWP(0x1f))
333b5b06fb7SYork Sun #define CONFIG_SYS_CS3_FTIM3		0x0
334b5b06fb7SYork Sun 
335b5b06fb7SYork Sun /* NAND Flash on IFC */
336b5b06fb7SYork Sun #define CONFIG_NAND_FSL_IFC
337ab13ad58SYork Sun #define CONFIG_SYS_NAND_MAX_ECCPOS	256
338ab13ad58SYork Sun #define CONFIG_SYS_NAND_MAX_OOBFREE	2
339b5b06fb7SYork Sun #define CONFIG_SYS_NAND_BASE		0xff800000
340b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
341b5b06fb7SYork Sun #define CONFIG_SYS_NAND_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_NAND_BASE)
342b5b06fb7SYork Sun #else
343b5b06fb7SYork Sun #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
344b5b06fb7SYork Sun #endif
345b5b06fb7SYork Sun 
346b5b06fb7SYork Sun #define CONFIG_SYS_NAND_CSPR_EXT	(0xf)
347b5b06fb7SYork Sun #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
348b5b06fb7SYork Sun 				| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
349b5b06fb7SYork Sun 				| CSPR_MSEL_NAND	/* MSEL = NAND */ \
350b5b06fb7SYork Sun 				| CSPR_V)
351b5b06fb7SYork Sun #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64 * 1024)
352b5b06fb7SYork Sun 
353b5b06fb7SYork Sun #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
354b5b06fb7SYork Sun 				| CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
355b5b06fb7SYork Sun 				| CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
356b5b06fb7SYork Sun 				| CSOR_NAND_RAL_3	/* RAL = 2Byes */ \
357b5b06fb7SYork Sun 				| CSOR_NAND_PGS_2K	/* Page Size = 2K */ \
358b5b06fb7SYork Sun 				| CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
359b5b06fb7SYork Sun 				| CSOR_NAND_PB(64))	/*Pages Per Block = 64*/
360b5b06fb7SYork Sun 
361b5b06fb7SYork Sun #define CONFIG_SYS_NAND_ONFI_DETECTION
362b5b06fb7SYork Sun 
363b5b06fb7SYork Sun /* ONFI NAND Flash mode0 Timing Params */
364b5b06fb7SYork Sun #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x07) | \
365b5b06fb7SYork Sun 					FTIM0_NAND_TWP(0x18)   | \
366b5b06fb7SYork Sun 					FTIM0_NAND_TWCHT(0x07) | \
367b5b06fb7SYork Sun 					FTIM0_NAND_TWH(0x0a))
368b5b06fb7SYork Sun #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x32) | \
369b5b06fb7SYork Sun 					FTIM1_NAND_TWBE(0x39)  | \
370b5b06fb7SYork Sun 					FTIM1_NAND_TRR(0x0e)   | \
371b5b06fb7SYork Sun 					FTIM1_NAND_TRP(0x18))
372b5b06fb7SYork Sun #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0x0f) | \
373b5b06fb7SYork Sun 					FTIM2_NAND_TREH(0x0a) | \
374b5b06fb7SYork Sun 					FTIM2_NAND_TWHRE(0x1e))
375b5b06fb7SYork Sun #define CONFIG_SYS_NAND_FTIM3		0x0
376b5b06fb7SYork Sun 
377b5b06fb7SYork Sun #define CONFIG_SYS_NAND_DDR_LAW		11
378b5b06fb7SYork Sun 
379b5b06fb7SYork Sun #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
380b5b06fb7SYork Sun #define CONFIG_SYS_MAX_NAND_DEVICE	1
381b5b06fb7SYork Sun #define CONFIG_CMD_NAND
382b5b06fb7SYork Sun 
383b5b06fb7SYork Sun #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
384b5b06fb7SYork Sun 
385b5b06fb7SYork Sun #if defined(CONFIG_NAND)
386b5b06fb7SYork Sun #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
387b5b06fb7SYork Sun #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
388b5b06fb7SYork Sun #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
389b5b06fb7SYork Sun #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
390b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
391b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
392b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
393b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
394b5b06fb7SYork Sun #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NOR0_CSPR_EXT
395b5b06fb7SYork Sun #define CONFIG_SYS_CSPR2		CONFIG_SYS_NOR0_CSPR
396b5b06fb7SYork Sun #define CONFIG_SYS_AMASK2		CONFIG_SYS_NOR_AMASK
397b5b06fb7SYork Sun #define CONFIG_SYS_CSOR2		CONFIG_SYS_NOR_CSOR
398b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NOR_FTIM0
399b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NOR_FTIM1
400b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NOR_FTIM2
401b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NOR_FTIM3
402b5b06fb7SYork Sun #else
403b5b06fb7SYork Sun #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
404b5b06fb7SYork Sun #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR
405b5b06fb7SYork Sun #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
406b5b06fb7SYork Sun #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
407b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
408b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
409b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
410b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
411b5b06fb7SYork Sun #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NAND_CSPR_EXT
412b5b06fb7SYork Sun #define CONFIG_SYS_CSPR2		CONFIG_SYS_NAND_CSPR
413b5b06fb7SYork Sun #define CONFIG_SYS_AMASK2		CONFIG_SYS_NAND_AMASK
414b5b06fb7SYork Sun #define CONFIG_SYS_CSOR2		CONFIG_SYS_NAND_CSOR
415b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NAND_FTIM0
416b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NAND_FTIM1
417b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NAND_FTIM2
418b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NAND_FTIM3
419b5b06fb7SYork Sun #endif
420b5b06fb7SYork Sun #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR1_CSPR_EXT
421b5b06fb7SYork Sun #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR1_CSPR
422b5b06fb7SYork Sun #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
423b5b06fb7SYork Sun #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
424b5b06fb7SYork Sun #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
425b5b06fb7SYork Sun #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
426b5b06fb7SYork Sun #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
427b5b06fb7SYork Sun #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
428b5b06fb7SYork Sun 
429c5dfe6ecSPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD
430c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE	CONFIG_SPL_TEXT_BASE
431c5dfe6ecSPrabhakar Kushwaha #else
432c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
433c5dfe6ecSPrabhakar Kushwaha #endif
434b5b06fb7SYork Sun 
435b5b06fb7SYork Sun #if defined(CONFIG_RAMBOOT_PBL)
436b5b06fb7SYork Sun #define CONFIG_SYS_RAMBOOT
437b5b06fb7SYork Sun #endif
438b5b06fb7SYork Sun 
439b5b06fb7SYork Sun #define CONFIG_BOARD_EARLY_INIT_R
440b5b06fb7SYork Sun #define CONFIG_MISC_INIT_R
441b5b06fb7SYork Sun 
442b5b06fb7SYork Sun #define CONFIG_HWCONFIG
443b5b06fb7SYork Sun 
444b5b06fb7SYork Sun /* define to use L1 as initial stack */
445b5b06fb7SYork Sun #define CONFIG_L1_INIT_RAM
446b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_LOCK
447b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000	/* Initial L1 address */
448b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
449b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH	0xf
450b3142e2cSYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW	0xfe03c000
451b5b06fb7SYork Sun /* The assembler doesn't like typecast */
452b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
453b5b06fb7SYork Sun 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
454b5b06fb7SYork Sun 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
455b5b06fb7SYork Sun #else
456b3142e2cSYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	0xfe03c000 /* Initial L1 address */
457b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
458b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
459b5b06fb7SYork Sun #endif
460b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000
461b5b06fb7SYork Sun 
462b5b06fb7SYork Sun #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
463b5b06fb7SYork Sun 					GENERATED_GBL_DATA_SIZE)
464b5b06fb7SYork Sun #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
465b5b06fb7SYork Sun 
4669307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
467b5b06fb7SYork Sun #define CONFIG_SYS_MALLOC_LEN		(4 * 1024 * 1024)
468b5b06fb7SYork Sun 
469b5b06fb7SYork Sun /* Serial Port - controlled on board with jumper J8
470b5b06fb7SYork Sun  * open - index 2
471b5b06fb7SYork Sun  * shorted - index 1
472b5b06fb7SYork Sun  */
473b5b06fb7SYork Sun #define CONFIG_CONS_INDEX	1
474b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_SERIAL
475b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_REG_SIZE	1
476b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
477b5b06fb7SYork Sun 
478b5b06fb7SYork Sun #define CONFIG_SYS_BAUDRATE_TABLE	\
479b5b06fb7SYork Sun 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
480b5b06fb7SYork Sun 
481b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
482b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
483b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
484b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
485b5b06fb7SYork Sun 
486b5b06fb7SYork Sun /* I2C */
48700f792e0SHeiko Schocher #define CONFIG_SYS_I2C
48800f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL		/* Use FSL common I2C driver */
48900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000	/* I2C speed in Hz */
49000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
49100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED	400000	/* I2C speed in Hz */
49200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
49300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x118000
49400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET	0x119000
495b5b06fb7SYork Sun 
496b5b06fb7SYork Sun /*
497b5b06fb7SYork Sun  * RTC configuration
498b5b06fb7SYork Sun  */
499b5b06fb7SYork Sun #define RTC
500b5b06fb7SYork Sun #define CONFIG_RTC_DS3231               1
501b5b06fb7SYork Sun #define CONFIG_SYS_I2C_RTC_ADDR         0x68
502b5b06fb7SYork Sun 
503b5b06fb7SYork Sun /*
504b5b06fb7SYork Sun  * RapidIO
505b5b06fb7SYork Sun  */
506b5b06fb7SYork Sun #ifdef CONFIG_SYS_SRIO
507b5b06fb7SYork Sun #ifdef CONFIG_SRIO1
508b5b06fb7SYork Sun #define CONFIG_SYS_SRIO1_MEM_VIRT	0xa0000000
509b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
510b5b06fb7SYork Sun #define CONFIG_SYS_SRIO1_MEM_PHYS	0xc20000000ull
511b5b06fb7SYork Sun #else
512b5b06fb7SYork Sun #define CONFIG_SYS_SRIO1_MEM_PHYS	0xa0000000
513b5b06fb7SYork Sun #endif
514b5b06fb7SYork Sun #define CONFIG_SYS_SRIO1_MEM_SIZE	0x10000000	/* 256M */
515b5b06fb7SYork Sun #endif
516b5b06fb7SYork Sun 
517b5b06fb7SYork Sun #ifdef CONFIG_SRIO2
518b5b06fb7SYork Sun #define CONFIG_SYS_SRIO2_MEM_VIRT	0xb0000000
519b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
520b5b06fb7SYork Sun #define CONFIG_SYS_SRIO2_MEM_PHYS	0xc30000000ull
521b5b06fb7SYork Sun #else
522b5b06fb7SYork Sun #define CONFIG_SYS_SRIO2_MEM_PHYS	0xb0000000
523b5b06fb7SYork Sun #endif
524b5b06fb7SYork Sun #define CONFIG_SYS_SRIO2_MEM_SIZE	0x10000000	/* 256M */
525b5b06fb7SYork Sun #endif
526b5b06fb7SYork Sun #endif
527b5b06fb7SYork Sun 
528b5b06fb7SYork Sun /*
529b5b06fb7SYork Sun  * for slave u-boot IMAGE instored in master memory space,
530b5b06fb7SYork Sun  * PHYS must be aligned based on the SIZE
531b5b06fb7SYork Sun  */
532e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
533e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
534e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000	/* 1M */
535e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
536b5b06fb7SYork Sun /*
537b5b06fb7SYork Sun  * for slave UCODE and ENV instored in master memory space,
538b5b06fb7SYork Sun  * PHYS must be aligned based on the SIZE
539b5b06fb7SYork Sun  */
540e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
541b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
542b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000	/* 256K */
543b5b06fb7SYork Sun 
544b5b06fb7SYork Sun /* slave core release by master*/
545b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
546b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
547b5b06fb7SYork Sun 
548b5b06fb7SYork Sun /*
549b5b06fb7SYork Sun  * SRIO_PCIE_BOOT - SLAVE
550b5b06fb7SYork Sun  */
551b5b06fb7SYork Sun #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
552b5b06fb7SYork Sun #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
553b5b06fb7SYork Sun #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
554b5b06fb7SYork Sun 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
555b5b06fb7SYork Sun #endif
556b5b06fb7SYork Sun 
557b5b06fb7SYork Sun /*
558b5b06fb7SYork Sun  * eSPI - Enhanced SPI
559b5b06fb7SYork Sun  */
560b5b06fb7SYork Sun #define CONFIG_SF_DEFAULT_SPEED         10000000
561b5b06fb7SYork Sun #define CONFIG_SF_DEFAULT_MODE          0
562b5b06fb7SYork Sun 
563b5b06fb7SYork Sun /*
5646eaeba23SShaveta Leekha  * MAPLE
5656eaeba23SShaveta Leekha  */
5666eaeba23SShaveta Leekha #ifdef CONFIG_PHYS_64BIT
5676eaeba23SShaveta Leekha #define CONFIG_SYS_MAPLE_MEM_PHYS      0xFA0000000ull
5686eaeba23SShaveta Leekha #else
5696eaeba23SShaveta Leekha #define CONFIG_SYS_MAPLE_MEM_PHYS      0xA0000000
5706eaeba23SShaveta Leekha #endif
5716eaeba23SShaveta Leekha 
5726eaeba23SShaveta Leekha /*
573b5b06fb7SYork Sun  * General PCI
574b5b06fb7SYork Sun  * Memory space is mapped 1-1, but I/O space must start from 0.
575b5b06fb7SYork Sun  */
576b5b06fb7SYork Sun 
577b5b06fb7SYork Sun /* controller 1, direct to uli, tgtid 3, Base address 20000 */
578b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
579b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
580b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
581b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
582b5b06fb7SYork Sun #else
583b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
584b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
585b5b06fb7SYork Sun #endif
586b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
587b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
588b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
589b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
590b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
591b5b06fb7SYork Sun #else
592b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_IO_PHYS	0xf8000000
593b5b06fb7SYork Sun #endif
594b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
595b5b06fb7SYork Sun 
596b5b06fb7SYork Sun /* Qman/Bman */
597b5b06fb7SYork Sun #ifndef CONFIG_NOBQFMAN
598b5b06fb7SYork Sun #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
599b5b06fb7SYork Sun #define CONFIG_SYS_BMAN_NUM_PORTALS	25
600b5b06fb7SYork Sun #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
601b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
602b5b06fb7SYork Sun #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
603b5b06fb7SYork Sun #else
604b5b06fb7SYork Sun #define CONFIG_SYS_BMAN_MEM_PHYS	CONFIG_SYS_BMAN_MEM_BASE
605b5b06fb7SYork Sun #endif
606b5b06fb7SYork Sun #define CONFIG_SYS_BMAN_MEM_SIZE	0x02000000
6073fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CENA_SIZE	0x4000
6083fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CINH_SIZE	0x1000
6093fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_BASE	CONFIG_SYS_BMAN_MEM_BASE
6103fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_SIZE	(CONFIG_SYS_BMAN_MEM_SIZE >> 1)
6113fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_BASE	(CONFIG_SYS_BMAN_MEM_BASE + \
6123fa66db4SJeffrey Ladouceur 					CONFIG_SYS_BMAN_CENA_SIZE)
6133fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_SIZE	(CONFIG_SYS_BMAN_MEM_SIZE >> 1)
6143fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SWP_ISDR_REG	0xE08
615b5b06fb7SYork Sun #define CONFIG_SYS_QMAN_NUM_PORTALS	25
616b5b06fb7SYork Sun #define CONFIG_SYS_QMAN_MEM_BASE	0xf6000000
617b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
618b5b06fb7SYork Sun #define CONFIG_SYS_QMAN_MEM_PHYS	0xff6000000ull
619b5b06fb7SYork Sun #else
620b5b06fb7SYork Sun #define CONFIG_SYS_QMAN_MEM_PHYS	CONFIG_SYS_QMAN_MEM_BASE
621b5b06fb7SYork Sun #endif
622b5b06fb7SYork Sun #define CONFIG_SYS_QMAN_MEM_SIZE	0x02000000
6233fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
6243fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
6253fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
6263fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
6273fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
6283fa66db4SJeffrey Ladouceur 					CONFIG_SYS_QMAN_CENA_SIZE)
6293fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
6303fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SWP_ISDR_REG	0xE08
631b5b06fb7SYork Sun 
632b5b06fb7SYork Sun #define CONFIG_SYS_DPAA_FMAN
633b5b06fb7SYork Sun 
6340795eff3SMinghuan Lian #define CONFIG_SYS_DPAA_RMAN
6350795eff3SMinghuan Lian 
636b5b06fb7SYork Sun /* Default address of microcode for the Linux Fman driver */
637b5b06fb7SYork Sun #if defined(CONFIG_SPIFLASH)
638b5b06fb7SYork Sun /*
639b5b06fb7SYork Sun  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
640b5b06fb7SYork Sun  * env, so we got 0x110000.
641b5b06fb7SYork Sun  */
642b5b06fb7SYork Sun #define CONFIG_SYS_QE_FW_IN_SPIFLASH
643dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	0x110000
644b5b06fb7SYork Sun #elif defined(CONFIG_SDCARD)
645b5b06fb7SYork Sun /*
646b5b06fb7SYork Sun  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
647b5b06fb7SYork Sun  * about 545KB (1089 blocks), Env is stored after the image, and the env size is
648b5b06fb7SYork Sun  * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130.
649b5b06fb7SYork Sun  */
650b5b06fb7SYork Sun #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
651dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	(512 * 1130)
652b5b06fb7SYork Sun #elif defined(CONFIG_NAND)
653b5b06fb7SYork Sun #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
654c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_FMAN_FW_ADDR	(13 * CONFIG_SYS_NAND_BLOCK_SIZE)
6555870fe44SLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
6565870fe44SLiu Gang /*
6575870fe44SLiu Gang  * Slave has no ucode locally, it can fetch this from remote. When implementing
6585870fe44SLiu Gang  * in two corenet boards, slave's ucode could be stored in master's memory
6595870fe44SLiu Gang  * space, the address can be mapped from slave TLB->slave LAW->
6605870fe44SLiu Gang  * slave SRIO or PCIE outbound window->master inbound window->
6615870fe44SLiu Gang  * master LAW->the ucode address in master's memory space.
6625870fe44SLiu Gang  */
6635870fe44SLiu Gang #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
664dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	0xFFE00000
665b5b06fb7SYork Sun #else
666b5b06fb7SYork Sun #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
667dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR		0xEFF00000
668b5b06fb7SYork Sun #endif
669b5b06fb7SYork Sun #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
670b5b06fb7SYork Sun #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
671b5b06fb7SYork Sun #endif /* CONFIG_NOBQFMAN */
672b5b06fb7SYork Sun 
673b5b06fb7SYork Sun #ifdef CONFIG_SYS_DPAA_FMAN
674b5b06fb7SYork Sun #define CONFIG_FMAN_ENET
675b5b06fb7SYork Sun #define CONFIG_PHYLIB_10G
676b5b06fb7SYork Sun #define CONFIG_PHY_VITESSE
677b5b06fb7SYork Sun #define CONFIG_PHY_TERANETICS
678b5b06fb7SYork Sun #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
679b5b06fb7SYork Sun #define SGMII_CARD_PORT2_PHY_ADDR 0x10
680b5b06fb7SYork Sun #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
681b5b06fb7SYork Sun #define SGMII_CARD_PORT4_PHY_ADDR 0x11
682b5b06fb7SYork Sun #endif
683b5b06fb7SYork Sun 
684b5b06fb7SYork Sun #ifdef CONFIG_PCI
685842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE
686b5b06fb7SYork Sun 
687b5b06fb7SYork Sun #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
688b5b06fb7SYork Sun #define CONFIG_DOS_PARTITION
689b5b06fb7SYork Sun #endif	/* CONFIG_PCI */
690b5b06fb7SYork Sun 
691b5b06fb7SYork Sun #ifdef CONFIG_FMAN_ENET
692f1d8074cSShaveta Leekha #define CONFIG_SYS_FM1_ONBOARD_PHY1_ADDR 0x10
693f1d8074cSShaveta Leekha #define CONFIG_SYS_FM1_ONBOARD_PHY2_ADDR 0x11
69416d88f41SSuresh Gupta 
69516d88f41SSuresh Gupta /*B4860 QDS AMC2PEX-2S default PHY_ADDR */
69616d88f41SSuresh Gupta #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0x7	 /*SLOT 1*/
69716d88f41SSuresh Gupta #define CONFIG_SYS_FM1_10GEC2_PHY_ADDR 0x6	 /*SLOT 2*/
69816d88f41SSuresh Gupta 
699b5b06fb7SYork Sun #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR    0x1c
700b5b06fb7SYork Sun #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR    0x1d
701b5b06fb7SYork Sun #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR    0x1e
702b5b06fb7SYork Sun #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR    0x1f
703b5b06fb7SYork Sun 
704b5b06fb7SYork Sun #define CONFIG_MII		/* MII PHY management */
705b5b06fb7SYork Sun #define CONFIG_ETHPRIME		"FM1@DTSEC1"
706b5b06fb7SYork Sun #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
707b5b06fb7SYork Sun #endif
708b5b06fb7SYork Sun 
709b24f6d40SShaohui Xie #define CONFIG_SYS_FSL_B4860QDS_XFI_ERR
710b24f6d40SShaohui Xie 
711b5b06fb7SYork Sun /*
712b5b06fb7SYork Sun  * Environment
713b5b06fb7SYork Sun  */
714b5b06fb7SYork Sun #define CONFIG_LOADS_ECHO		/* echo on for serial download */
715b5b06fb7SYork Sun #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
716b5b06fb7SYork Sun 
717b5b06fb7SYork Sun /*
718b5b06fb7SYork Sun  * Command line configuration.
719b5b06fb7SYork Sun  */
720b5b06fb7SYork Sun #define CONFIG_CMD_DATE
721b5b06fb7SYork Sun #define CONFIG_CMD_EEPROM
722b5b06fb7SYork Sun #define CONFIG_CMD_ERRATA
723b5b06fb7SYork Sun #define CONFIG_CMD_IRQ
724b5b06fb7SYork Sun #define CONFIG_CMD_REGINFO
725b5b06fb7SYork Sun 
726b5b06fb7SYork Sun #ifdef CONFIG_PCI
727b5b06fb7SYork Sun #define CONFIG_CMD_PCI
728b5b06fb7SYork Sun #endif
729b5b06fb7SYork Sun 
730737537efSRuchika Gupta /* Hash command with SHA acceleration supported in hardware */
731737537efSRuchika Gupta #ifdef CONFIG_FSL_CAAM
732737537efSRuchika Gupta #define CONFIG_CMD_HASH
733737537efSRuchika Gupta #define CONFIG_SHA_HW_ACCEL
734737537efSRuchika Gupta #endif
735737537efSRuchika Gupta 
736b5b06fb7SYork Sun /*
737b5b06fb7SYork Sun * USB
738b5b06fb7SYork Sun */
739b5b06fb7SYork Sun #define CONFIG_HAS_FSL_DR_USB
740b5b06fb7SYork Sun 
741b5b06fb7SYork Sun #ifdef CONFIG_HAS_FSL_DR_USB
742b5b06fb7SYork Sun #define CONFIG_USB_EHCI
743b5b06fb7SYork Sun 
744b5b06fb7SYork Sun #ifdef CONFIG_USB_EHCI
745b5b06fb7SYork Sun #define CONFIG_USB_EHCI_FSL
746b5b06fb7SYork Sun #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
747b5b06fb7SYork Sun #endif
748b5b06fb7SYork Sun #endif
749b5b06fb7SYork Sun 
750b5b06fb7SYork Sun /*
751b5b06fb7SYork Sun  * Miscellaneous configurable options
752b5b06fb7SYork Sun  */
753b5b06fb7SYork Sun #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
754b5b06fb7SYork Sun #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
755b5b06fb7SYork Sun #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
756b5b06fb7SYork Sun #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
757b5b06fb7SYork Sun #ifdef CONFIG_CMD_KGDB
758b5b06fb7SYork Sun #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
759b5b06fb7SYork Sun #else
760b5b06fb7SYork Sun #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
761b5b06fb7SYork Sun #endif
762b5b06fb7SYork Sun #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
763b5b06fb7SYork Sun #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
764b5b06fb7SYork Sun #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
765b5b06fb7SYork Sun 
766b5b06fb7SYork Sun /*
767b5b06fb7SYork Sun  * For booting Linux, the board info and command line data
768b5b06fb7SYork Sun  * have to be in the first 64 MB of memory, since this is
769b5b06fb7SYork Sun  * the maximum mapped by the Linux kernel during initialization.
770b5b06fb7SYork Sun  */
771b5b06fb7SYork Sun #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial map for Linux*/
772b5b06fb7SYork Sun #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
773b5b06fb7SYork Sun 
774b5b06fb7SYork Sun #ifdef CONFIG_CMD_KGDB
775b5b06fb7SYork Sun #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
776b5b06fb7SYork Sun #endif
777b5b06fb7SYork Sun 
778b5b06fb7SYork Sun /*
779b5b06fb7SYork Sun  * Environment Configuration
780b5b06fb7SYork Sun  */
781b5b06fb7SYork Sun #define CONFIG_ROOTPATH		"/opt/nfsroot"
782b5b06fb7SYork Sun #define CONFIG_BOOTFILE		"uImage"
783b5b06fb7SYork Sun #define CONFIG_UBOOTPATH	"u-boot.bin"	/* U-Boot image on TFTP server*/
784b5b06fb7SYork Sun 
785b5b06fb7SYork Sun /* default location for tftp and bootm */
786b5b06fb7SYork Sun #define CONFIG_LOADADDR		1000000
787b5b06fb7SYork Sun 
788b5b06fb7SYork Sun 
789b5b06fb7SYork Sun #define CONFIG_BAUDRATE	115200
790b5b06fb7SYork Sun 
791b5b06fb7SYork Sun #define __USB_PHY_TYPE	ulpi
792b5b06fb7SYork Sun 
793*3006ebc3SYork Sun #ifdef CONFIG_ARCH_B4860
79438e0e153SShaveta Leekha #define HWCONFIG	"hwconfig=fsl_ddr:ctlr_intlv=null,"	\
795b5b06fb7SYork Sun 			"bank_intlv=cs0_cs1;"	\
79638e0e153SShaveta Leekha 			"en_cpc:cpc2;"
79738e0e153SShaveta Leekha #else
79838e0e153SShaveta Leekha #define	HWCONFIG	"hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=cs0_cs1;"
79938e0e153SShaveta Leekha #endif
80038e0e153SShaveta Leekha 
80138e0e153SShaveta Leekha #define	CONFIG_EXTRA_ENV_SETTINGS				\
80238e0e153SShaveta Leekha 	HWCONFIG						\
803b5b06fb7SYork Sun 	"usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
804b5b06fb7SYork Sun 	"netdev=eth0\0"						\
805b5b06fb7SYork Sun 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"			\
806b5b06fb7SYork Sun 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"			\
807b5b06fb7SYork Sun 	"tftpflash=tftpboot $loadaddr $uboot && "		\
808b5b06fb7SYork Sun 	"protect off $ubootaddr +$filesize && "			\
809b5b06fb7SYork Sun 	"erase $ubootaddr +$filesize && "			\
810b5b06fb7SYork Sun 	"cp.b $loadaddr $ubootaddr $filesize && "		\
811b5b06fb7SYork Sun 	"protect on $ubootaddr +$filesize && "			\
812b5b06fb7SYork Sun 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
813b5b06fb7SYork Sun 	"consoledev=ttyS0\0"					\
814b5b06fb7SYork Sun 	"ramdiskaddr=2000000\0"					\
815b5b06fb7SYork Sun 	"ramdiskfile=b4860qds/ramdisk.uboot\0"			\
816b24a4f62SScott Wood 	"fdtaddr=1e00000\0"					\
817b5b06fb7SYork Sun 	"fdtfile=b4860qds/b4860qds.dtb\0"				\
8183246584dSKim Phillips 	"bdev=sda3\0"
819b5b06fb7SYork Sun 
820b5b06fb7SYork Sun /* For emulation this causes u-boot to jump to the start of the proof point
821b5b06fb7SYork Sun    app code automatically */
822b5b06fb7SYork Sun #define CONFIG_PROOF_POINTS			\
823b5b06fb7SYork Sun  "setenv bootargs root=/dev/$bdev rw "		\
824b5b06fb7SYork Sun  "console=$consoledev,$baudrate $othbootargs;"	\
825b5b06fb7SYork Sun  "cpu 1 release 0x29000000 - - -;"		\
826b5b06fb7SYork Sun  "cpu 2 release 0x29000000 - - -;"		\
827b5b06fb7SYork Sun  "cpu 3 release 0x29000000 - - -;"		\
828b5b06fb7SYork Sun  "cpu 4 release 0x29000000 - - -;"		\
829b5b06fb7SYork Sun  "cpu 5 release 0x29000000 - - -;"		\
830b5b06fb7SYork Sun  "cpu 6 release 0x29000000 - - -;"		\
831b5b06fb7SYork Sun  "cpu 7 release 0x29000000 - - -;"		\
832b5b06fb7SYork Sun  "go 0x29000000"
833b5b06fb7SYork Sun 
834b5b06fb7SYork Sun #define CONFIG_HVBOOT	\
835b5b06fb7SYork Sun  "setenv bootargs config-addr=0x60000000; "	\
836b5b06fb7SYork Sun  "bootm 0x01000000 - 0x00f00000"
837b5b06fb7SYork Sun 
838b5b06fb7SYork Sun #define CONFIG_ALU				\
839b5b06fb7SYork Sun  "setenv bootargs root=/dev/$bdev rw "		\
840b5b06fb7SYork Sun  "console=$consoledev,$baudrate $othbootargs;"	\
841b5b06fb7SYork Sun  "cpu 1 release 0x01000000 - - -;"		\
842b5b06fb7SYork Sun  "cpu 2 release 0x01000000 - - -;"		\
843b5b06fb7SYork Sun  "cpu 3 release 0x01000000 - - -;"		\
844b5b06fb7SYork Sun  "cpu 4 release 0x01000000 - - -;"		\
845b5b06fb7SYork Sun  "cpu 5 release 0x01000000 - - -;"		\
846b5b06fb7SYork Sun  "cpu 6 release 0x01000000 - - -;"		\
847b5b06fb7SYork Sun  "cpu 7 release 0x01000000 - - -;"		\
848b5b06fb7SYork Sun  "go 0x01000000"
849b5b06fb7SYork Sun 
850b5b06fb7SYork Sun #define CONFIG_LINUX				\
851b5b06fb7SYork Sun  "setenv bootargs root=/dev/ram rw "		\
852b5b06fb7SYork Sun  "console=$consoledev,$baudrate $othbootargs;"	\
853b5b06fb7SYork Sun  "setenv ramdiskaddr 0x02000000;"		\
854b24a4f62SScott Wood  "setenv fdtaddr 0x01e00000;"			\
855b5b06fb7SYork Sun  "setenv loadaddr 0x1000000;"			\
856b5b06fb7SYork Sun  "bootm $loadaddr $ramdiskaddr $fdtaddr"
857b5b06fb7SYork Sun 
858b5b06fb7SYork Sun #define CONFIG_HDBOOT					\
859b5b06fb7SYork Sun 	"setenv bootargs root=/dev/$bdev rw "		\
860b5b06fb7SYork Sun 	"console=$consoledev,$baudrate $othbootargs;"	\
861b5b06fb7SYork Sun 	"tftp $loadaddr $bootfile;"			\
862b5b06fb7SYork Sun 	"tftp $fdtaddr $fdtfile;"			\
863b5b06fb7SYork Sun 	"bootm $loadaddr - $fdtaddr"
864b5b06fb7SYork Sun 
865b5b06fb7SYork Sun #define CONFIG_NFSBOOTCOMMAND			\
866b5b06fb7SYork Sun 	"setenv bootargs root=/dev/nfs rw "	\
867b5b06fb7SYork Sun 	"nfsroot=$serverip:$rootpath "		\
868b5b06fb7SYork Sun 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
869b5b06fb7SYork Sun 	"console=$consoledev,$baudrate $othbootargs;"	\
870b5b06fb7SYork Sun 	"tftp $loadaddr $bootfile;"		\
871b5b06fb7SYork Sun 	"tftp $fdtaddr $fdtfile;"		\
872b5b06fb7SYork Sun 	"bootm $loadaddr - $fdtaddr"
873b5b06fb7SYork Sun 
874b5b06fb7SYork Sun #define CONFIG_RAMBOOTCOMMAND				\
875b5b06fb7SYork Sun 	"setenv bootargs root=/dev/ram rw "		\
876b5b06fb7SYork Sun 	"console=$consoledev,$baudrate $othbootargs;"	\
877b5b06fb7SYork Sun 	"tftp $ramdiskaddr $ramdiskfile;"		\
878b5b06fb7SYork Sun 	"tftp $loadaddr $bootfile;"			\
879b5b06fb7SYork Sun 	"tftp $fdtaddr $fdtfile;"			\
880b5b06fb7SYork Sun 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
881b5b06fb7SYork Sun 
882b5b06fb7SYork Sun #define CONFIG_BOOTCOMMAND		CONFIG_LINUX
883b5b06fb7SYork Sun 
884b5b06fb7SYork Sun #include <asm/fsl_secure_boot.h>
885b5b06fb7SYork Sun 
886b5b06fb7SYork Sun #endif	/* __CONFIG_H */
887