xref: /rk3399_rockchip-uboot/include/configs/B4860QDS.h (revision 0e13c182e0b4ee5b7e5efee72614cd23f8a5e6fc)
1b5b06fb7SYork Sun /*
2b5b06fb7SYork Sun  * Copyright 2011-2012 Freescale Semiconductor, Inc.
3b5b06fb7SYork Sun  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
5b5b06fb7SYork Sun  */
6b5b06fb7SYork Sun 
7b5b06fb7SYork Sun #ifndef __CONFIG_H
8b5b06fb7SYork Sun #define __CONFIG_H
9b5b06fb7SYork Sun 
10b5b06fb7SYork Sun /*
11b5b06fb7SYork Sun  * B4860 QDS board configuration file
12b5b06fb7SYork Sun  */
13b5b06fb7SYork Sun #ifdef CONFIG_RAMBOOT_PBL
14c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_PBI	$(SRCTREE)/board/freescale/b4860qds/b4_pbi.cfg
15c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_RCW	$(SRCTREE)/board/freescale/b4860qds/b4_rcw.cfg
16c5dfe6ecSPrabhakar Kushwaha #ifndef CONFIG_NAND
17b5b06fb7SYork Sun #define CONFIG_RAMBOOT_TEXT_BASE	CONFIG_SYS_TEXT_BASE
18b5b06fb7SYork Sun #define CONFIG_RESET_VECTOR_ADDRESS	0xfffffffc
19c5dfe6ecSPrabhakar Kushwaha #else
20c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_FLUSH_IMAGE
21c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
22c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE		0x00201000
23c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_TEXT_BASE		0xFFFD8000
24c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_PAD_TO		0x40000
25c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_MAX_SIZE		0x28000
26c5dfe6ecSPrabhakar Kushwaha #define RESET_VECTOR_OFFSET		0x27FFC
27c5dfe6ecSPrabhakar Kushwaha #define BOOT_PAGE_OFFSET		0x27000
28c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE	(768 << 10)
29c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_DST	0x00200000
30c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_START	0x00200000
31c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_OFFS	(256 << 10)
32c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
33c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_NAND_BOOT
34c5dfe6ecSPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD
35c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_SKIP_RELOCATE
36c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_COMMON_INIT_DDR
37c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
38c5dfe6ecSPrabhakar Kushwaha #endif
39c5dfe6ecSPrabhakar Kushwaha #endif
40b5b06fb7SYork Sun #endif
41b5b06fb7SYork Sun 
425870fe44SLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
435870fe44SLiu Gang /* Set 1M boot space */
445870fe44SLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
455870fe44SLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
465870fe44SLiu Gang 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
475870fe44SLiu Gang #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
485870fe44SLiu Gang #endif
495870fe44SLiu Gang 
50b5b06fb7SYork Sun /* High Level Configuration Options */
51b5b06fb7SYork Sun #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
52b5b06fb7SYork Sun #define CONFIG_MP			/* support multiple processors */
53b5b06fb7SYork Sun 
54b5b06fb7SYork Sun #ifndef CONFIG_SYS_TEXT_BASE
55e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE	0xeff40000
56b5b06fb7SYork Sun #endif
57b5b06fb7SYork Sun 
58b5b06fb7SYork Sun #ifndef CONFIG_RESET_VECTOR_ADDRESS
59b5b06fb7SYork Sun #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
60b5b06fb7SYork Sun #endif
61b5b06fb7SYork Sun 
62b5b06fb7SYork Sun #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
6351370d56SYork Sun #define CONFIG_SYS_NUM_CPC		CONFIG_SYS_NUM_DDR_CTLRS
64b38eaec5SRobert P. J. Day #define CONFIG_PCIE1			/* PCIE controller 1 */
65b5b06fb7SYork Sun #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
66b5b06fb7SYork Sun #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
67b5b06fb7SYork Sun 
68b41f192bSYork Sun #ifndef CONFIG_ARCH_B4420
69b5b06fb7SYork Sun #define CONFIG_SYS_SRIO
70b5b06fb7SYork Sun #define CONFIG_SRIO1			/* SRIO port 1 */
71b5b06fb7SYork Sun #define CONFIG_SRIO2			/* SRIO port 2 */
723a01799bSLiu Gang #define CONFIG_SRIO_PCIE_BOOT_MASTER
73b5b06fb7SYork Sun #endif
74b5b06fb7SYork Sun 
75b5b06fb7SYork Sun /* I2C bus multiplexer */
76b5b06fb7SYork Sun #define I2C_MUX_PCA_ADDR                0x77
77b5b06fb7SYork Sun 
78b5b06fb7SYork Sun /* VSC Crossbar switches */
79b5b06fb7SYork Sun #define CONFIG_VSC_CROSSBAR
80b5b06fb7SYork Sun #define I2C_CH_DEFAULT                  0x8
81b5b06fb7SYork Sun #define I2C_CH_VSC3316                  0xc
82b5b06fb7SYork Sun #define I2C_CH_VSC3308                  0xd
83b5b06fb7SYork Sun 
84b5b06fb7SYork Sun #define VSC3316_TX_ADDRESS              0x70
85b5b06fb7SYork Sun #define VSC3316_RX_ADDRESS              0x71
86b5b06fb7SYork Sun #define VSC3308_TX_ADDRESS              0x02
87b5b06fb7SYork Sun #define VSC3308_RX_ADDRESS              0x03
88b5b06fb7SYork Sun 
89cb033741SShaveta Leekha /* IDT clock synthesizers */
90cb033741SShaveta Leekha #define CONFIG_IDT8T49N222A
91cb033741SShaveta Leekha #define I2C_CH_IDT                     0x9
92cb033741SShaveta Leekha 
93cb033741SShaveta Leekha #define IDT_SERDES1_ADDRESS            0x6E
94cb033741SShaveta Leekha #define IDT_SERDES2_ADDRESS            0x6C
95cb033741SShaveta Leekha 
96652e29b4SShaveta Leekha /* Voltage monitor on channel 2*/
97652e29b4SShaveta Leekha #define I2C_MUX_CH_VOL_MONITOR		0xa
98652e29b4SShaveta Leekha #define I2C_VOL_MONITOR_ADDR		0x40
99652e29b4SShaveta Leekha #define I2C_VOL_MONITOR_BUS_V_OFFSET	0x2
100652e29b4SShaveta Leekha #define I2C_VOL_MONITOR_BUS_V_OVF	0x1
101652e29b4SShaveta Leekha #define I2C_VOL_MONITOR_BUS_V_SHIFT	3
102652e29b4SShaveta Leekha 
103652e29b4SShaveta Leekha #define CONFIG_ZM7300
104652e29b4SShaveta Leekha #define I2C_MUX_CH_DPM			0xa
105652e29b4SShaveta Leekha #define I2C_DPM_ADDR			0x28
106652e29b4SShaveta Leekha 
107b5b06fb7SYork Sun #define CONFIG_ENV_OVERWRITE
108b5b06fb7SYork Sun 
109e856bdcfSMasahiro Yamada #ifndef CONFIG_MTD_NOR_FLASH
110b5b06fb7SYork Sun #else
111b5b06fb7SYork Sun #define CONFIG_FLASH_CFI_DRIVER
112b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_CFI
113b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
114b5b06fb7SYork Sun #endif
115b5b06fb7SYork Sun 
116b5b06fb7SYork Sun #if defined(CONFIG_SPIFLASH)
117b5b06fb7SYork Sun #define CONFIG_SYS_EXTRA_ENV_RELOC
118b5b06fb7SYork Sun #define CONFIG_ENV_SPI_BUS              0
119b5b06fb7SYork Sun #define CONFIG_ENV_SPI_CS               0
120b5b06fb7SYork Sun #define CONFIG_ENV_SPI_MAX_HZ           10000000
121b5b06fb7SYork Sun #define CONFIG_ENV_SPI_MODE             0
122b5b06fb7SYork Sun #define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
123b5b06fb7SYork Sun #define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
124b5b06fb7SYork Sun #define CONFIG_ENV_SECT_SIZE            0x10000
125b5b06fb7SYork Sun #elif defined(CONFIG_SDCARD)
126b5b06fb7SYork Sun #define CONFIG_SYS_EXTRA_ENV_RELOC
127b5b06fb7SYork Sun #define CONFIG_SYS_MMC_ENV_DEV          0
128b5b06fb7SYork Sun #define CONFIG_ENV_SIZE			0x2000
129b5b06fb7SYork Sun #define CONFIG_ENV_OFFSET		(512 * 1097)
130b5b06fb7SYork Sun #elif defined(CONFIG_NAND)
131b5b06fb7SYork Sun #define CONFIG_SYS_EXTRA_ENV_RELOC
132c5dfe6ecSPrabhakar Kushwaha #define CONFIG_ENV_SIZE			0x2000
133c5dfe6ecSPrabhakar Kushwaha #define CONFIG_ENV_OFFSET		(10 * CONFIG_SYS_NAND_BLOCK_SIZE)
1345870fe44SLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
1355870fe44SLiu Gang #define CONFIG_ENV_ADDR		0xffe20000
1365870fe44SLiu Gang #define CONFIG_ENV_SIZE		0x2000
1375870fe44SLiu Gang #elif defined(CONFIG_ENV_IS_NOWHERE)
1385870fe44SLiu Gang #define CONFIG_ENV_SIZE		0x2000
139b5b06fb7SYork Sun #else
140b5b06fb7SYork Sun #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
141b5b06fb7SYork Sun #define CONFIG_ENV_SIZE		0x2000
142b5b06fb7SYork Sun #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
143b5b06fb7SYork Sun #endif
144b5b06fb7SYork Sun 
145b5b06fb7SYork Sun #ifndef __ASSEMBLY__
146b5b06fb7SYork Sun unsigned long get_board_sys_clk(void);
147b5b06fb7SYork Sun unsigned long get_board_ddr_clk(void);
148b5b06fb7SYork Sun #endif
149b5b06fb7SYork Sun #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk() /* sysclk for MPC85xx */
150b5b06fb7SYork Sun #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk()
151b5b06fb7SYork Sun 
152b5b06fb7SYork Sun /*
153b5b06fb7SYork Sun  * These can be toggled for performance analysis, otherwise use default.
154b5b06fb7SYork Sun  */
155b5b06fb7SYork Sun #define CONFIG_SYS_CACHE_STASHING
156b5b06fb7SYork Sun #define CONFIG_BTB			/* toggle branch predition */
157b5b06fb7SYork Sun #define CONFIG_DDR_ECC
158b5b06fb7SYork Sun #ifdef CONFIG_DDR_ECC
159b5b06fb7SYork Sun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
160b5b06fb7SYork Sun #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
161b5b06fb7SYork Sun #endif
162b5b06fb7SYork Sun 
163b5b06fb7SYork Sun #define CONFIG_ENABLE_36BIT_PHYS
164b5b06fb7SYork Sun 
165b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
166b5b06fb7SYork Sun #define CONFIG_ADDR_MAP
167b5b06fb7SYork Sun #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
168b5b06fb7SYork Sun #endif
169b5b06fb7SYork Sun 
170b5b06fb7SYork Sun #if 0
171b5b06fb7SYork Sun #define CONFIG_POST CONFIG_SYS_POST_MEMORY	/* test POST memory test */
172b5b06fb7SYork Sun #endif
173b5b06fb7SYork Sun #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
174b5b06fb7SYork Sun #define CONFIG_SYS_MEMTEST_END		0x00400000
175b5b06fb7SYork Sun #define CONFIG_SYS_ALT_MEMTEST
176b5b06fb7SYork Sun 
177b5b06fb7SYork Sun /*
178b5b06fb7SYork Sun  *  Config the L3 Cache as L3 SRAM
179b5b06fb7SYork Sun  */
180c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_INIT_L3_ADDR		0xFFFC0000
181c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_L3_SIZE		256 << 10
182c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
183c5dfe6ecSPrabhakar Kushwaha #ifdef CONFIG_NAND
184c5dfe6ecSPrabhakar Kushwaha #define CONFIG_ENV_ADDR			(CONFIG_SPL_GD_ADDR + 4 * 1024)
185c5dfe6ecSPrabhakar Kushwaha #endif
186c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SPL_GD_ADDR + 12 * 1024)
187c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_RELOC_MALLOC_SIZE	(30 << 10)
188c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK		(CONFIG_SPL_GD_ADDR + 64 * 1024)
189c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK_SIZE	(22 << 10)
190b5b06fb7SYork Sun 
191b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
192b5b06fb7SYork Sun #define CONFIG_SYS_DCSRBAR		0xf0000000
193b5b06fb7SYork Sun #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
194b5b06fb7SYork Sun #endif
195b5b06fb7SYork Sun 
196b5b06fb7SYork Sun /* EEPROM */
1971de271b4SShaveta Leekha #define CONFIG_ID_EEPROM
198b5b06fb7SYork Sun #define CONFIG_SYS_I2C_EEPROM_NXID
199b5b06fb7SYork Sun #define CONFIG_SYS_EEPROM_BUS_NUM	0
200b5b06fb7SYork Sun #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
201b5b06fb7SYork Sun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
202b5b06fb7SYork Sun #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
203b5b06fb7SYork Sun #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
204b5b06fb7SYork Sun 
205b5b06fb7SYork Sun /*
206b5b06fb7SYork Sun  * DDR Setup
207b5b06fb7SYork Sun  */
208b5b06fb7SYork Sun #define CONFIG_VERY_BIG_RAM
209b5b06fb7SYork Sun #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
210b5b06fb7SYork Sun #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
211b5b06fb7SYork Sun 
212b5b06fb7SYork Sun #define CONFIG_DIMM_SLOTS_PER_CTLR	1
213b5b06fb7SYork Sun #define CONFIG_CHIP_SELECTS_PER_CTRL	(4 * CONFIG_DIMM_SLOTS_PER_CTLR)
214b5b06fb7SYork Sun 
215b5b06fb7SYork Sun #define CONFIG_DDR_SPD
216b5b06fb7SYork Sun #define CONFIG_SYS_DDR_RAW_TIMING
217c5dfe6ecSPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD
218b5b06fb7SYork Sun #define CONFIG_FSL_DDR_INTERACTIVE
219c5dfe6ecSPrabhakar Kushwaha #endif
220b5b06fb7SYork Sun 
221b5b06fb7SYork Sun #define CONFIG_SYS_SPD_BUS_NUM	0
222b5b06fb7SYork Sun #define SPD_EEPROM_ADDRESS1	0x51
223b5b06fb7SYork Sun #define SPD_EEPROM_ADDRESS2	0x53
224b5b06fb7SYork Sun 
225b5b06fb7SYork Sun #define SPD_EEPROM_ADDRESS	SPD_EEPROM_ADDRESS1
226b5b06fb7SYork Sun #define CONFIG_SYS_SDRAM_SIZE	2048	/* for fixed parameter use */
227b5b06fb7SYork Sun 
228b5b06fb7SYork Sun /*
229b5b06fb7SYork Sun  * IFC Definitions
230b5b06fb7SYork Sun  */
231b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_BASE	0xe0000000
232b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
233b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
234b5b06fb7SYork Sun #else
235b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
236b5b06fb7SYork Sun #endif
237b5b06fb7SYork Sun 
238b5b06fb7SYork Sun #define CONFIG_SYS_NOR0_CSPR_EXT	(0xf)
239b5b06fb7SYork Sun #define CONFIG_SYS_NOR0_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
240b5b06fb7SYork Sun 				+ 0x8000000) | \
241b5b06fb7SYork Sun 				CSPR_PORT_SIZE_16 | \
242b5b06fb7SYork Sun 				CSPR_MSEL_NOR | \
243b5b06fb7SYork Sun 				CSPR_V)
244b5b06fb7SYork Sun #define CONFIG_SYS_NOR1_CSPR_EXT	(0xf)
245b5b06fb7SYork Sun #define CONFIG_SYS_NOR1_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
246b5b06fb7SYork Sun 				CSPR_PORT_SIZE_16 | \
247b5b06fb7SYork Sun 				CSPR_MSEL_NOR | \
248b5b06fb7SYork Sun 				CSPR_V)
249b5b06fb7SYork Sun #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(128 * 1024 * 1024)
250b5b06fb7SYork Sun /* NOR Flash Timing Params */
251b5b06fb7SYork Sun #define CONFIG_SYS_NOR_CSOR	CSOR_NOR_ADM_SHIFT(4)
252b5b06fb7SYork Sun #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x01) | \
2534d0e6e0dSPrabhakar Kushwaha 				FTIM0_NOR_TEADC(0x04) | \
254b5b06fb7SYork Sun 				FTIM0_NOR_TEAHC(0x20))
255b5b06fb7SYork Sun #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
256b5b06fb7SYork Sun 				FTIM1_NOR_TRAD_NOR(0x1A) |\
257b5b06fb7SYork Sun 				FTIM1_NOR_TSEQRAD_NOR(0x13))
258b5b06fb7SYork Sun #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x01) | \
259b5b06fb7SYork Sun 				FTIM2_NOR_TCH(0x0E) | \
260b5b06fb7SYork Sun 				FTIM2_NOR_TWPH(0x0E) | \
261b5b06fb7SYork Sun 				FTIM2_NOR_TWP(0x1c))
262b5b06fb7SYork Sun #define CONFIG_SYS_NOR_FTIM3	0x0
263b5b06fb7SYork Sun 
264b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_QUIET_TEST
265b5b06fb7SYork Sun #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
266b5b06fb7SYork Sun 
267b5b06fb7SYork Sun #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
268b5b06fb7SYork Sun #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
269b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
270b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
271b5b06fb7SYork Sun 
272b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_EMPTY_INFO
273b5b06fb7SYork Sun #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS \
274b5b06fb7SYork Sun 					+ 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
275b5b06fb7SYork Sun 
276b5b06fb7SYork Sun #define CONFIG_FSL_QIXIS	/* use common QIXIS code */
277b5b06fb7SYork Sun #define CONFIG_FSL_QIXIS_V2
278b5b06fb7SYork Sun #define QIXIS_BASE		0xffdf0000
279b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
280b5b06fb7SYork Sun #define QIXIS_BASE_PHYS		(0xf00000000ull | QIXIS_BASE)
281b5b06fb7SYork Sun #else
282b5b06fb7SYork Sun #define QIXIS_BASE_PHYS		QIXIS_BASE
283b5b06fb7SYork Sun #endif
284b5b06fb7SYork Sun #define QIXIS_LBMAP_SWITCH		0x01
285b5b06fb7SYork Sun #define QIXIS_LBMAP_MASK		0x0f
286b5b06fb7SYork Sun #define QIXIS_LBMAP_SHIFT		0
287b5b06fb7SYork Sun #define QIXIS_LBMAP_DFLTBANK		0x00
288b5b06fb7SYork Sun #define QIXIS_LBMAP_ALTBANK		0x02
289b5b06fb7SYork Sun #define QIXIS_RST_CTL_RESET		0x31
290b5b06fb7SYork Sun #define QIXIS_RCFG_CTL_RECONFIG_IDLE	0x20
291b5b06fb7SYork Sun #define QIXIS_RCFG_CTL_RECONFIG_START	0x21
292b5b06fb7SYork Sun #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE	0x08
293b5b06fb7SYork Sun 
294b5b06fb7SYork Sun #define CONFIG_SYS_CSPR3_EXT	(0xf)
295b5b06fb7SYork Sun #define CONFIG_SYS_CSPR3	(CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
296b5b06fb7SYork Sun 				| CSPR_PORT_SIZE_8 \
297b5b06fb7SYork Sun 				| CSPR_MSEL_GPCM \
298b5b06fb7SYork Sun 				| CSPR_V)
299b5b06fb7SYork Sun #define CONFIG_SYS_AMASK3	IFC_AMASK(4 * 1024)
300b5b06fb7SYork Sun #define CONFIG_SYS_CSOR3	0x0
301b5b06fb7SYork Sun /* QIXIS Timing parameters for IFC CS3 */
302b5b06fb7SYork Sun #define CONFIG_SYS_CS3_FTIM0		(FTIM0_GPCM_TACSE(0x0e) | \
303b5b06fb7SYork Sun 					FTIM0_GPCM_TEADC(0x0e) | \
304b5b06fb7SYork Sun 					FTIM0_GPCM_TEAHC(0x0e))
305b5b06fb7SYork Sun #define CONFIG_SYS_CS3_FTIM1		(FTIM1_GPCM_TACO(0x0e) | \
306b5b06fb7SYork Sun 					FTIM1_GPCM_TRAD(0x1f))
307b5b06fb7SYork Sun #define CONFIG_SYS_CS3_FTIM2		(FTIM2_GPCM_TCS(0x0e) | \
308de519163SShaohui Xie 					FTIM2_GPCM_TCH(0x8) | \
309b5b06fb7SYork Sun 					FTIM2_GPCM_TWP(0x1f))
310b5b06fb7SYork Sun #define CONFIG_SYS_CS3_FTIM3		0x0
311b5b06fb7SYork Sun 
312b5b06fb7SYork Sun /* NAND Flash on IFC */
313b5b06fb7SYork Sun #define CONFIG_NAND_FSL_IFC
314ab13ad58SYork Sun #define CONFIG_SYS_NAND_MAX_ECCPOS	256
315ab13ad58SYork Sun #define CONFIG_SYS_NAND_MAX_OOBFREE	2
316b5b06fb7SYork Sun #define CONFIG_SYS_NAND_BASE		0xff800000
317b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
318b5b06fb7SYork Sun #define CONFIG_SYS_NAND_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_NAND_BASE)
319b5b06fb7SYork Sun #else
320b5b06fb7SYork Sun #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
321b5b06fb7SYork Sun #endif
322b5b06fb7SYork Sun 
323b5b06fb7SYork Sun #define CONFIG_SYS_NAND_CSPR_EXT	(0xf)
324b5b06fb7SYork Sun #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
325b5b06fb7SYork Sun 				| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
326b5b06fb7SYork Sun 				| CSPR_MSEL_NAND	/* MSEL = NAND */ \
327b5b06fb7SYork Sun 				| CSPR_V)
328b5b06fb7SYork Sun #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64 * 1024)
329b5b06fb7SYork Sun 
330b5b06fb7SYork Sun #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
331b5b06fb7SYork Sun 				| CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
332b5b06fb7SYork Sun 				| CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
333b5b06fb7SYork Sun 				| CSOR_NAND_RAL_3	/* RAL = 2Byes */ \
334b5b06fb7SYork Sun 				| CSOR_NAND_PGS_2K	/* Page Size = 2K */ \
335b5b06fb7SYork Sun 				| CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
336b5b06fb7SYork Sun 				| CSOR_NAND_PB(64))	/*Pages Per Block = 64*/
337b5b06fb7SYork Sun 
338b5b06fb7SYork Sun #define CONFIG_SYS_NAND_ONFI_DETECTION
339b5b06fb7SYork Sun 
340b5b06fb7SYork Sun /* ONFI NAND Flash mode0 Timing Params */
341b5b06fb7SYork Sun #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x07) | \
342b5b06fb7SYork Sun 					FTIM0_NAND_TWP(0x18)   | \
343b5b06fb7SYork Sun 					FTIM0_NAND_TWCHT(0x07) | \
344b5b06fb7SYork Sun 					FTIM0_NAND_TWH(0x0a))
345b5b06fb7SYork Sun #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x32) | \
346b5b06fb7SYork Sun 					FTIM1_NAND_TWBE(0x39)  | \
347b5b06fb7SYork Sun 					FTIM1_NAND_TRR(0x0e)   | \
348b5b06fb7SYork Sun 					FTIM1_NAND_TRP(0x18))
349b5b06fb7SYork Sun #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0x0f) | \
350b5b06fb7SYork Sun 					FTIM2_NAND_TREH(0x0a) | \
351b5b06fb7SYork Sun 					FTIM2_NAND_TWHRE(0x1e))
352b5b06fb7SYork Sun #define CONFIG_SYS_NAND_FTIM3		0x0
353b5b06fb7SYork Sun 
354b5b06fb7SYork Sun #define CONFIG_SYS_NAND_DDR_LAW		11
355b5b06fb7SYork Sun 
356b5b06fb7SYork Sun #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
357b5b06fb7SYork Sun #define CONFIG_SYS_MAX_NAND_DEVICE	1
358b5b06fb7SYork Sun 
359b5b06fb7SYork Sun #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
360b5b06fb7SYork Sun 
361b5b06fb7SYork Sun #if defined(CONFIG_NAND)
362b5b06fb7SYork Sun #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
363b5b06fb7SYork Sun #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
364b5b06fb7SYork Sun #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
365b5b06fb7SYork Sun #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
366b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
367b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
368b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
369b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
370b5b06fb7SYork Sun #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NOR0_CSPR_EXT
371b5b06fb7SYork Sun #define CONFIG_SYS_CSPR2		CONFIG_SYS_NOR0_CSPR
372b5b06fb7SYork Sun #define CONFIG_SYS_AMASK2		CONFIG_SYS_NOR_AMASK
373b5b06fb7SYork Sun #define CONFIG_SYS_CSOR2		CONFIG_SYS_NOR_CSOR
374b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NOR_FTIM0
375b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NOR_FTIM1
376b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NOR_FTIM2
377b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NOR_FTIM3
378b5b06fb7SYork Sun #else
379b5b06fb7SYork Sun #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
380b5b06fb7SYork Sun #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR
381b5b06fb7SYork Sun #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
382b5b06fb7SYork Sun #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
383b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
384b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
385b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
386b5b06fb7SYork Sun #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
387b5b06fb7SYork Sun #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NAND_CSPR_EXT
388b5b06fb7SYork Sun #define CONFIG_SYS_CSPR2		CONFIG_SYS_NAND_CSPR
389b5b06fb7SYork Sun #define CONFIG_SYS_AMASK2		CONFIG_SYS_NAND_AMASK
390b5b06fb7SYork Sun #define CONFIG_SYS_CSOR2		CONFIG_SYS_NAND_CSOR
391b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NAND_FTIM0
392b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NAND_FTIM1
393b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NAND_FTIM2
394b5b06fb7SYork Sun #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NAND_FTIM3
395b5b06fb7SYork Sun #endif
396b5b06fb7SYork Sun #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR1_CSPR_EXT
397b5b06fb7SYork Sun #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR1_CSPR
398b5b06fb7SYork Sun #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
399b5b06fb7SYork Sun #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
400b5b06fb7SYork Sun #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
401b5b06fb7SYork Sun #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
402b5b06fb7SYork Sun #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
403b5b06fb7SYork Sun #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
404b5b06fb7SYork Sun 
405c5dfe6ecSPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD
406c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE	CONFIG_SPL_TEXT_BASE
407c5dfe6ecSPrabhakar Kushwaha #else
408c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
409c5dfe6ecSPrabhakar Kushwaha #endif
410b5b06fb7SYork Sun 
411b5b06fb7SYork Sun #if defined(CONFIG_RAMBOOT_PBL)
412b5b06fb7SYork Sun #define CONFIG_SYS_RAMBOOT
413b5b06fb7SYork Sun #endif
414b5b06fb7SYork Sun 
415b5b06fb7SYork Sun #define CONFIG_BOARD_EARLY_INIT_R
416b5b06fb7SYork Sun #define CONFIG_MISC_INIT_R
417b5b06fb7SYork Sun 
418b5b06fb7SYork Sun #define CONFIG_HWCONFIG
419b5b06fb7SYork Sun 
420b5b06fb7SYork Sun /* define to use L1 as initial stack */
421b5b06fb7SYork Sun #define CONFIG_L1_INIT_RAM
422b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_LOCK
423b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000	/* Initial L1 address */
424b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
425b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH	0xf
426b3142e2cSYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW	0xfe03c000
427b5b06fb7SYork Sun /* The assembler doesn't like typecast */
428b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
429b5b06fb7SYork Sun 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
430b5b06fb7SYork Sun 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
431b5b06fb7SYork Sun #else
432b3142e2cSYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	0xfe03c000 /* Initial L1 address */
433b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
434b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
435b5b06fb7SYork Sun #endif
436b5b06fb7SYork Sun #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000
437b5b06fb7SYork Sun 
438b5b06fb7SYork Sun #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
439b5b06fb7SYork Sun 					GENERATED_GBL_DATA_SIZE)
440b5b06fb7SYork Sun #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
441b5b06fb7SYork Sun 
4429307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
443b5b06fb7SYork Sun #define CONFIG_SYS_MALLOC_LEN		(4 * 1024 * 1024)
444b5b06fb7SYork Sun 
445b5b06fb7SYork Sun /* Serial Port - controlled on board with jumper J8
446b5b06fb7SYork Sun  * open - index 2
447b5b06fb7SYork Sun  * shorted - index 1
448b5b06fb7SYork Sun  */
449b5b06fb7SYork Sun #define CONFIG_CONS_INDEX	1
450b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_SERIAL
451b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_REG_SIZE	1
452b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
453b5b06fb7SYork Sun 
454b5b06fb7SYork Sun #define CONFIG_SYS_BAUDRATE_TABLE	\
455b5b06fb7SYork Sun 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
456b5b06fb7SYork Sun 
457b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
458b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
459b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
460b5b06fb7SYork Sun #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
461b5b06fb7SYork Sun 
462b5b06fb7SYork Sun /* I2C */
46300f792e0SHeiko Schocher #define CONFIG_SYS_I2C
46400f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL		/* Use FSL common I2C driver */
46500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000	/* I2C speed in Hz */
46600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
46700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED	400000	/* I2C speed in Hz */
46800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
46900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x118000
47000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET	0x119000
471b5b06fb7SYork Sun 
472b5b06fb7SYork Sun /*
473b5b06fb7SYork Sun  * RTC configuration
474b5b06fb7SYork Sun  */
475b5b06fb7SYork Sun #define RTC
476b5b06fb7SYork Sun #define CONFIG_RTC_DS3231               1
477b5b06fb7SYork Sun #define CONFIG_SYS_I2C_RTC_ADDR         0x68
478b5b06fb7SYork Sun 
479b5b06fb7SYork Sun /*
480b5b06fb7SYork Sun  * RapidIO
481b5b06fb7SYork Sun  */
482b5b06fb7SYork Sun #ifdef CONFIG_SYS_SRIO
483b5b06fb7SYork Sun #ifdef CONFIG_SRIO1
484b5b06fb7SYork Sun #define CONFIG_SYS_SRIO1_MEM_VIRT	0xa0000000
485b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
486b5b06fb7SYork Sun #define CONFIG_SYS_SRIO1_MEM_PHYS	0xc20000000ull
487b5b06fb7SYork Sun #else
488b5b06fb7SYork Sun #define CONFIG_SYS_SRIO1_MEM_PHYS	0xa0000000
489b5b06fb7SYork Sun #endif
490b5b06fb7SYork Sun #define CONFIG_SYS_SRIO1_MEM_SIZE	0x10000000	/* 256M */
491b5b06fb7SYork Sun #endif
492b5b06fb7SYork Sun 
493b5b06fb7SYork Sun #ifdef CONFIG_SRIO2
494b5b06fb7SYork Sun #define CONFIG_SYS_SRIO2_MEM_VIRT	0xb0000000
495b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
496b5b06fb7SYork Sun #define CONFIG_SYS_SRIO2_MEM_PHYS	0xc30000000ull
497b5b06fb7SYork Sun #else
498b5b06fb7SYork Sun #define CONFIG_SYS_SRIO2_MEM_PHYS	0xb0000000
499b5b06fb7SYork Sun #endif
500b5b06fb7SYork Sun #define CONFIG_SYS_SRIO2_MEM_SIZE	0x10000000	/* 256M */
501b5b06fb7SYork Sun #endif
502b5b06fb7SYork Sun #endif
503b5b06fb7SYork Sun 
504b5b06fb7SYork Sun /*
505b5b06fb7SYork Sun  * for slave u-boot IMAGE instored in master memory space,
506b5b06fb7SYork Sun  * PHYS must be aligned based on the SIZE
507b5b06fb7SYork Sun  */
508e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
509e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
510e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000	/* 1M */
511e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
512b5b06fb7SYork Sun /*
513b5b06fb7SYork Sun  * for slave UCODE and ENV instored in master memory space,
514b5b06fb7SYork Sun  * PHYS must be aligned based on the SIZE
515b5b06fb7SYork Sun  */
516e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
517b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
518b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000	/* 256K */
519b5b06fb7SYork Sun 
520b5b06fb7SYork Sun /* slave core release by master*/
521b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
522b5b06fb7SYork Sun #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
523b5b06fb7SYork Sun 
524b5b06fb7SYork Sun /*
525b5b06fb7SYork Sun  * SRIO_PCIE_BOOT - SLAVE
526b5b06fb7SYork Sun  */
527b5b06fb7SYork Sun #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
528b5b06fb7SYork Sun #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
529b5b06fb7SYork Sun #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
530b5b06fb7SYork Sun 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
531b5b06fb7SYork Sun #endif
532b5b06fb7SYork Sun 
533b5b06fb7SYork Sun /*
534b5b06fb7SYork Sun  * eSPI - Enhanced SPI
535b5b06fb7SYork Sun  */
536b5b06fb7SYork Sun #define CONFIG_SF_DEFAULT_SPEED         10000000
537b5b06fb7SYork Sun #define CONFIG_SF_DEFAULT_MODE          0
538b5b06fb7SYork Sun 
539b5b06fb7SYork Sun /*
5406eaeba23SShaveta Leekha  * MAPLE
5416eaeba23SShaveta Leekha  */
5426eaeba23SShaveta Leekha #ifdef CONFIG_PHYS_64BIT
5436eaeba23SShaveta Leekha #define CONFIG_SYS_MAPLE_MEM_PHYS      0xFA0000000ull
5446eaeba23SShaveta Leekha #else
5456eaeba23SShaveta Leekha #define CONFIG_SYS_MAPLE_MEM_PHYS      0xA0000000
5466eaeba23SShaveta Leekha #endif
5476eaeba23SShaveta Leekha 
5486eaeba23SShaveta Leekha /*
549b5b06fb7SYork Sun  * General PCI
550b5b06fb7SYork Sun  * Memory space is mapped 1-1, but I/O space must start from 0.
551b5b06fb7SYork Sun  */
552b5b06fb7SYork Sun 
553b5b06fb7SYork Sun /* controller 1, direct to uli, tgtid 3, Base address 20000 */
554b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
555b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
556b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
557b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
558b5b06fb7SYork Sun #else
559b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
560b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
561b5b06fb7SYork Sun #endif
562b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
563b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
564b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
565b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
566b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
567b5b06fb7SYork Sun #else
568b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_IO_PHYS	0xf8000000
569b5b06fb7SYork Sun #endif
570b5b06fb7SYork Sun #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
571b5b06fb7SYork Sun 
572b5b06fb7SYork Sun /* Qman/Bman */
573b5b06fb7SYork Sun #ifndef CONFIG_NOBQFMAN
574b5b06fb7SYork Sun #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
575b5b06fb7SYork Sun #define CONFIG_SYS_BMAN_NUM_PORTALS	25
576b5b06fb7SYork Sun #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
577b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
578b5b06fb7SYork Sun #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
579b5b06fb7SYork Sun #else
580b5b06fb7SYork Sun #define CONFIG_SYS_BMAN_MEM_PHYS	CONFIG_SYS_BMAN_MEM_BASE
581b5b06fb7SYork Sun #endif
582b5b06fb7SYork Sun #define CONFIG_SYS_BMAN_MEM_SIZE	0x02000000
5833fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CENA_SIZE	0x4000
5843fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CINH_SIZE	0x1000
5853fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_BASE	CONFIG_SYS_BMAN_MEM_BASE
5863fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_SIZE	(CONFIG_SYS_BMAN_MEM_SIZE >> 1)
5873fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_BASE	(CONFIG_SYS_BMAN_MEM_BASE + \
5883fa66db4SJeffrey Ladouceur 					CONFIG_SYS_BMAN_CENA_SIZE)
5893fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_SIZE	(CONFIG_SYS_BMAN_MEM_SIZE >> 1)
5903fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SWP_ISDR_REG	0xE08
591b5b06fb7SYork Sun #define CONFIG_SYS_QMAN_NUM_PORTALS	25
592b5b06fb7SYork Sun #define CONFIG_SYS_QMAN_MEM_BASE	0xf6000000
593b5b06fb7SYork Sun #ifdef CONFIG_PHYS_64BIT
594b5b06fb7SYork Sun #define CONFIG_SYS_QMAN_MEM_PHYS	0xff6000000ull
595b5b06fb7SYork Sun #else
596b5b06fb7SYork Sun #define CONFIG_SYS_QMAN_MEM_PHYS	CONFIG_SYS_QMAN_MEM_BASE
597b5b06fb7SYork Sun #endif
598b5b06fb7SYork Sun #define CONFIG_SYS_QMAN_MEM_SIZE	0x02000000
5993fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
6003fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
6013fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
6023fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
6033fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
6043fa66db4SJeffrey Ladouceur 					CONFIG_SYS_QMAN_CENA_SIZE)
6053fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
6063fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SWP_ISDR_REG	0xE08
607b5b06fb7SYork Sun 
608b5b06fb7SYork Sun #define CONFIG_SYS_DPAA_FMAN
609b5b06fb7SYork Sun 
6100795eff3SMinghuan Lian #define CONFIG_SYS_DPAA_RMAN
6110795eff3SMinghuan Lian 
612b5b06fb7SYork Sun /* Default address of microcode for the Linux Fman driver */
613b5b06fb7SYork Sun #if defined(CONFIG_SPIFLASH)
614b5b06fb7SYork Sun /*
615b5b06fb7SYork Sun  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
616b5b06fb7SYork Sun  * env, so we got 0x110000.
617b5b06fb7SYork Sun  */
618b5b06fb7SYork Sun #define CONFIG_SYS_QE_FW_IN_SPIFLASH
619dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	0x110000
620b5b06fb7SYork Sun #elif defined(CONFIG_SDCARD)
621b5b06fb7SYork Sun /*
622b5b06fb7SYork Sun  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
623b5b06fb7SYork Sun  * about 545KB (1089 blocks), Env is stored after the image, and the env size is
624b5b06fb7SYork Sun  * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130.
625b5b06fb7SYork Sun  */
626b5b06fb7SYork Sun #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
627dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	(512 * 1130)
628b5b06fb7SYork Sun #elif defined(CONFIG_NAND)
629b5b06fb7SYork Sun #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
630c5dfe6ecSPrabhakar Kushwaha #define CONFIG_SYS_FMAN_FW_ADDR	(13 * CONFIG_SYS_NAND_BLOCK_SIZE)
6315870fe44SLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
6325870fe44SLiu Gang /*
6335870fe44SLiu Gang  * Slave has no ucode locally, it can fetch this from remote. When implementing
6345870fe44SLiu Gang  * in two corenet boards, slave's ucode could be stored in master's memory
6355870fe44SLiu Gang  * space, the address can be mapped from slave TLB->slave LAW->
6365870fe44SLiu Gang  * slave SRIO or PCIE outbound window->master inbound window->
6375870fe44SLiu Gang  * master LAW->the ucode address in master's memory space.
6385870fe44SLiu Gang  */
6395870fe44SLiu Gang #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
640dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	0xFFE00000
641b5b06fb7SYork Sun #else
642b5b06fb7SYork Sun #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
643dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR		0xEFF00000
644b5b06fb7SYork Sun #endif
645b5b06fb7SYork Sun #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
646b5b06fb7SYork Sun #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
647b5b06fb7SYork Sun #endif /* CONFIG_NOBQFMAN */
648b5b06fb7SYork Sun 
649b5b06fb7SYork Sun #ifdef CONFIG_SYS_DPAA_FMAN
650b5b06fb7SYork Sun #define CONFIG_FMAN_ENET
651b5b06fb7SYork Sun #define CONFIG_PHYLIB_10G
652b5b06fb7SYork Sun #define CONFIG_PHY_VITESSE
653b5b06fb7SYork Sun #define CONFIG_PHY_TERANETICS
654b5b06fb7SYork Sun #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
655b5b06fb7SYork Sun #define SGMII_CARD_PORT2_PHY_ADDR 0x10
656b5b06fb7SYork Sun #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
657b5b06fb7SYork Sun #define SGMII_CARD_PORT4_PHY_ADDR 0x11
658b5b06fb7SYork Sun #endif
659b5b06fb7SYork Sun 
660b5b06fb7SYork Sun #ifdef CONFIG_PCI
661842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE
662b5b06fb7SYork Sun 
663b5b06fb7SYork Sun #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
664b5b06fb7SYork Sun #endif	/* CONFIG_PCI */
665b5b06fb7SYork Sun 
666b5b06fb7SYork Sun #ifdef CONFIG_FMAN_ENET
667f1d8074cSShaveta Leekha #define CONFIG_SYS_FM1_ONBOARD_PHY1_ADDR 0x10
668f1d8074cSShaveta Leekha #define CONFIG_SYS_FM1_ONBOARD_PHY2_ADDR 0x11
66916d88f41SSuresh Gupta 
67016d88f41SSuresh Gupta /*B4860 QDS AMC2PEX-2S default PHY_ADDR */
67116d88f41SSuresh Gupta #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0x7	 /*SLOT 1*/
67216d88f41SSuresh Gupta #define CONFIG_SYS_FM1_10GEC2_PHY_ADDR 0x6	 /*SLOT 2*/
67316d88f41SSuresh Gupta 
674b5b06fb7SYork Sun #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR    0x1c
675b5b06fb7SYork Sun #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR    0x1d
676b5b06fb7SYork Sun #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR    0x1e
677b5b06fb7SYork Sun #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR    0x1f
678b5b06fb7SYork Sun 
679b5b06fb7SYork Sun #define CONFIG_MII		/* MII PHY management */
680b5b06fb7SYork Sun #define CONFIG_ETHPRIME		"FM1@DTSEC1"
681b5b06fb7SYork Sun #endif
682b5b06fb7SYork Sun 
683b24f6d40SShaohui Xie #define CONFIG_SYS_FSL_B4860QDS_XFI_ERR
684b24f6d40SShaohui Xie 
685b5b06fb7SYork Sun /*
686b5b06fb7SYork Sun  * Environment
687b5b06fb7SYork Sun  */
688b5b06fb7SYork Sun #define CONFIG_LOADS_ECHO		/* echo on for serial download */
689b5b06fb7SYork Sun #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
690b5b06fb7SYork Sun 
691b5b06fb7SYork Sun /*
692b5b06fb7SYork Sun * USB
693b5b06fb7SYork Sun */
694b5b06fb7SYork Sun #define CONFIG_HAS_FSL_DR_USB
695b5b06fb7SYork Sun 
696b5b06fb7SYork Sun #ifdef CONFIG_HAS_FSL_DR_USB
697*8850c5d5STom Rini #ifdef CONFIG_USB_EHCI_HCD
698b5b06fb7SYork Sun #define CONFIG_USB_EHCI_FSL
699b5b06fb7SYork Sun #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
700b5b06fb7SYork Sun #endif
701b5b06fb7SYork Sun #endif
702b5b06fb7SYork Sun 
703b5b06fb7SYork Sun /*
704b5b06fb7SYork Sun  * Miscellaneous configurable options
705b5b06fb7SYork Sun  */
706b5b06fb7SYork Sun #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
707b5b06fb7SYork Sun #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
708b5b06fb7SYork Sun #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
709b5b06fb7SYork Sun #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
710b5b06fb7SYork Sun 
711b5b06fb7SYork Sun /*
712b5b06fb7SYork Sun  * For booting Linux, the board info and command line data
713b5b06fb7SYork Sun  * have to be in the first 64 MB of memory, since this is
714b5b06fb7SYork Sun  * the maximum mapped by the Linux kernel during initialization.
715b5b06fb7SYork Sun  */
716b5b06fb7SYork Sun #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial map for Linux*/
717b5b06fb7SYork Sun #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
718b5b06fb7SYork Sun 
719b5b06fb7SYork Sun #ifdef CONFIG_CMD_KGDB
720b5b06fb7SYork Sun #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
721b5b06fb7SYork Sun #endif
722b5b06fb7SYork Sun 
723b5b06fb7SYork Sun /*
724b5b06fb7SYork Sun  * Environment Configuration
725b5b06fb7SYork Sun  */
726b5b06fb7SYork Sun #define CONFIG_ROOTPATH		"/opt/nfsroot"
727b5b06fb7SYork Sun #define CONFIG_BOOTFILE		"uImage"
728b5b06fb7SYork Sun #define CONFIG_UBOOTPATH	"u-boot.bin"	/* U-Boot image on TFTP server*/
729b5b06fb7SYork Sun 
730b5b06fb7SYork Sun /* default location for tftp and bootm */
731b5b06fb7SYork Sun #define CONFIG_LOADADDR		1000000
732b5b06fb7SYork Sun 
733b5b06fb7SYork Sun #define __USB_PHY_TYPE	ulpi
734b5b06fb7SYork Sun 
7353006ebc3SYork Sun #ifdef CONFIG_ARCH_B4860
73638e0e153SShaveta Leekha #define HWCONFIG	"hwconfig=fsl_ddr:ctlr_intlv=null,"	\
737b5b06fb7SYork Sun 			"bank_intlv=cs0_cs1;"	\
73838e0e153SShaveta Leekha 			"en_cpc:cpc2;"
73938e0e153SShaveta Leekha #else
74038e0e153SShaveta Leekha #define	HWCONFIG	"hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=cs0_cs1;"
74138e0e153SShaveta Leekha #endif
74238e0e153SShaveta Leekha 
74338e0e153SShaveta Leekha #define	CONFIG_EXTRA_ENV_SETTINGS				\
74438e0e153SShaveta Leekha 	HWCONFIG						\
745b5b06fb7SYork Sun 	"usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
746b5b06fb7SYork Sun 	"netdev=eth0\0"						\
747b5b06fb7SYork Sun 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"			\
748b5b06fb7SYork Sun 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"			\
749b5b06fb7SYork Sun 	"tftpflash=tftpboot $loadaddr $uboot && "		\
750b5b06fb7SYork Sun 	"protect off $ubootaddr +$filesize && "			\
751b5b06fb7SYork Sun 	"erase $ubootaddr +$filesize && "			\
752b5b06fb7SYork Sun 	"cp.b $loadaddr $ubootaddr $filesize && "		\
753b5b06fb7SYork Sun 	"protect on $ubootaddr +$filesize && "			\
754b5b06fb7SYork Sun 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
755b5b06fb7SYork Sun 	"consoledev=ttyS0\0"					\
756b5b06fb7SYork Sun 	"ramdiskaddr=2000000\0"					\
757b5b06fb7SYork Sun 	"ramdiskfile=b4860qds/ramdisk.uboot\0"			\
758b24a4f62SScott Wood 	"fdtaddr=1e00000\0"					\
759b5b06fb7SYork Sun 	"fdtfile=b4860qds/b4860qds.dtb\0"				\
7603246584dSKim Phillips 	"bdev=sda3\0"
761b5b06fb7SYork Sun 
762b5b06fb7SYork Sun /* For emulation this causes u-boot to jump to the start of the proof point
763b5b06fb7SYork Sun    app code automatically */
764b5b06fb7SYork Sun #define CONFIG_PROOF_POINTS			\
765b5b06fb7SYork Sun  "setenv bootargs root=/dev/$bdev rw "		\
766b5b06fb7SYork Sun  "console=$consoledev,$baudrate $othbootargs;"	\
767b5b06fb7SYork Sun  "cpu 1 release 0x29000000 - - -;"		\
768b5b06fb7SYork Sun  "cpu 2 release 0x29000000 - - -;"		\
769b5b06fb7SYork Sun  "cpu 3 release 0x29000000 - - -;"		\
770b5b06fb7SYork Sun  "cpu 4 release 0x29000000 - - -;"		\
771b5b06fb7SYork Sun  "cpu 5 release 0x29000000 - - -;"		\
772b5b06fb7SYork Sun  "cpu 6 release 0x29000000 - - -;"		\
773b5b06fb7SYork Sun  "cpu 7 release 0x29000000 - - -;"		\
774b5b06fb7SYork Sun  "go 0x29000000"
775b5b06fb7SYork Sun 
776b5b06fb7SYork Sun #define CONFIG_HVBOOT	\
777b5b06fb7SYork Sun  "setenv bootargs config-addr=0x60000000; "	\
778b5b06fb7SYork Sun  "bootm 0x01000000 - 0x00f00000"
779b5b06fb7SYork Sun 
780b5b06fb7SYork Sun #define CONFIG_ALU				\
781b5b06fb7SYork Sun  "setenv bootargs root=/dev/$bdev rw "		\
782b5b06fb7SYork Sun  "console=$consoledev,$baudrate $othbootargs;"	\
783b5b06fb7SYork Sun  "cpu 1 release 0x01000000 - - -;"		\
784b5b06fb7SYork Sun  "cpu 2 release 0x01000000 - - -;"		\
785b5b06fb7SYork Sun  "cpu 3 release 0x01000000 - - -;"		\
786b5b06fb7SYork Sun  "cpu 4 release 0x01000000 - - -;"		\
787b5b06fb7SYork Sun  "cpu 5 release 0x01000000 - - -;"		\
788b5b06fb7SYork Sun  "cpu 6 release 0x01000000 - - -;"		\
789b5b06fb7SYork Sun  "cpu 7 release 0x01000000 - - -;"		\
790b5b06fb7SYork Sun  "go 0x01000000"
791b5b06fb7SYork Sun 
792b5b06fb7SYork Sun #define CONFIG_LINUX				\
793b5b06fb7SYork Sun  "setenv bootargs root=/dev/ram rw "		\
794b5b06fb7SYork Sun  "console=$consoledev,$baudrate $othbootargs;"	\
795b5b06fb7SYork Sun  "setenv ramdiskaddr 0x02000000;"		\
796b24a4f62SScott Wood  "setenv fdtaddr 0x01e00000;"			\
797b5b06fb7SYork Sun  "setenv loadaddr 0x1000000;"			\
798b5b06fb7SYork Sun  "bootm $loadaddr $ramdiskaddr $fdtaddr"
799b5b06fb7SYork Sun 
800b5b06fb7SYork Sun #define CONFIG_HDBOOT					\
801b5b06fb7SYork Sun 	"setenv bootargs root=/dev/$bdev rw "		\
802b5b06fb7SYork Sun 	"console=$consoledev,$baudrate $othbootargs;"	\
803b5b06fb7SYork Sun 	"tftp $loadaddr $bootfile;"			\
804b5b06fb7SYork Sun 	"tftp $fdtaddr $fdtfile;"			\
805b5b06fb7SYork Sun 	"bootm $loadaddr - $fdtaddr"
806b5b06fb7SYork Sun 
807b5b06fb7SYork Sun #define CONFIG_NFSBOOTCOMMAND			\
808b5b06fb7SYork Sun 	"setenv bootargs root=/dev/nfs rw "	\
809b5b06fb7SYork Sun 	"nfsroot=$serverip:$rootpath "		\
810b5b06fb7SYork Sun 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
811b5b06fb7SYork Sun 	"console=$consoledev,$baudrate $othbootargs;"	\
812b5b06fb7SYork Sun 	"tftp $loadaddr $bootfile;"		\
813b5b06fb7SYork Sun 	"tftp $fdtaddr $fdtfile;"		\
814b5b06fb7SYork Sun 	"bootm $loadaddr - $fdtaddr"
815b5b06fb7SYork Sun 
816b5b06fb7SYork Sun #define CONFIG_RAMBOOTCOMMAND				\
817b5b06fb7SYork Sun 	"setenv bootargs root=/dev/ram rw "		\
818b5b06fb7SYork Sun 	"console=$consoledev,$baudrate $othbootargs;"	\
819b5b06fb7SYork Sun 	"tftp $ramdiskaddr $ramdiskfile;"		\
820b5b06fb7SYork Sun 	"tftp $loadaddr $bootfile;"			\
821b5b06fb7SYork Sun 	"tftp $fdtaddr $fdtfile;"			\
822b5b06fb7SYork Sun 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
823b5b06fb7SYork Sun 
824b5b06fb7SYork Sun #define CONFIG_BOOTCOMMAND		CONFIG_LINUX
825b5b06fb7SYork Sun 
826b5b06fb7SYork Sun #include <asm/fsl_secure_boot.h>
827b5b06fb7SYork Sun 
828b5b06fb7SYork Sun #endif	/* __CONFIG_H */
829