xref: /rk3399_rockchip-uboot/include/bedbug/regs.h (revision 012771d88adfb5e0886591880041f05fc8b15bdd)
1*012771d8Swdenk /* $Id$ */
2*012771d8Swdenk 
3*012771d8Swdenk #ifndef _REGS_H
4*012771d8Swdenk #define _REGS_H
5*012771d8Swdenk 
6*012771d8Swdenk /* Special Purpose Registers */
7*012771d8Swdenk 
8*012771d8Swdenk #define SPR_CR		-1
9*012771d8Swdenk #define SPR_MSR		-2
10*012771d8Swdenk 
11*012771d8Swdenk #define SPR_XER		1
12*012771d8Swdenk #define SPR_LR		8
13*012771d8Swdenk #define SPR_CTR		9
14*012771d8Swdenk #define SPR_DSISR	18
15*012771d8Swdenk #define SPR_DAR		19
16*012771d8Swdenk #define SPR_DEC		22
17*012771d8Swdenk #define SPR_SRR0	26
18*012771d8Swdenk #define SPR_SRR1	27
19*012771d8Swdenk #define SPR_EIE		80
20*012771d8Swdenk #define SPR_EID		81
21*012771d8Swdenk #define SPR_CMPA	144
22*012771d8Swdenk #define SPR_CMPB	145
23*012771d8Swdenk #define SPR_CMPC	146
24*012771d8Swdenk #define SPR_CMPD	147
25*012771d8Swdenk #define SPR_ICR		148
26*012771d8Swdenk #define SPR_DER		149
27*012771d8Swdenk #define SPR_COUNTA	150
28*012771d8Swdenk #define SPR_COUNTB	151
29*012771d8Swdenk #define SPR_CMPE	152
30*012771d8Swdenk #define SPR_CMPF	153
31*012771d8Swdenk #define SPR_CMPG	154
32*012771d8Swdenk #define SPR_CMPH	155
33*012771d8Swdenk #define SPR_LCTRL1	156
34*012771d8Swdenk #define SPR_LCTRL2	157
35*012771d8Swdenk #define SPR_ICTRL	158
36*012771d8Swdenk #define SPR_BAR		159
37*012771d8Swdenk #define SPR_USPRG0      256
38*012771d8Swdenk #define SPR_SPRG4_RO    260
39*012771d8Swdenk #define SPR_SPRG5_RO    261
40*012771d8Swdenk #define SPR_SPRG6_RO    262
41*012771d8Swdenk #define SPR_SPRG7_RO    263
42*012771d8Swdenk #define SPR_SPRG0	272
43*012771d8Swdenk #define SPR_SPRG1	273
44*012771d8Swdenk #define SPR_SPRG2	274
45*012771d8Swdenk #define SPR_SPRG3	275
46*012771d8Swdenk #define SPR_SPRG4       276
47*012771d8Swdenk #define SPR_SPRG5       277
48*012771d8Swdenk #define SPR_SPRG6       278
49*012771d8Swdenk #define SPR_SPRG7       279
50*012771d8Swdenk #define SPR_EAR         282	/* MPC603e core */
51*012771d8Swdenk #define SPR_TBL         284
52*012771d8Swdenk #define SPR_TBU         285
53*012771d8Swdenk #define SPR_PVR		287
54*012771d8Swdenk #define SPR_IC_CST	560
55*012771d8Swdenk #define SPR_IC_ADR	561
56*012771d8Swdenk #define SPR_IC_DAT	562
57*012771d8Swdenk #define SPR_DC_CST	568
58*012771d8Swdenk #define SPR_DC_ADR	569
59*012771d8Swdenk #define SPR_DC_DAT	570
60*012771d8Swdenk #define SPR_DPDR	630
61*012771d8Swdenk #define SPR_IMMR	638
62*012771d8Swdenk #define SPR_MI_CTR	784
63*012771d8Swdenk #define SPR_MI_AP	786
64*012771d8Swdenk #define SPR_MI_EPN	787
65*012771d8Swdenk #define SPR_MI_TWC	789
66*012771d8Swdenk #define SPR_MI_RPN	790
67*012771d8Swdenk #define SPR_MD_CTR	792
68*012771d8Swdenk #define SPR_M_CASID	793
69*012771d8Swdenk #define SPR_MD_AP	794
70*012771d8Swdenk #define SPR_MD_EPN	795
71*012771d8Swdenk #define SPR_M_TWB	796
72*012771d8Swdenk #define SPR_MD_TWC	797
73*012771d8Swdenk #define SPR_MD_RPN	798
74*012771d8Swdenk #define SPR_M_TW	799
75*012771d8Swdenk #define SPR_MI_DBCAM	816
76*012771d8Swdenk #define SPR_MI_DBRAM0	817
77*012771d8Swdenk #define SPR_MI_DBRAM1	818
78*012771d8Swdenk #define SPR_MD_DBCAM	824
79*012771d8Swdenk #define SPR_MD_DBRAM0	825
80*012771d8Swdenk #define SPR_MD_DBRAM1	826
81*012771d8Swdenk #define SPR_ZPR         944
82*012771d8Swdenk #define SPR_PID         945
83*012771d8Swdenk #define SPR_CCR0        947
84*012771d8Swdenk #define SPR_IAC3        948
85*012771d8Swdenk #define SPR_IAC4        949
86*012771d8Swdenk #define SPR_DVC1        950
87*012771d8Swdenk #define SPR_DVC2        951
88*012771d8Swdenk #define SPR_SGR         953
89*012771d8Swdenk #define SPR_DCWR        954
90*012771d8Swdenk #define SPR_SLER        955
91*012771d8Swdenk #define SPR_SU0R        956
92*012771d8Swdenk #define SPR_DBCR1       957
93*012771d8Swdenk #define SPR_ICDBDR      979
94*012771d8Swdenk #define SPR_ESR         980
95*012771d8Swdenk #define SPR_DEAR        981
96*012771d8Swdenk #define SPR_EVPR        982
97*012771d8Swdenk #define SPR_TSR         984
98*012771d8Swdenk #define SPR_TCR         986
99*012771d8Swdenk #define SPR_PIT         987
100*012771d8Swdenk #define SPR_SRR2        990
101*012771d8Swdenk #define SPR_SRR3        991
102*012771d8Swdenk #define SPR_DBSR        1008
103*012771d8Swdenk #define SPR_DBCR0       1010
104*012771d8Swdenk #define SPR_IABR        1010	/* MPC603e core */
105*012771d8Swdenk #define SPR_IAC1        1012
106*012771d8Swdenk #define SPR_IAC2        1013
107*012771d8Swdenk #define SPR_DAC1        1014
108*012771d8Swdenk #define SPR_DAC2        1015
109*012771d8Swdenk #define SPR_DCCR        1018
110*012771d8Swdenk #define SPR_ICCR        1019
111*012771d8Swdenk 
112*012771d8Swdenk /* Bits for the DBCR0 register */
113*012771d8Swdenk #define DBCR0_EDM	0x80000000
114*012771d8Swdenk #define DBCR0_IDM	0x40000000
115*012771d8Swdenk #define DBCR0_RST	0x30000000
116*012771d8Swdenk #define DBCR0_IC	0x08000000
117*012771d8Swdenk #define DBCR0_BT	0x04000000
118*012771d8Swdenk #define DBCR0_EDE	0x02000000
119*012771d8Swdenk #define DBCR0_TDE	0x01000000
120*012771d8Swdenk #define DBCR0_IA1	0x00800000
121*012771d8Swdenk #define DBCR0_IA2	0x00400000
122*012771d8Swdenk #define DBCR0_IA12	0x00200000
123*012771d8Swdenk #define DBCR0_IA12X	0x00100000
124*012771d8Swdenk #define DBCR0_IA3	0x00080000
125*012771d8Swdenk #define DBCR0_IA4	0x00040000
126*012771d8Swdenk #define DBCR0_IA34	0x00020000
127*012771d8Swdenk #define DBCR0_IA34X	0x00010000
128*012771d8Swdenk #define DBCR0_IA12T	0x00008000
129*012771d8Swdenk #define DBCR0_IA34T	0x00004000
130*012771d8Swdenk #define DBCR0_FT	0x00000001
131*012771d8Swdenk 
132*012771d8Swdenk /* Bits for the DBCR1 register */
133*012771d8Swdenk #define DBCR1_D1R	0x80000000
134*012771d8Swdenk #define DBCR1_D2R	0x40000000
135*012771d8Swdenk #define DBCR1_D1W	0x20000000
136*012771d8Swdenk #define DBCR1_D2W	0x10000000
137*012771d8Swdenk #define DBCR1_D1S	0x0C000000
138*012771d8Swdenk #define DBCR1_D2S	0x03000000
139*012771d8Swdenk #define DBCR1_DA12	0x00800000
140*012771d8Swdenk #define DBCR1_DA12X	0x00400000
141*012771d8Swdenk #define DBCR1_DV1M	0x000C0000
142*012771d8Swdenk #define DBCR1_DV2M	0x00030000
143*012771d8Swdenk #define DBCR1_DV1BE	0x0000F000
144*012771d8Swdenk #define DBCR1_DV2BE	0x00000F00
145*012771d8Swdenk 
146*012771d8Swdenk /* Bits for the DBSR register */
147*012771d8Swdenk #define DBSR_IC		0x80000000
148*012771d8Swdenk #define DBSR_BT		0x40000000
149*012771d8Swdenk #define DBSR_EDE	0x20000000
150*012771d8Swdenk #define DBSR_TIE	0x10000000
151*012771d8Swdenk #define DBSR_UDE	0x08000000
152*012771d8Swdenk #define DBSR_IA1	0x04000000
153*012771d8Swdenk #define DBSR_IA2	0x02000000
154*012771d8Swdenk #define DBSR_DR1	0x01000000
155*012771d8Swdenk #define DBSR_DW1	0x00800000
156*012771d8Swdenk #define DBSR_DR2	0x00400000
157*012771d8Swdenk #define DBSR_DW2	0x00200000
158*012771d8Swdenk #define DBSR_IDE	0x00100000
159*012771d8Swdenk #define DBSR_IA3	0x00080000
160*012771d8Swdenk #define DBSR_IA4	0x00040000
161*012771d8Swdenk #define DBSR_MRR	0x00000300
162*012771d8Swdenk 
163*012771d8Swdenk struct spr_info {
164*012771d8Swdenk   int  spr_val;
165*012771d8Swdenk   char spr_name[ 10 ];
166*012771d8Swdenk };
167*012771d8Swdenk 
168*012771d8Swdenk extern struct spr_info spr_map[];
169*012771d8Swdenk extern const unsigned int n_sprs;
170*012771d8Swdenk 
171*012771d8Swdenk 
172*012771d8Swdenk #define SET_REGISTER( str, val ) \
173*012771d8Swdenk ({ unsigned long __value = (val); \
174*012771d8Swdenk   asm volatile( str : : "r" (__value)); \
175*012771d8Swdenk   __value; })
176*012771d8Swdenk 
177*012771d8Swdenk #define	GET_REGISTER( str ) \
178*012771d8Swdenk ({ unsigned long __value; \
179*012771d8Swdenk   asm volatile( str : "=r" (__value) : ); \
180*012771d8Swdenk   __value; })
181*012771d8Swdenk 
182*012771d8Swdenk #define	 GET_CR()	     GET_REGISTER( "mfcr %0" )
183*012771d8Swdenk #define	 SET_CR(val)	     SET_REGISTER( "mtcr %0", val )
184*012771d8Swdenk #define	 GET_MSR()	     GET_REGISTER( "mfmsr %0" )
185*012771d8Swdenk #define	 SET_MSR(val)	     SET_REGISTER( "mtmsr %0", val )
186*012771d8Swdenk #define	 GET_XER()	     GET_REGISTER( "mfspr %0,1" )
187*012771d8Swdenk #define	 SET_XER(val)	     SET_REGISTER( "mtspr 1,%0", val )
188*012771d8Swdenk #define	 GET_LR()	     GET_REGISTER( "mfspr %0,8" )
189*012771d8Swdenk #define	 SET_LR(val)	     SET_REGISTER( "mtspr 8,%0", val )
190*012771d8Swdenk #define	 GET_CTR()	     GET_REGISTER( "mfspr %0,9" )
191*012771d8Swdenk #define	 SET_CTR(val)	     SET_REGISTER( "mtspr 9,%0", val )
192*012771d8Swdenk #define	 GET_DSISR()	     GET_REGISTER( "mfspr %0,18" )
193*012771d8Swdenk #define	 SET_DSISR(val)	     SET_REGISTER( "mtspr 18,%0", val )
194*012771d8Swdenk #define	 GET_DAR()	     GET_REGISTER( "mfspr %0,19" )
195*012771d8Swdenk #define	 SET_DAR(val)	     SET_REGISTER( "mtspr 19,%0", val )
196*012771d8Swdenk #define	 GET_DEC()	     GET_REGISTER( "mfspr %0,22" )
197*012771d8Swdenk #define	 SET_DEC(val)	     SET_REGISTER( "mtspr 22,%0", val )
198*012771d8Swdenk #define	 GET_SRR0()	     GET_REGISTER( "mfspr %0,26" )
199*012771d8Swdenk #define	 SET_SRR0(val)       SET_REGISTER( "mtspr 26,%0", val )
200*012771d8Swdenk #define	 GET_SRR1()	     GET_REGISTER( "mfspr %0,27" )
201*012771d8Swdenk #define	 SET_SRR1(val)	     SET_REGISTER( "mtspr 27,%0", val )
202*012771d8Swdenk #define	 GET_EIE()	     GET_REGISTER( "mfspr %0,80" )
203*012771d8Swdenk #define	 SET_EIE(val)	     SET_REGISTER( "mtspr 80,%0", val )
204*012771d8Swdenk #define	 GET_EID()	     GET_REGISTER( "mfspr %0,81" )
205*012771d8Swdenk #define	 SET_EID(val)	     SET_REGISTER( "mtspr 81,%0", val )
206*012771d8Swdenk #define	 GET_CMPA()	     GET_REGISTER( "mfspr %0,144" )
207*012771d8Swdenk #define	 SET_CMPA(val)	     SET_REGISTER( "mtspr 144,%0", val )
208*012771d8Swdenk #define	 GET_CMPB()	     GET_REGISTER( "mfspr %0,145" )
209*012771d8Swdenk #define	 SET_CMPB(val)	     SET_REGISTER( "mtspr 145,%0", val )
210*012771d8Swdenk #define	 GET_CMPC()	     GET_REGISTER( "mfspr %0,146" )
211*012771d8Swdenk #define	 SET_CMPC(val)	     SET_REGISTER( "mtspr 146,%0", val )
212*012771d8Swdenk #define	 GET_CMPD()	     GET_REGISTER( "mfspr %0,147" )
213*012771d8Swdenk #define	 SET_CMPD(val)	     SET_REGISTER( "mtspr 147,%0", val )
214*012771d8Swdenk #define	 GET_ICR()	     GET_REGISTER( "mfspr %0,148" )
215*012771d8Swdenk #define	 SET_ICR(val)	     SET_REGISTER( "mtspr 148,%0", val )
216*012771d8Swdenk #define	 GET_DER()	     GET_REGISTER( "mfspr %0,149" )
217*012771d8Swdenk #define	 SET_DER(val)	     SET_REGISTER( "mtspr 149,%0", val )
218*012771d8Swdenk #define	 GET_COUNTA()	     GET_REGISTER( "mfspr %0,150" )
219*012771d8Swdenk #define	 SET_COUNTA(val)     SET_REGISTER( "mtspr 150,%0", val )
220*012771d8Swdenk #define	 GET_COUNTB()	     GET_REGISTER( "mfspr %0,151" )
221*012771d8Swdenk #define	 SET_COUNTB(val)     SET_REGISTER( "mtspr 151,%0", val )
222*012771d8Swdenk #define	 GET_CMPE()	     GET_REGISTER( "mfspr %0,152" )
223*012771d8Swdenk #define	 SET_CMPE(val)	     SET_REGISTER( "mtspr 152,%0", val )
224*012771d8Swdenk #define	 GET_CMPF()	     GET_REGISTER( "mfspr %0,153" )
225*012771d8Swdenk #define	 SET_CMPF(val)	     SET_REGISTER( "mtspr 153,%0", val )
226*012771d8Swdenk #define	 GET_CMPG()	     GET_REGISTER( "mfspr %0,154" )
227*012771d8Swdenk #define	 SET_CMPG(val)	     SET_REGISTER( "mtspr 154,%0", val )
228*012771d8Swdenk #define	 GET_CMPH()	     GET_REGISTER( "mfspr %0,155" )
229*012771d8Swdenk #define	 SET_CMPH(val)	     SET_REGISTER( "mtspr 155,%0", val )
230*012771d8Swdenk #define  GET_LCTRL1()	     GET_REGISTER( "mfspr %0,156" )
231*012771d8Swdenk #define	 SET_LCTRL1(val)     SET_REGISTER( "mtspr 156,%0", val )
232*012771d8Swdenk #define  GET_LCTRL2()	     GET_REGISTER( "mfspr %0,157" )
233*012771d8Swdenk #define	 SET_LCTRL2(val)     SET_REGISTER( "mtspr 157,%0", val )
234*012771d8Swdenk #define  GET_ICTRL()	     GET_REGISTER( "mfspr %0,158" )
235*012771d8Swdenk #define	 SET_ICTRL(val)	     SET_REGISTER( "mtspr 158,%0", val )
236*012771d8Swdenk #define  GET_BAR()	     GET_REGISTER( "mfspr %0,159" )
237*012771d8Swdenk #define	 SET_BAR(val)	     SET_REGISTER( "mtspr 159,%0", val )
238*012771d8Swdenk #define  GET_USPRG0()	     GET_REGISTER( "mfspr %0,256" )
239*012771d8Swdenk #define	 SET_USPRG0(val)     SET_REGISTER( "mtspr 256,%0", val )
240*012771d8Swdenk #define  GET_SPRG4_RO()	     GET_REGISTER( "mfspr %0,260" )
241*012771d8Swdenk #define	 SET_SPRG4_RO(val)   SET_REGISTER( "mtspr 260,%0", val )
242*012771d8Swdenk #define  GET_SPRG5_RO()	     GET_REGISTER( "mfspr %0,261" )
243*012771d8Swdenk #define	 SET_SPRG5_RO(val)   SET_REGISTER( "mtspr 261,%0", val )
244*012771d8Swdenk #define  GET_SPRG6_RO()	     GET_REGISTER( "mfspr %0,262" )
245*012771d8Swdenk #define	 SET_SPRG6_RO(val)   SET_REGISTER( "mtspr 262,%0", val )
246*012771d8Swdenk #define  GET_SPRG7_RO()	     GET_REGISTER( "mfspr %0,263" )
247*012771d8Swdenk #define	 SET_SPRG7_RO(val)   SET_REGISTER( "mtspr 263,%0", val )
248*012771d8Swdenk #define  GET_SPRG0()	     GET_REGISTER( "mfspr %0,272" )
249*012771d8Swdenk #define	 SET_SPRG0(val)	     SET_REGISTER( "mtspr 272,%0", val )
250*012771d8Swdenk #define  GET_SPRG1()	     GET_REGISTER( "mfspr %0,273" )
251*012771d8Swdenk #define	 SET_SPRG1(val)	     SET_REGISTER( "mtspr 273,%0", val )
252*012771d8Swdenk #define  GET_SPRG2()	     GET_REGISTER( "mfspr %0,274" )
253*012771d8Swdenk #define	 SET_SPRG2(val)	     SET_REGISTER( "mtspr 274,%0", val )
254*012771d8Swdenk #define  GET_SPRG3()	     GET_REGISTER( "mfspr %0,275" )
255*012771d8Swdenk #define	 SET_SPRG3(val)	     SET_REGISTER( "mtspr 275,%0", val )
256*012771d8Swdenk #define  GET_SPRG4()	     GET_REGISTER( "mfspr %0,276" )
257*012771d8Swdenk #define	 SET_SPRG4(val)      SET_REGISTER( "mtspr 276,%0", val )
258*012771d8Swdenk #define  GET_SPRG5()	     GET_REGISTER( "mfspr %0,277" )
259*012771d8Swdenk #define	 SET_SPRG5(val)	     SET_REGISTER( "mtspr 277,%0", val )
260*012771d8Swdenk #define  GET_SPRG6()	     GET_REGISTER( "mfspr %0,278" )
261*012771d8Swdenk #define	 SET_SPRG6(val)	     SET_REGISTER( "mtspr 278,%0", val )
262*012771d8Swdenk #define  GET_SPRG7()	     GET_REGISTER( "mfspr %0,279" )
263*012771d8Swdenk #define	 SET_SPRG7(val)	     SET_REGISTER( "mtspr 279,%0", val )
264*012771d8Swdenk #define  GET_EAR()	     GET_REGISTER( "mfspr %0,282" )
265*012771d8Swdenk #define	 SET_EAR(val)	     SET_REGISTER( "mtspr 282,%0", val )
266*012771d8Swdenk #define  GET_TBL()	     GET_REGISTER( "mfspr %0,284" )
267*012771d8Swdenk #define	 SET_TBL(val)	     SET_REGISTER( "mtspr 284,%0", val )
268*012771d8Swdenk #define  GET_TBU()	     GET_REGISTER( "mfspr %0,285" )
269*012771d8Swdenk #define	 SET_TBU(val)	     SET_REGISTER( "mtspr 285,%0", val )
270*012771d8Swdenk #define  GET_PVR()	     GET_REGISTER( "mfspr %0,287" )
271*012771d8Swdenk #define	 SET_PVR(val)	     SET_REGISTER( "mtspr 287,%0", val )
272*012771d8Swdenk #define  GET_IC_CST()	     GET_REGISTER( "mfspr %0,560" )
273*012771d8Swdenk #define	 SET_IC_CST(val)     SET_REGISTER( "mtspr 560,%0", val )
274*012771d8Swdenk #define  GET_IC_ADR()	     GET_REGISTER( "mfspr %0,561" )
275*012771d8Swdenk #define	 SET_IC_ADR(val)     SET_REGISTER( "mtspr 561,%0", val )
276*012771d8Swdenk #define  GET_IC_DAT()	     GET_REGISTER( "mfspr %0,562" )
277*012771d8Swdenk #define	 SET_IC_DAT(val)     SET_REGISTER( "mtspr 562,%0", val )
278*012771d8Swdenk #define  GET_DC_CST()	     GET_REGISTER( "mfspr %0,568" )
279*012771d8Swdenk #define	 SET_DC_CST(val)     SET_REGISTER( "mtspr 568,%0", val )
280*012771d8Swdenk #define  GET_DC_ADR()	     GET_REGISTER( "mfspr %0,569" )
281*012771d8Swdenk #define	 SET_DC_ADR(val)     SET_REGISTER( "mtspr 569,%0", val )
282*012771d8Swdenk #define  GET_DC_DAT()	     GET_REGISTER( "mfspr %0,570" )
283*012771d8Swdenk #define	 SET_DC_DAT(val)     SET_REGISTER( "mtspr 570,%0", val )
284*012771d8Swdenk #define  GET_DPDR()	     GET_REGISTER( "mfspr %0,630" )
285*012771d8Swdenk #define	 SET_DPDR(val)	     SET_REGISTER( "mtspr 630,%0", val )
286*012771d8Swdenk #define  GET_IMMR()	     GET_REGISTER( "mfspr %0,638" )
287*012771d8Swdenk #define	 SET_IMMR(val)	     SET_REGISTER( "mtspr 638,%0", val )
288*012771d8Swdenk #define  GET_MI_CTR()	     GET_REGISTER( "mfspr %0,784" )
289*012771d8Swdenk #define	 SET_MI_CTR(val)     SET_REGISTER( "mtspr 784,%0", val )
290*012771d8Swdenk #define  GET_MI_AP()	     GET_REGISTER( "mfspr %0,786" )
291*012771d8Swdenk #define	 SET_MI_AP(val)	     SET_REGISTER( "mtspr 786,%0", val )
292*012771d8Swdenk #define  GET_MI_EPN()	     GET_REGISTER( "mfspr %0,787" )
293*012771d8Swdenk #define	 SET_MI_EPN(val)     SET_REGISTER( "mtspr 787,%0", val )
294*012771d8Swdenk #define  GET_MI_TWC()	     GET_REGISTER( "mfspr %0,789" )
295*012771d8Swdenk #define	 SET_MI_TWC(val)     SET_REGISTER( "mtspr 789,%0", val )
296*012771d8Swdenk #define  GET_MI_RPN()	     GET_REGISTER( "mfspr %0,790" )
297*012771d8Swdenk #define	 SET_MI_RPN(val)     SET_REGISTER( "mtspr 790,%0", val )
298*012771d8Swdenk #define  GET_MD_CTR()	     GET_REGISTER( "mfspr %0,792" )
299*012771d8Swdenk #define	 SET_MD_CTR(val)     SET_REGISTER( "mtspr 792,%0", val )
300*012771d8Swdenk #define  GET_M_CASID()	     GET_REGISTER( "mfspr %0,793" )
301*012771d8Swdenk #define	 SET_M_CASID(val)    SET_REGISTER( "mtspr 793,%0", val )
302*012771d8Swdenk #define  GET_MD_AP()	     GET_REGISTER( "mfspr %0,794" )
303*012771d8Swdenk #define	 SET_MD_AP(val)	     SET_REGISTER( "mtspr ,794%0", val )
304*012771d8Swdenk #define  GET_MD_EPN()	     GET_REGISTER( "mfspr %0,795" )
305*012771d8Swdenk #define	 SET_MD_EPN(val)     SET_REGISTER( "mtspr 795,%0", val )
306*012771d8Swdenk #define  GET_M_TWB()	     GET_REGISTER( "mfspr %0,796" )
307*012771d8Swdenk #define	 SET_M_TWB(val)	     SET_REGISTER( "mtspr 796,%0", val )
308*012771d8Swdenk #define  GET_MD_TWC()	     GET_REGISTER( "mfspr %0,797" )
309*012771d8Swdenk #define	 SET_MD_TWC(val)     SET_REGISTER( "mtspr 797,%0", val )
310*012771d8Swdenk #define  GET_MD_RPN()	     GET_REGISTER( "mfspr %0,798" )
311*012771d8Swdenk #define	 SET_MD_RPN(val)     SET_REGISTER( "mtspr 798,%0", val )
312*012771d8Swdenk #define  GET_M_TW()	     GET_REGISTER( "mfspr %0,799" )
313*012771d8Swdenk #define	 SET_M_TW(val)	     SET_REGISTER( "mtspr 799,%0", val )
314*012771d8Swdenk #define  GET_MI_DBCAM()      GET_REGISTER( "mfspr %0,816" )
315*012771d8Swdenk #define	 SET_MI_DBCAM(val)   SET_REGISTER( "mtspr 816,%0", val )
316*012771d8Swdenk #define  GET_MI_DBRAM0()     GET_REGISTER( "mfspr %0,817" )
317*012771d8Swdenk #define	 SET_MI_DBRAM0(val)  SET_REGISTER( "mtspr 817,%0", val )
318*012771d8Swdenk #define  GET_MI_DBRAM1()     GET_REGISTER( "mfspr %0,818" )
319*012771d8Swdenk #define	 SET_MI_DBRAM1(val)  SET_REGISTER( "mtspr 818,%0", val )
320*012771d8Swdenk #define  GET_MD_DBCAM()      GET_REGISTER( "mfspr %0,824" )
321*012771d8Swdenk #define	 SET_MD_DBCA(val)    SET_REGISTER( "mtspr 824,%0", val )
322*012771d8Swdenk #define  GET_MD_DBRAM0()     GET_REGISTER( "mfspr %0,825" )
323*012771d8Swdenk #define	 SET_MD_DBRAM0(val)  SET_REGISTER( "mtspr 825,%0", val )
324*012771d8Swdenk #define  GET_MD_DBRAM1()     GET_REGISTER( "mfspr %0,826" )
325*012771d8Swdenk #define	 SET_MD_DBRAM1(val)  SET_REGISTER( "mtspr 826,%0", val )
326*012771d8Swdenk #define  GET_ZPR()           GET_REGISTER( "mfspr %0,944" )
327*012771d8Swdenk #define	 SET_ZPR(val)        SET_REGISTER( "mtspr 944,%0", val )
328*012771d8Swdenk #define  GET_PID()	     GET_REGISTER( "mfspr %0,945" )
329*012771d8Swdenk #define	 SET_PID(val)	     SET_REGISTER( "mtspr 945,%0", val )
330*012771d8Swdenk #define  GET_CCR0()	     GET_REGISTER( "mfspr %0,947" )
331*012771d8Swdenk #define	 SET_CCR0(val)	     SET_REGISTER( "mtspr 947,%0", val )
332*012771d8Swdenk #define	 GET_IAC3()	     GET_REGISTER( "mfspr %0,948" )
333*012771d8Swdenk #define	 SET_IAC3(val)	     SET_REGISTER( "mtspr 948,%0", val )
334*012771d8Swdenk #define	 GET_IAC4()	     GET_REGISTER( "mfspr %0,949" )
335*012771d8Swdenk #define	 SET_IAC4(val)	     SET_REGISTER( "mtspr 949,%0", val )
336*012771d8Swdenk #define	 GET_DVC1()	     GET_REGISTER( "mfspr %0,950" )
337*012771d8Swdenk #define	 SET_DVC1(val)	     SET_REGISTER( "mtspr 950,%0", val )
338*012771d8Swdenk #define	 GET_DVC2()	     GET_REGISTER( "mfspr %0,951" )
339*012771d8Swdenk #define	 SET_DVC2(val)	     SET_REGISTER( "mtspr 951,%0", val )
340*012771d8Swdenk #define	 GET_SGR()	     GET_REGISTER( "mfspr %0,953" )
341*012771d8Swdenk #define	 SET_SGR(val)	     SET_REGISTER( "mtspr 953,%0", val )
342*012771d8Swdenk #define	 GET_DCWR()	     GET_REGISTER( "mfspr %0,954" )
343*012771d8Swdenk #define	 SET_DCWR(val)	     SET_REGISTER( "mtspr 954,%0", val )
344*012771d8Swdenk #define	 GET_SLER()	     GET_REGISTER( "mfspr %0,955" )
345*012771d8Swdenk #define	 SET_SLER(val)	     SET_REGISTER( "mtspr 955,%0", val )
346*012771d8Swdenk #define	 GET_SU0R()	     GET_REGISTER( "mfspr %0,956" )
347*012771d8Swdenk #define	 SET_SU0R(val)	     SET_REGISTER( "mtspr 956,%0", val )
348*012771d8Swdenk #define	 GET_DBCR1()	     GET_REGISTER( "mfspr %0,957" )
349*012771d8Swdenk #define	 SET_DBCR1(val)	     SET_REGISTER( "mtspr 957,%0", val )
350*012771d8Swdenk #define	 GET_ICDBDR()	     GET_REGISTER( "mfspr %0,979" )
351*012771d8Swdenk #define	 SET_ICDBDR(val)     SET_REGISTER( "mtspr 979,%0", val )
352*012771d8Swdenk #define	 GET_ESR()	     GET_REGISTER( "mfspr %0,980" )
353*012771d8Swdenk #define	 SET_ESR(val)	     SET_REGISTER( "mtspr 980,%0", val )
354*012771d8Swdenk #define	 GET_DEAR()	     GET_REGISTER( "mfspr %0,981" )
355*012771d8Swdenk #define	 SET_DEAR(val)	     SET_REGISTER( "mtspr 981,%0", val )
356*012771d8Swdenk #define	 GET_EVPR()	     GET_REGISTER( "mfspr %0,982" )
357*012771d8Swdenk #define	 SET_EVPR(val)	     SET_REGISTER( "mtspr 982,%0", val )
358*012771d8Swdenk #define	 GET_TSR()	     GET_REGISTER( "mfspr %0,984" )
359*012771d8Swdenk #define	 SET_TSR(val)	     SET_REGISTER( "mtspr 984,%0", val )
360*012771d8Swdenk #define	 GET_TCR()	     GET_REGISTER( "mfspr %0,986" )
361*012771d8Swdenk #define	 SET_TCR(val)	     SET_REGISTER( "mtspr 986,%0", val )
362*012771d8Swdenk #define	 GET_PIT()	     GET_REGISTER( "mfspr %0,987" )
363*012771d8Swdenk #define	 SET_PIT(val)	     SET_REGISTER( "mtspr 987,%0", val )
364*012771d8Swdenk #define	 GET_SRR2()	     GET_REGISTER( "mfspr %0,990" )
365*012771d8Swdenk #define	 SET_SRR2(val)	     SET_REGISTER( "mtspr 990,%0", val )
366*012771d8Swdenk #define	 GET_SRR3()	     GET_REGISTER( "mfspr %0,991" )
367*012771d8Swdenk #define	 SET_SRR3(val)	     SET_REGISTER( "mtspr 991,%0", val )
368*012771d8Swdenk #define	 GET_DBSR()	     GET_REGISTER( "mfspr %0,1008" )
369*012771d8Swdenk #define	 SET_DBSR(val)	     SET_REGISTER( "mtspr 1008,%0", val )
370*012771d8Swdenk #define	 GET_DBCR0()	     GET_REGISTER( "mfspr %0,1010" )
371*012771d8Swdenk #define	 SET_DBCR0(val)	     SET_REGISTER( "mtspr 1010,%0", val )
372*012771d8Swdenk #define	 GET_IABR()	     GET_REGISTER( "mfspr %0,1010" )
373*012771d8Swdenk #define	 SET_IABR(val)	     SET_REGISTER( "mtspr 1010,%0", val )
374*012771d8Swdenk #define	 GET_IAC1()	     GET_REGISTER( "mfspr %0,1012" )
375*012771d8Swdenk #define	 SET_IAC1(val)	     SET_REGISTER( "mtspr 1012,%0", val )
376*012771d8Swdenk #define	 GET_IAC2()	     GET_REGISTER( "mfspr %0,1013" )
377*012771d8Swdenk #define	 SET_IAC2(val)	     SET_REGISTER( "mtspr 1013,%0", val )
378*012771d8Swdenk #define	 GET_DAC1()	     GET_REGISTER( "mfspr %0,1014" )
379*012771d8Swdenk #define	 SET_DAC1(val)	     SET_REGISTER( "mtspr 1014,%0", val )
380*012771d8Swdenk #define	 GET_DAC2()	     GET_REGISTER( "mfspr %0,1015" )
381*012771d8Swdenk #define	 SET_DAC2(val)	     SET_REGISTER( "mtspr 1015,%0", val )
382*012771d8Swdenk #define	 GET_DCCR()	     GET_REGISTER( "mfspr %0,1018" )
383*012771d8Swdenk #define	 SET_DCCR(val)	     SET_REGISTER( "mtspr 1018,%0", val )
384*012771d8Swdenk #define	 GET_ICCR()	     GET_REGISTER( "mfspr %0,1019" )
385*012771d8Swdenk #define	 SET_ICCR(val)	     SET_REGISTER( "mtspr 1019,%0", val )
386*012771d8Swdenk 
387*012771d8Swdenk #endif /* _REGS_H */
388*012771d8Swdenk 
389*012771d8Swdenk 
390*012771d8Swdenk /*
391*012771d8Swdenk  * Copyright (c) 2000 William L. Pitts and W. Gerald Hicks
392*012771d8Swdenk  * All rights reserved.
393*012771d8Swdenk  *
394*012771d8Swdenk  * Redistribution and use in source and binary forms are freely
395*012771d8Swdenk  * permitted provided that the above copyright notice and this
396*012771d8Swdenk  * paragraph and the following disclaimer are duplicated in all
397*012771d8Swdenk  * such forms.
398*012771d8Swdenk  *
399*012771d8Swdenk  * This software is provided "AS IS" and without any express or
400*012771d8Swdenk  * implied warranties, including, without limitation, the implied
401*012771d8Swdenk  * warranties of merchantability and fitness for a particular
402*012771d8Swdenk  * purpose.
403*012771d8Swdenk  */
404