xref: /rk3399_rockchip-uboot/include/bedbug/regs.h (revision 98f705c9cefdfdba62c069821bbba10273a0a8ed)
1012771d8Swdenk /* $Id$ */
2012771d8Swdenk 
3012771d8Swdenk #ifndef _REGS_H
4012771d8Swdenk #define _REGS_H
5012771d8Swdenk 
6012771d8Swdenk /* Special Purpose Registers */
7012771d8Swdenk 
8012771d8Swdenk #define SPR_CR		-1
9012771d8Swdenk #define SPR_MSR		-2
10012771d8Swdenk 
11012771d8Swdenk #define SPR_XER		1
12012771d8Swdenk #define SPR_LR		8
13012771d8Swdenk #define SPR_CTR		9
14012771d8Swdenk #define SPR_DSISR	18
15012771d8Swdenk #define SPR_DAR		19
16012771d8Swdenk #define SPR_DEC		22
17012771d8Swdenk #define SPR_SRR0	26
18012771d8Swdenk #define SPR_SRR1	27
19012771d8Swdenk #define SPR_EIE		80
20012771d8Swdenk #define SPR_EID		81
21012771d8Swdenk #define SPR_CMPA	144
22012771d8Swdenk #define SPR_CMPB	145
23012771d8Swdenk #define SPR_CMPC	146
24012771d8Swdenk #define SPR_CMPD	147
25012771d8Swdenk #define SPR_ICR		148
26012771d8Swdenk #define SPR_DER		149
27012771d8Swdenk #define SPR_COUNTA	150
28012771d8Swdenk #define SPR_COUNTB	151
29012771d8Swdenk #define SPR_CMPE	152
30012771d8Swdenk #define SPR_CMPF	153
31012771d8Swdenk #define SPR_CMPG	154
32012771d8Swdenk #define SPR_CMPH	155
33012771d8Swdenk #define SPR_LCTRL1	156
34012771d8Swdenk #define SPR_LCTRL2	157
35012771d8Swdenk #define SPR_ICTRL	158
36012771d8Swdenk #define SPR_BAR		159
37012771d8Swdenk #define SPR_USPRG0      256
38012771d8Swdenk #define SPR_SPRG4_RO    260
39012771d8Swdenk #define SPR_SPRG5_RO    261
40012771d8Swdenk #define SPR_SPRG6_RO    262
41012771d8Swdenk #define SPR_SPRG7_RO    263
42012771d8Swdenk #define SPR_SPRG0	272
43012771d8Swdenk #define SPR_SPRG1	273
44012771d8Swdenk #define SPR_SPRG2	274
45012771d8Swdenk #define SPR_SPRG3	275
46012771d8Swdenk #define SPR_SPRG4       276
47012771d8Swdenk #define SPR_SPRG5       277
48012771d8Swdenk #define SPR_SPRG6       278
49012771d8Swdenk #define SPR_SPRG7       279
50012771d8Swdenk #define SPR_EAR         282	/* MPC603e core */
51012771d8Swdenk #define SPR_TBL         284
52012771d8Swdenk #define SPR_TBU         285
53012771d8Swdenk #define SPR_PVR		287
54012771d8Swdenk #define SPR_IC_CST	560
55012771d8Swdenk #define SPR_IC_ADR	561
56012771d8Swdenk #define SPR_IC_DAT	562
57012771d8Swdenk #define SPR_DC_CST	568
58012771d8Swdenk #define SPR_DC_ADR	569
59012771d8Swdenk #define SPR_DC_DAT	570
60012771d8Swdenk #define SPR_DPDR	630
61012771d8Swdenk #define SPR_IMMR	638
62012771d8Swdenk #define SPR_MI_CTR	784
63012771d8Swdenk #define SPR_MI_AP	786
64012771d8Swdenk #define SPR_MI_EPN	787
65012771d8Swdenk #define SPR_MI_TWC	789
66012771d8Swdenk #define SPR_MI_RPN	790
67012771d8Swdenk #define SPR_MD_CTR	792
68012771d8Swdenk #define SPR_M_CASID	793
69012771d8Swdenk #define SPR_MD_AP	794
70012771d8Swdenk #define SPR_MD_EPN	795
71012771d8Swdenk #define SPR_M_TWB	796
72012771d8Swdenk #define SPR_MD_TWC	797
73012771d8Swdenk #define SPR_MD_RPN	798
74012771d8Swdenk #define SPR_M_TW	799
75012771d8Swdenk #define SPR_MI_DBCAM	816
76012771d8Swdenk #define SPR_MI_DBRAM0	817
77012771d8Swdenk #define SPR_MI_DBRAM1	818
78012771d8Swdenk #define SPR_MD_DBCAM	824
79012771d8Swdenk #define SPR_MD_DBRAM0	825
80012771d8Swdenk #define SPR_MD_DBRAM1	826
81012771d8Swdenk #define SPR_ZPR         944
82012771d8Swdenk #define SPR_PID         945
83012771d8Swdenk #define SPR_CCR0        947
84012771d8Swdenk #define SPR_IAC3        948
85012771d8Swdenk #define SPR_IAC4        949
86012771d8Swdenk #define SPR_DVC1        950
87012771d8Swdenk #define SPR_DVC2        951
88012771d8Swdenk #define SPR_SGR         953
89012771d8Swdenk #define SPR_DCWR        954
90012771d8Swdenk #define SPR_SLER        955
91012771d8Swdenk #define SPR_SU0R        956
92012771d8Swdenk #define SPR_DBCR1       957
93012771d8Swdenk #define SPR_ICDBDR      979
94012771d8Swdenk #define SPR_ESR         980
95012771d8Swdenk #define SPR_DEAR        981
96012771d8Swdenk #define SPR_EVPR        982
97012771d8Swdenk #define SPR_TSR         984
98012771d8Swdenk #define SPR_TCR         986
99012771d8Swdenk #define SPR_PIT         987
100012771d8Swdenk #define SPR_SRR2        990
101012771d8Swdenk #define SPR_SRR3        991
102012771d8Swdenk #define SPR_DBSR        1008
103012771d8Swdenk #define SPR_DBCR0       1010
104012771d8Swdenk #define SPR_IABR        1010	/* MPC603e core */
105012771d8Swdenk #define SPR_IAC1        1012
106012771d8Swdenk #define SPR_IAC2        1013
107012771d8Swdenk #define SPR_DAC1        1014
108012771d8Swdenk #define SPR_DAC2        1015
109012771d8Swdenk #define SPR_DCCR        1018
110012771d8Swdenk #define SPR_ICCR        1019
111012771d8Swdenk 
112012771d8Swdenk /* Bits for the DBCR0 register */
113012771d8Swdenk #define DBCR0_EDM	0x80000000
114012771d8Swdenk #define DBCR0_IDM	0x40000000
115012771d8Swdenk #define DBCR0_RST	0x30000000
116012771d8Swdenk #define DBCR0_IC	0x08000000
117012771d8Swdenk #define DBCR0_BT	0x04000000
118012771d8Swdenk #define DBCR0_EDE	0x02000000
119012771d8Swdenk #define DBCR0_TDE	0x01000000
120012771d8Swdenk #define DBCR0_IA1	0x00800000
121012771d8Swdenk #define DBCR0_IA2	0x00400000
122012771d8Swdenk #define DBCR0_IA12	0x00200000
123012771d8Swdenk #define DBCR0_IA12X	0x00100000
124012771d8Swdenk #define DBCR0_IA3	0x00080000
125012771d8Swdenk #define DBCR0_IA4	0x00040000
126012771d8Swdenk #define DBCR0_IA34	0x00020000
127012771d8Swdenk #define DBCR0_IA34X	0x00010000
128012771d8Swdenk #define DBCR0_IA12T	0x00008000
129012771d8Swdenk #define DBCR0_IA34T	0x00004000
130012771d8Swdenk #define DBCR0_FT	0x00000001
131012771d8Swdenk 
132012771d8Swdenk /* Bits for the DBCR1 register */
133012771d8Swdenk #define DBCR1_D1R	0x80000000
134012771d8Swdenk #define DBCR1_D2R	0x40000000
135012771d8Swdenk #define DBCR1_D1W	0x20000000
136012771d8Swdenk #define DBCR1_D2W	0x10000000
137012771d8Swdenk #define DBCR1_D1S	0x0C000000
138012771d8Swdenk #define DBCR1_D2S	0x03000000
139012771d8Swdenk #define DBCR1_DA12	0x00800000
140012771d8Swdenk #define DBCR1_DA12X	0x00400000
141012771d8Swdenk #define DBCR1_DV1M	0x000C0000
142012771d8Swdenk #define DBCR1_DV2M	0x00030000
143012771d8Swdenk #define DBCR1_DV1BE	0x0000F000
144012771d8Swdenk #define DBCR1_DV2BE	0x00000F00
145012771d8Swdenk 
146*4b0a03d3SStefan Roese /*
147*4b0a03d3SStefan Roese  * DBSR bits which have conflicting definitions on true Book E versus PPC40x
148*4b0a03d3SStefan Roese  */
149*4b0a03d3SStefan Roese #ifdef CONFIG_BOOKE
150*4b0a03d3SStefan Roese #define DBSR_IA1	0x00800000	/* Instr Address Compare 1 Event */
151*4b0a03d3SStefan Roese #define DBSR_IA2	0x00400000	/* Instr Address Compare 2 Event */
152*4b0a03d3SStefan Roese #define DBSR_IA3	0x00200000	/* Instr Address Compare 3 Event */
153*4b0a03d3SStefan Roese #define DBSR_IA4	0x00100000	/* Instr Address Compare 4 Event */
154*4b0a03d3SStefan Roese #endif
155*4b0a03d3SStefan Roese #define DBSR_IA1	0x04000000	/* Instr Address Compare 1 Event */
156*4b0a03d3SStefan Roese #define DBSR_IA2	0x02000000	/* Instr Address Compare 2 Event */
157*4b0a03d3SStefan Roese #define DBSR_IA3	0x00080000	/* Instr Address Compare 3 Event */
158*4b0a03d3SStefan Roese #define DBSR_IA4	0x00040000	/* Instr Address Compare 4 Event */
159012771d8Swdenk 
160012771d8Swdenk struct spr_info {
161012771d8Swdenk   int  spr_val;
162012771d8Swdenk   char spr_name[ 10 ];
163012771d8Swdenk };
164012771d8Swdenk 
165012771d8Swdenk extern struct spr_info spr_map[];
166012771d8Swdenk extern const unsigned int n_sprs;
167012771d8Swdenk 
168012771d8Swdenk 
169012771d8Swdenk #define SET_REGISTER( str, val ) \
170012771d8Swdenk ({ unsigned long __value = (val); \
171012771d8Swdenk   asm volatile( str : : "r" (__value)); \
172012771d8Swdenk   __value; })
173012771d8Swdenk 
174012771d8Swdenk #define	GET_REGISTER( str ) \
175012771d8Swdenk ({ unsigned long __value; \
176012771d8Swdenk   asm volatile( str : "=r" (__value) : ); \
177012771d8Swdenk   __value; })
178012771d8Swdenk 
179012771d8Swdenk #define	 GET_CR()	     GET_REGISTER( "mfcr %0" )
180012771d8Swdenk #define	 SET_CR(val)	     SET_REGISTER( "mtcr %0", val )
181012771d8Swdenk #define	 GET_MSR()	     GET_REGISTER( "mfmsr %0" )
182012771d8Swdenk #define	 SET_MSR(val)	     SET_REGISTER( "mtmsr %0", val )
183012771d8Swdenk #define	 GET_XER()	     GET_REGISTER( "mfspr %0,1" )
184012771d8Swdenk #define	 SET_XER(val)	     SET_REGISTER( "mtspr 1,%0", val )
185012771d8Swdenk #define	 GET_LR()	     GET_REGISTER( "mfspr %0,8" )
186012771d8Swdenk #define	 SET_LR(val)	     SET_REGISTER( "mtspr 8,%0", val )
187012771d8Swdenk #define	 GET_CTR()	     GET_REGISTER( "mfspr %0,9" )
188012771d8Swdenk #define	 SET_CTR(val)	     SET_REGISTER( "mtspr 9,%0", val )
189012771d8Swdenk #define	 GET_DSISR()	     GET_REGISTER( "mfspr %0,18" )
190012771d8Swdenk #define	 SET_DSISR(val)	     SET_REGISTER( "mtspr 18,%0", val )
191012771d8Swdenk #define	 GET_DAR()	     GET_REGISTER( "mfspr %0,19" )
192012771d8Swdenk #define	 SET_DAR(val)	     SET_REGISTER( "mtspr 19,%0", val )
193012771d8Swdenk #define	 GET_DEC()	     GET_REGISTER( "mfspr %0,22" )
194012771d8Swdenk #define	 SET_DEC(val)	     SET_REGISTER( "mtspr 22,%0", val )
195012771d8Swdenk #define	 GET_SRR0()	     GET_REGISTER( "mfspr %0,26" )
196012771d8Swdenk #define	 SET_SRR0(val)       SET_REGISTER( "mtspr 26,%0", val )
197012771d8Swdenk #define	 GET_SRR1()	     GET_REGISTER( "mfspr %0,27" )
198012771d8Swdenk #define	 SET_SRR1(val)	     SET_REGISTER( "mtspr 27,%0", val )
199012771d8Swdenk #define	 GET_EIE()	     GET_REGISTER( "mfspr %0,80" )
200012771d8Swdenk #define	 SET_EIE(val)	     SET_REGISTER( "mtspr 80,%0", val )
201012771d8Swdenk #define	 GET_EID()	     GET_REGISTER( "mfspr %0,81" )
202012771d8Swdenk #define	 SET_EID(val)	     SET_REGISTER( "mtspr 81,%0", val )
203012771d8Swdenk #define	 GET_CMPA()	     GET_REGISTER( "mfspr %0,144" )
204012771d8Swdenk #define	 SET_CMPA(val)	     SET_REGISTER( "mtspr 144,%0", val )
205012771d8Swdenk #define	 GET_CMPB()	     GET_REGISTER( "mfspr %0,145" )
206012771d8Swdenk #define	 SET_CMPB(val)	     SET_REGISTER( "mtspr 145,%0", val )
207012771d8Swdenk #define	 GET_CMPC()	     GET_REGISTER( "mfspr %0,146" )
208012771d8Swdenk #define	 SET_CMPC(val)	     SET_REGISTER( "mtspr 146,%0", val )
209012771d8Swdenk #define	 GET_CMPD()	     GET_REGISTER( "mfspr %0,147" )
210012771d8Swdenk #define	 SET_CMPD(val)	     SET_REGISTER( "mtspr 147,%0", val )
211012771d8Swdenk #define	 GET_ICR()	     GET_REGISTER( "mfspr %0,148" )
212012771d8Swdenk #define	 SET_ICR(val)	     SET_REGISTER( "mtspr 148,%0", val )
213012771d8Swdenk #define	 GET_DER()	     GET_REGISTER( "mfspr %0,149" )
214012771d8Swdenk #define	 SET_DER(val)	     SET_REGISTER( "mtspr 149,%0", val )
215012771d8Swdenk #define	 GET_COUNTA()	     GET_REGISTER( "mfspr %0,150" )
216012771d8Swdenk #define	 SET_COUNTA(val)     SET_REGISTER( "mtspr 150,%0", val )
217012771d8Swdenk #define	 GET_COUNTB()	     GET_REGISTER( "mfspr %0,151" )
218012771d8Swdenk #define	 SET_COUNTB(val)     SET_REGISTER( "mtspr 151,%0", val )
219012771d8Swdenk #define	 GET_CMPE()	     GET_REGISTER( "mfspr %0,152" )
220012771d8Swdenk #define	 SET_CMPE(val)	     SET_REGISTER( "mtspr 152,%0", val )
221012771d8Swdenk #define	 GET_CMPF()	     GET_REGISTER( "mfspr %0,153" )
222012771d8Swdenk #define	 SET_CMPF(val)	     SET_REGISTER( "mtspr 153,%0", val )
223012771d8Swdenk #define	 GET_CMPG()	     GET_REGISTER( "mfspr %0,154" )
224012771d8Swdenk #define	 SET_CMPG(val)	     SET_REGISTER( "mtspr 154,%0", val )
225012771d8Swdenk #define	 GET_CMPH()	     GET_REGISTER( "mfspr %0,155" )
226012771d8Swdenk #define	 SET_CMPH(val)	     SET_REGISTER( "mtspr 155,%0", val )
227012771d8Swdenk #define  GET_LCTRL1()	     GET_REGISTER( "mfspr %0,156" )
228012771d8Swdenk #define	 SET_LCTRL1(val)     SET_REGISTER( "mtspr 156,%0", val )
229012771d8Swdenk #define  GET_LCTRL2()	     GET_REGISTER( "mfspr %0,157" )
230012771d8Swdenk #define	 SET_LCTRL2(val)     SET_REGISTER( "mtspr 157,%0", val )
231012771d8Swdenk #define  GET_ICTRL()	     GET_REGISTER( "mfspr %0,158" )
232012771d8Swdenk #define	 SET_ICTRL(val)	     SET_REGISTER( "mtspr 158,%0", val )
233012771d8Swdenk #define  GET_BAR()	     GET_REGISTER( "mfspr %0,159" )
234012771d8Swdenk #define	 SET_BAR(val)	     SET_REGISTER( "mtspr 159,%0", val )
235012771d8Swdenk #define  GET_USPRG0()	     GET_REGISTER( "mfspr %0,256" )
236012771d8Swdenk #define	 SET_USPRG0(val)     SET_REGISTER( "mtspr 256,%0", val )
237012771d8Swdenk #define  GET_SPRG4_RO()	     GET_REGISTER( "mfspr %0,260" )
238012771d8Swdenk #define	 SET_SPRG4_RO(val)   SET_REGISTER( "mtspr 260,%0", val )
239012771d8Swdenk #define  GET_SPRG5_RO()	     GET_REGISTER( "mfspr %0,261" )
240012771d8Swdenk #define	 SET_SPRG5_RO(val)   SET_REGISTER( "mtspr 261,%0", val )
241012771d8Swdenk #define  GET_SPRG6_RO()	     GET_REGISTER( "mfspr %0,262" )
242012771d8Swdenk #define	 SET_SPRG6_RO(val)   SET_REGISTER( "mtspr 262,%0", val )
243012771d8Swdenk #define  GET_SPRG7_RO()	     GET_REGISTER( "mfspr %0,263" )
244012771d8Swdenk #define	 SET_SPRG7_RO(val)   SET_REGISTER( "mtspr 263,%0", val )
245012771d8Swdenk #define  GET_SPRG0()	     GET_REGISTER( "mfspr %0,272" )
246012771d8Swdenk #define	 SET_SPRG0(val)	     SET_REGISTER( "mtspr 272,%0", val )
247012771d8Swdenk #define  GET_SPRG1()	     GET_REGISTER( "mfspr %0,273" )
248012771d8Swdenk #define	 SET_SPRG1(val)	     SET_REGISTER( "mtspr 273,%0", val )
249012771d8Swdenk #define  GET_SPRG2()	     GET_REGISTER( "mfspr %0,274" )
250012771d8Swdenk #define	 SET_SPRG2(val)	     SET_REGISTER( "mtspr 274,%0", val )
251012771d8Swdenk #define  GET_SPRG3()	     GET_REGISTER( "mfspr %0,275" )
252012771d8Swdenk #define	 SET_SPRG3(val)	     SET_REGISTER( "mtspr 275,%0", val )
253012771d8Swdenk #define  GET_SPRG4()	     GET_REGISTER( "mfspr %0,276" )
254012771d8Swdenk #define	 SET_SPRG4(val)      SET_REGISTER( "mtspr 276,%0", val )
255012771d8Swdenk #define  GET_SPRG5()	     GET_REGISTER( "mfspr %0,277" )
256012771d8Swdenk #define	 SET_SPRG5(val)	     SET_REGISTER( "mtspr 277,%0", val )
257012771d8Swdenk #define  GET_SPRG6()	     GET_REGISTER( "mfspr %0,278" )
258012771d8Swdenk #define	 SET_SPRG6(val)	     SET_REGISTER( "mtspr 278,%0", val )
259012771d8Swdenk #define  GET_SPRG7()	     GET_REGISTER( "mfspr %0,279" )
260012771d8Swdenk #define	 SET_SPRG7(val)	     SET_REGISTER( "mtspr 279,%0", val )
261012771d8Swdenk #define  GET_EAR()	     GET_REGISTER( "mfspr %0,282" )
262012771d8Swdenk #define	 SET_EAR(val)	     SET_REGISTER( "mtspr 282,%0", val )
263012771d8Swdenk #define  GET_TBL()	     GET_REGISTER( "mfspr %0,284" )
264012771d8Swdenk #define	 SET_TBL(val)	     SET_REGISTER( "mtspr 284,%0", val )
265012771d8Swdenk #define  GET_TBU()	     GET_REGISTER( "mfspr %0,285" )
266012771d8Swdenk #define	 SET_TBU(val)	     SET_REGISTER( "mtspr 285,%0", val )
267012771d8Swdenk #define  GET_PVR()	     GET_REGISTER( "mfspr %0,287" )
268012771d8Swdenk #define	 SET_PVR(val)	     SET_REGISTER( "mtspr 287,%0", val )
269012771d8Swdenk #define  GET_IC_CST()	     GET_REGISTER( "mfspr %0,560" )
270012771d8Swdenk #define	 SET_IC_CST(val)     SET_REGISTER( "mtspr 560,%0", val )
271012771d8Swdenk #define  GET_IC_ADR()	     GET_REGISTER( "mfspr %0,561" )
272012771d8Swdenk #define	 SET_IC_ADR(val)     SET_REGISTER( "mtspr 561,%0", val )
273012771d8Swdenk #define  GET_IC_DAT()	     GET_REGISTER( "mfspr %0,562" )
274012771d8Swdenk #define	 SET_IC_DAT(val)     SET_REGISTER( "mtspr 562,%0", val )
275012771d8Swdenk #define  GET_DC_CST()	     GET_REGISTER( "mfspr %0,568" )
276012771d8Swdenk #define	 SET_DC_CST(val)     SET_REGISTER( "mtspr 568,%0", val )
277012771d8Swdenk #define  GET_DC_ADR()	     GET_REGISTER( "mfspr %0,569" )
278012771d8Swdenk #define	 SET_DC_ADR(val)     SET_REGISTER( "mtspr 569,%0", val )
279012771d8Swdenk #define  GET_DC_DAT()	     GET_REGISTER( "mfspr %0,570" )
280012771d8Swdenk #define	 SET_DC_DAT(val)     SET_REGISTER( "mtspr 570,%0", val )
281012771d8Swdenk #define  GET_DPDR()	     GET_REGISTER( "mfspr %0,630" )
282012771d8Swdenk #define	 SET_DPDR(val)	     SET_REGISTER( "mtspr 630,%0", val )
283012771d8Swdenk #define  GET_IMMR()	     GET_REGISTER( "mfspr %0,638" )
284012771d8Swdenk #define	 SET_IMMR(val)	     SET_REGISTER( "mtspr 638,%0", val )
285012771d8Swdenk #define  GET_MI_CTR()	     GET_REGISTER( "mfspr %0,784" )
286012771d8Swdenk #define	 SET_MI_CTR(val)     SET_REGISTER( "mtspr 784,%0", val )
287012771d8Swdenk #define  GET_MI_AP()	     GET_REGISTER( "mfspr %0,786" )
288012771d8Swdenk #define	 SET_MI_AP(val)	     SET_REGISTER( "mtspr 786,%0", val )
289012771d8Swdenk #define  GET_MI_EPN()	     GET_REGISTER( "mfspr %0,787" )
290012771d8Swdenk #define	 SET_MI_EPN(val)     SET_REGISTER( "mtspr 787,%0", val )
291012771d8Swdenk #define  GET_MI_TWC()	     GET_REGISTER( "mfspr %0,789" )
292012771d8Swdenk #define	 SET_MI_TWC(val)     SET_REGISTER( "mtspr 789,%0", val )
293012771d8Swdenk #define  GET_MI_RPN()	     GET_REGISTER( "mfspr %0,790" )
294012771d8Swdenk #define	 SET_MI_RPN(val)     SET_REGISTER( "mtspr 790,%0", val )
295012771d8Swdenk #define  GET_MD_CTR()	     GET_REGISTER( "mfspr %0,792" )
296012771d8Swdenk #define	 SET_MD_CTR(val)     SET_REGISTER( "mtspr 792,%0", val )
297012771d8Swdenk #define  GET_M_CASID()	     GET_REGISTER( "mfspr %0,793" )
298012771d8Swdenk #define	 SET_M_CASID(val)    SET_REGISTER( "mtspr 793,%0", val )
299012771d8Swdenk #define  GET_MD_AP()	     GET_REGISTER( "mfspr %0,794" )
300012771d8Swdenk #define	 SET_MD_AP(val)	     SET_REGISTER( "mtspr ,794%0", val )
301012771d8Swdenk #define  GET_MD_EPN()	     GET_REGISTER( "mfspr %0,795" )
302012771d8Swdenk #define	 SET_MD_EPN(val)     SET_REGISTER( "mtspr 795,%0", val )
303012771d8Swdenk #define  GET_M_TWB()	     GET_REGISTER( "mfspr %0,796" )
304012771d8Swdenk #define	 SET_M_TWB(val)	     SET_REGISTER( "mtspr 796,%0", val )
305012771d8Swdenk #define  GET_MD_TWC()	     GET_REGISTER( "mfspr %0,797" )
306012771d8Swdenk #define	 SET_MD_TWC(val)     SET_REGISTER( "mtspr 797,%0", val )
307012771d8Swdenk #define  GET_MD_RPN()	     GET_REGISTER( "mfspr %0,798" )
308012771d8Swdenk #define	 SET_MD_RPN(val)     SET_REGISTER( "mtspr 798,%0", val )
309012771d8Swdenk #define  GET_M_TW()	     GET_REGISTER( "mfspr %0,799" )
310012771d8Swdenk #define	 SET_M_TW(val)	     SET_REGISTER( "mtspr 799,%0", val )
311012771d8Swdenk #define  GET_MI_DBCAM()      GET_REGISTER( "mfspr %0,816" )
312012771d8Swdenk #define	 SET_MI_DBCAM(val)   SET_REGISTER( "mtspr 816,%0", val )
313012771d8Swdenk #define  GET_MI_DBRAM0()     GET_REGISTER( "mfspr %0,817" )
314012771d8Swdenk #define	 SET_MI_DBRAM0(val)  SET_REGISTER( "mtspr 817,%0", val )
315012771d8Swdenk #define  GET_MI_DBRAM1()     GET_REGISTER( "mfspr %0,818" )
316012771d8Swdenk #define	 SET_MI_DBRAM1(val)  SET_REGISTER( "mtspr 818,%0", val )
317012771d8Swdenk #define  GET_MD_DBCAM()      GET_REGISTER( "mfspr %0,824" )
318012771d8Swdenk #define	 SET_MD_DBCA(val)    SET_REGISTER( "mtspr 824,%0", val )
319012771d8Swdenk #define  GET_MD_DBRAM0()     GET_REGISTER( "mfspr %0,825" )
320012771d8Swdenk #define	 SET_MD_DBRAM0(val)  SET_REGISTER( "mtspr 825,%0", val )
321012771d8Swdenk #define  GET_MD_DBRAM1()     GET_REGISTER( "mfspr %0,826" )
322012771d8Swdenk #define	 SET_MD_DBRAM1(val)  SET_REGISTER( "mtspr 826,%0", val )
323012771d8Swdenk #define  GET_ZPR()           GET_REGISTER( "mfspr %0,944" )
324012771d8Swdenk #define	 SET_ZPR(val)        SET_REGISTER( "mtspr 944,%0", val )
325012771d8Swdenk #define  GET_PID()	     GET_REGISTER( "mfspr %0,945" )
326012771d8Swdenk #define	 SET_PID(val)	     SET_REGISTER( "mtspr 945,%0", val )
327012771d8Swdenk #define  GET_CCR0()	     GET_REGISTER( "mfspr %0,947" )
328012771d8Swdenk #define	 SET_CCR0(val)	     SET_REGISTER( "mtspr 947,%0", val )
329012771d8Swdenk #define	 GET_IAC3()	     GET_REGISTER( "mfspr %0,948" )
330012771d8Swdenk #define	 SET_IAC3(val)	     SET_REGISTER( "mtspr 948,%0", val )
331012771d8Swdenk #define	 GET_IAC4()	     GET_REGISTER( "mfspr %0,949" )
332012771d8Swdenk #define	 SET_IAC4(val)	     SET_REGISTER( "mtspr 949,%0", val )
333012771d8Swdenk #define	 GET_DVC1()	     GET_REGISTER( "mfspr %0,950" )
334012771d8Swdenk #define	 SET_DVC1(val)	     SET_REGISTER( "mtspr 950,%0", val )
335012771d8Swdenk #define	 GET_DVC2()	     GET_REGISTER( "mfspr %0,951" )
336012771d8Swdenk #define	 SET_DVC2(val)	     SET_REGISTER( "mtspr 951,%0", val )
337012771d8Swdenk #define	 GET_SGR()	     GET_REGISTER( "mfspr %0,953" )
338012771d8Swdenk #define	 SET_SGR(val)	     SET_REGISTER( "mtspr 953,%0", val )
339012771d8Swdenk #define	 GET_DCWR()	     GET_REGISTER( "mfspr %0,954" )
340012771d8Swdenk #define	 SET_DCWR(val)	     SET_REGISTER( "mtspr 954,%0", val )
341012771d8Swdenk #define	 GET_SLER()	     GET_REGISTER( "mfspr %0,955" )
342012771d8Swdenk #define	 SET_SLER(val)	     SET_REGISTER( "mtspr 955,%0", val )
343012771d8Swdenk #define	 GET_SU0R()	     GET_REGISTER( "mfspr %0,956" )
344012771d8Swdenk #define	 SET_SU0R(val)	     SET_REGISTER( "mtspr 956,%0", val )
345012771d8Swdenk #define	 GET_DBCR1()	     GET_REGISTER( "mfspr %0,957" )
346012771d8Swdenk #define	 SET_DBCR1(val)	     SET_REGISTER( "mtspr 957,%0", val )
347012771d8Swdenk #define	 GET_ICDBDR()	     GET_REGISTER( "mfspr %0,979" )
348012771d8Swdenk #define	 SET_ICDBDR(val)     SET_REGISTER( "mtspr 979,%0", val )
349012771d8Swdenk #define	 GET_ESR()	     GET_REGISTER( "mfspr %0,980" )
350012771d8Swdenk #define	 SET_ESR(val)	     SET_REGISTER( "mtspr 980,%0", val )
351012771d8Swdenk #define	 GET_DEAR()	     GET_REGISTER( "mfspr %0,981" )
352012771d8Swdenk #define	 SET_DEAR(val)	     SET_REGISTER( "mtspr 981,%0", val )
353012771d8Swdenk #define	 GET_EVPR()	     GET_REGISTER( "mfspr %0,982" )
354012771d8Swdenk #define	 SET_EVPR(val)	     SET_REGISTER( "mtspr 982,%0", val )
355012771d8Swdenk #define	 GET_TSR()	     GET_REGISTER( "mfspr %0,984" )
356012771d8Swdenk #define	 SET_TSR(val)	     SET_REGISTER( "mtspr 984,%0", val )
357012771d8Swdenk #define	 GET_TCR()	     GET_REGISTER( "mfspr %0,986" )
358012771d8Swdenk #define	 SET_TCR(val)	     SET_REGISTER( "mtspr 986,%0", val )
359012771d8Swdenk #define	 GET_PIT()	     GET_REGISTER( "mfspr %0,987" )
360012771d8Swdenk #define	 SET_PIT(val)	     SET_REGISTER( "mtspr 987,%0", val )
361012771d8Swdenk #define	 GET_SRR2()	     GET_REGISTER( "mfspr %0,990" )
362012771d8Swdenk #define	 SET_SRR2(val)	     SET_REGISTER( "mtspr 990,%0", val )
363012771d8Swdenk #define	 GET_SRR3()	     GET_REGISTER( "mfspr %0,991" )
364012771d8Swdenk #define	 SET_SRR3(val)	     SET_REGISTER( "mtspr 991,%0", val )
365012771d8Swdenk #define	 GET_DBSR()	     GET_REGISTER( "mfspr %0,1008" )
366012771d8Swdenk #define	 SET_DBSR(val)	     SET_REGISTER( "mtspr 1008,%0", val )
367012771d8Swdenk #define	 GET_DBCR0()	     GET_REGISTER( "mfspr %0,1010" )
368012771d8Swdenk #define	 SET_DBCR0(val)	     SET_REGISTER( "mtspr 1010,%0", val )
369012771d8Swdenk #define	 GET_IABR()	     GET_REGISTER( "mfspr %0,1010" )
370012771d8Swdenk #define	 SET_IABR(val)	     SET_REGISTER( "mtspr 1010,%0", val )
371012771d8Swdenk #define	 GET_IAC1()	     GET_REGISTER( "mfspr %0,1012" )
372012771d8Swdenk #define	 SET_IAC1(val)	     SET_REGISTER( "mtspr 1012,%0", val )
373012771d8Swdenk #define	 GET_IAC2()	     GET_REGISTER( "mfspr %0,1013" )
374012771d8Swdenk #define	 SET_IAC2(val)	     SET_REGISTER( "mtspr 1013,%0", val )
375012771d8Swdenk #define	 GET_DAC1()	     GET_REGISTER( "mfspr %0,1014" )
376012771d8Swdenk #define	 SET_DAC1(val)	     SET_REGISTER( "mtspr 1014,%0", val )
377012771d8Swdenk #define	 GET_DAC2()	     GET_REGISTER( "mfspr %0,1015" )
378012771d8Swdenk #define	 SET_DAC2(val)	     SET_REGISTER( "mtspr 1015,%0", val )
379012771d8Swdenk #define	 GET_DCCR()	     GET_REGISTER( "mfspr %0,1018" )
380012771d8Swdenk #define	 SET_DCCR(val)	     SET_REGISTER( "mtspr 1018,%0", val )
381012771d8Swdenk #define	 GET_ICCR()	     GET_REGISTER( "mfspr %0,1019" )
382012771d8Swdenk #define	 SET_ICCR(val)	     SET_REGISTER( "mtspr 1019,%0", val )
383012771d8Swdenk 
384012771d8Swdenk #endif /* _REGS_H */
385012771d8Swdenk 
386012771d8Swdenk 
387012771d8Swdenk /*
388012771d8Swdenk  * Copyright (c) 2000 William L. Pitts and W. Gerald Hicks
389012771d8Swdenk  * All rights reserved.
390012771d8Swdenk  *
391012771d8Swdenk  * Redistribution and use in source and binary forms are freely
392012771d8Swdenk  * permitted provided that the above copyright notice and this
393012771d8Swdenk  * paragraph and the following disclaimer are duplicated in all
394012771d8Swdenk  * such forms.
395012771d8Swdenk  *
396012771d8Swdenk  * This software is provided "AS IS" and without any express or
397012771d8Swdenk  * implied warranties, including, without limitation, the implied
398012771d8Swdenk  * warranties of merchantability and fitness for a particular
399012771d8Swdenk  * purpose.
400012771d8Swdenk  */
401