1*0f3864a9SMacpaul Lin /* 2*0f3864a9SMacpaul Lin * (C) Copyright 2011 Andes Technology Corp 3*0f3864a9SMacpaul Lin * Macpaul Lin <macpaul@andestech.com> 4*0f3864a9SMacpaul Lin * 5*0f3864a9SMacpaul Lin * This program is free software; you can redistribute it and/or modify 6*0f3864a9SMacpaul Lin * it under the terms of the GNU General Public License as published by 7*0f3864a9SMacpaul Lin * the Free Software Foundation; either version 2 of the License, or 8*0f3864a9SMacpaul Lin * (at your option) any later version. 9*0f3864a9SMacpaul Lin * 10*0f3864a9SMacpaul Lin * This program is distributed in the hope that it will be useful, 11*0f3864a9SMacpaul Lin * but WITHOUT ANY WARRANTY; without even the implied warranty of 12*0f3864a9SMacpaul Lin * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 13*0f3864a9SMacpaul Lin * GNU General Public License for more details. 14*0f3864a9SMacpaul Lin * 15*0f3864a9SMacpaul Lin * You should have received a copy of the GNU General Public License 16*0f3864a9SMacpaul Lin * along with this program; if not, write to the Free Software 17*0f3864a9SMacpaul Lin * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. 18*0f3864a9SMacpaul Lin */ 19*0f3864a9SMacpaul Lin 20*0f3864a9SMacpaul Lin /* 21*0f3864a9SMacpaul Lin * Andes Power Control Unit 22*0f3864a9SMacpaul Lin */ 23*0f3864a9SMacpaul Lin #ifndef __ANDES_PCU_H 24*0f3864a9SMacpaul Lin #define __ANDES_PCU_H 25*0f3864a9SMacpaul Lin 26*0f3864a9SMacpaul Lin #ifndef __ASSEMBLY__ 27*0f3864a9SMacpaul Lin 28*0f3864a9SMacpaul Lin struct pcs { 29*0f3864a9SMacpaul Lin unsigned int cr; /* PCSx Configuration (clock scaling) */ 30*0f3864a9SMacpaul Lin unsigned int parm; /* PCSx Parameter*/ 31*0f3864a9SMacpaul Lin unsigned int stat1; /* PCSx Status 1 */ 32*0f3864a9SMacpaul Lin unsigned int stat2; /* PCSx Stusts 2 */ 33*0f3864a9SMacpaul Lin unsigned int pdd; /* PCSx PDD */ 34*0f3864a9SMacpaul Lin }; 35*0f3864a9SMacpaul Lin 36*0f3864a9SMacpaul Lin struct andes_pcu { 37*0f3864a9SMacpaul Lin unsigned int rev; /* 0x00 - PCU Revision */ 38*0f3864a9SMacpaul Lin unsigned int spinfo; /* 0x04 - Scratch Pad Info */ 39*0f3864a9SMacpaul Lin unsigned int rsvd1[2]; /* 0x08-0x0C: Reserved */ 40*0f3864a9SMacpaul Lin unsigned int soc_id; /* 0x10 - SoC ID */ 41*0f3864a9SMacpaul Lin unsigned int soc_ahb; /* 0x14 - SoC AHB configuration */ 42*0f3864a9SMacpaul Lin unsigned int soc_apb; /* 0x18 - SoC APB configuration */ 43*0f3864a9SMacpaul Lin unsigned int rsvd2; /* 0x1C */ 44*0f3864a9SMacpaul Lin unsigned int dcsrcr0; /* 0x20 - Driving Capability 45*0f3864a9SMacpaul Lin and Slew Rate Control 0 */ 46*0f3864a9SMacpaul Lin unsigned int dcsrcr1; /* 0x24 - Driving Capability 47*0f3864a9SMacpaul Lin and Slew Rate Control 1 */ 48*0f3864a9SMacpaul Lin unsigned int dcsrcr2; /* 0x28 - Driving Capability 49*0f3864a9SMacpaul Lin and Slew Rate Control 2 */ 50*0f3864a9SMacpaul Lin unsigned int rsvd3; /* 0x2C */ 51*0f3864a9SMacpaul Lin unsigned int mfpsr0; /* 0x30 - Multi-Func Port Setting 0 */ 52*0f3864a9SMacpaul Lin unsigned int mfpsr1; /* 0x34 - Multi-Func Port Setting 1 */ 53*0f3864a9SMacpaul Lin unsigned int dmaes; /* 0x38 - DMA Engine Selection */ 54*0f3864a9SMacpaul Lin unsigned int rsvd4; /* 0x3C */ 55*0f3864a9SMacpaul Lin unsigned int oscc; /* 0x40 - OSC Control */ 56*0f3864a9SMacpaul Lin unsigned int pwmcd; /* 0x44 - PWM Clock divider */ 57*0f3864a9SMacpaul Lin unsigned int socmisc; /* 0x48 - SoC Misc. */ 58*0f3864a9SMacpaul Lin unsigned int rsvd5[13]; /* 0x4C-0x7C: Reserved */ 59*0f3864a9SMacpaul Lin unsigned int bsmcr; /* 0x80 - BSM Controrl */ 60*0f3864a9SMacpaul Lin unsigned int bsmst; /* 0x84 - BSM Status */ 61*0f3864a9SMacpaul Lin unsigned int wes; /* 0x88 - Wakeup Event Sensitivity*/ 62*0f3864a9SMacpaul Lin unsigned int west; /* 0x8C - Wakeup Event Status */ 63*0f3864a9SMacpaul Lin unsigned int rsttiming; /* 0x90 - Reset Timing */ 64*0f3864a9SMacpaul Lin unsigned int intr_st; /* 0x94 - PCU Interrupt Status */ 65*0f3864a9SMacpaul Lin unsigned int rsvd6[2]; /* 0x98-0x9C: Reserved */ 66*0f3864a9SMacpaul Lin struct pcs pcs1; /* 0xA0-0xB0: PCS1 (clock scaling) */ 67*0f3864a9SMacpaul Lin unsigned int pcsrsvd1[3]; /* 0xB4-0xBC: Reserved */ 68*0f3864a9SMacpaul Lin struct pcs pcs2; /* 0xC0-0xD0: PCS2 (AHB clock gating) */ 69*0f3864a9SMacpaul Lin unsigned int pcsrsvd2[3]; /* 0xD4-0xDC: Reserved */ 70*0f3864a9SMacpaul Lin struct pcs pcs3; /* 0xE0-0xF0: PCS3 (APB clock gating) */ 71*0f3864a9SMacpaul Lin unsigned int pcsrsvd3[3]; /* 0xF4-0xFC: Reserved */ 72*0f3864a9SMacpaul Lin struct pcs pcs4; /* 0x100-0x110: PCS4 main PLL scaling */ 73*0f3864a9SMacpaul Lin unsigned int pcsrsvd4[3]; /* 0x114-0x11C: Reserved */ 74*0f3864a9SMacpaul Lin struct pcs pcs5; /* 0x120-0x130: PCS5 PCI PLL scaling */ 75*0f3864a9SMacpaul Lin unsigned int pcsrsvd5[3]; /* 0x134-0x13C: Reserved */ 76*0f3864a9SMacpaul Lin struct pcs pcs6; /* 0x140-0x150: PCS6 AC97 PLL scaling */ 77*0f3864a9SMacpaul Lin unsigned int pcsrsvd6[3]; /* 0x154-0x15C: Reserved */ 78*0f3864a9SMacpaul Lin struct pcs pcs7; /* 0x160-0x170: PCS7 GMAC PLL scaling */ 79*0f3864a9SMacpaul Lin unsigned int pcsrsvd7[3]; /* 0x174-0x17C: Reserved */ 80*0f3864a9SMacpaul Lin struct pcs pcs8; /* 0x180-0x190: PCS8 voltage scaling */ 81*0f3864a9SMacpaul Lin unsigned int pcsrsvd8[3]; /* 0x194-0x19C: Reserved */ 82*0f3864a9SMacpaul Lin struct pcs pcs9; /* 0x1A0-0x1B0: PCS9 power control */ 83*0f3864a9SMacpaul Lin unsigned int pcsrsvd9[93]; /* 0x1B4-0x3FC: Reserved */ 84*0f3864a9SMacpaul Lin unsigned int pmspdm[40]; /* 0x400-0x4fC: Power Manager 85*0f3864a9SMacpaul Lin Scratch Pad Memory 0 */ 86*0f3864a9SMacpaul Lin }; 87*0f3864a9SMacpaul Lin #endif /* __ASSEMBLY__ */ 88*0f3864a9SMacpaul Lin 89*0f3864a9SMacpaul Lin /* 90*0f3864a9SMacpaul Lin * PCU Revision Register (ro) 91*0f3864a9SMacpaul Lin */ 92*0f3864a9SMacpaul Lin #define ANDES_PCU_REV_NUMBER_PCS(x) (((x) >> 0) & 0xff) 93*0f3864a9SMacpaul Lin #define ANDES_PCU_REV_VER(x) (((x) >> 16) & 0xffff) 94*0f3864a9SMacpaul Lin 95*0f3864a9SMacpaul Lin /* 96*0f3864a9SMacpaul Lin * Scratch Pad Info Register (ro) 97*0f3864a9SMacpaul Lin */ 98*0f3864a9SMacpaul Lin #define ANDES_PCU_SPINFO_SIZE(x) (((x) >> 0) & 0xff) 99*0f3864a9SMacpaul Lin #define ANDES_PCU_SPINFO_OFFSET(x) (((x) >> 8) & 0xf) 100*0f3864a9SMacpaul Lin 101*0f3864a9SMacpaul Lin /* 102*0f3864a9SMacpaul Lin * SoC ID Register (ro) 103*0f3864a9SMacpaul Lin */ 104*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_ID_VER_MINOR(x) (((x) >> 0) & 0xf) 105*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_ID_VER_MAJOR(x) (((x) >> 4) & 0xfff) 106*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_ID_DEVICEID(x) (((x) >> 16) & 0xffff) 107*0f3864a9SMacpaul Lin 108*0f3864a9SMacpaul Lin /* 109*0f3864a9SMacpaul Lin * SoC AHB Configuration Register (ro) 110*0f3864a9SMacpaul Lin */ 111*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_AHB_AHBC(x) ((x) << 0) 112*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_AHB_APBREG(x) ((x) << 1) 113*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_AHB_APB(x) ((x) << 2) 114*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_AHB_DLM1(x) ((x) << 3) 115*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_AHB_SPIROM(x) ((x) << 4) 116*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_AHB_DDR2C(x) ((x) << 5) 117*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_AHB_DDR2MEM(x) ((x) << 6) 118*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_AHB_DMAC(x) ((x) << 7) 119*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_AHB_DLM2(x) ((x) << 8) 120*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_AHB_GPU(x) ((x) << 9) 121*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_AHB_GMAC(x) ((x) << 12) 122*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_AHB_IDE(x) ((x) << 13) 123*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_AHB_USBOTG(x) ((x) << 14) 124*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_AHB_INTC(x) ((x) << 15) 125*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_AHB_LPCIO(x) ((x) << 16) 126*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_AHB_LPCREG(x) ((x) << 17) 127*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_AHB_PCIIO(x) ((x) << 18) 128*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_AHB_PCIMEM(x) ((x) << 19) 129*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_AHB_L2CC(x) ((x) << 20) 130*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_AHB_AHB2AHBREG(x) ((x) << 27) 131*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_AHB_AHB2AHBMEM0(x) ((x) << 28) 132*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_AHB_AHB2AHBMEM1(x) ((x) << 29) 133*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_AHB_AHB2AHBMEM2(x) ((x) << 30) 134*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_AHB_AHB2AHBMEM3(x) ((x) << 31) 135*0f3864a9SMacpaul Lin 136*0f3864a9SMacpaul Lin /* 137*0f3864a9SMacpaul Lin * SoC APB Configuration Register (ro) 138*0f3864a9SMacpaul Lin */ 139*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_APB_CFC(x) ((x) << 1) 140*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_APB_SSP(x) ((x) << 2) 141*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_APB_UART1(x) ((x) << 3) 142*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_APB_SDC(x) ((x) << 5) 143*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_APB_AC97I2S(x) ((x) << 6) 144*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_APB_UART2(x) ((x) << 8) 145*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_APB_PCU(x) ((x) << 16) 146*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_APB_TMR(x) ((x) << 17) 147*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_APB_WDT(x) ((x) << 18) 148*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_APB_RTC(x) ((x) << 19) 149*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_APB_GPIO(x) ((x) << 20) 150*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_APB_I2C(x) ((x) << 22) 151*0f3864a9SMacpaul Lin #define ANDES_PCU_SOC_APB_PWM(x) ((x) << 23) 152*0f3864a9SMacpaul Lin 153*0f3864a9SMacpaul Lin /* 154*0f3864a9SMacpaul Lin * Driving Capability and Slew Rate Control Register 0 (rw) 155*0f3864a9SMacpaul Lin */ 156*0f3864a9SMacpaul Lin #define ANDES_PCU_DCSRCR0_TRIAHB(x) (((x) & 0x1f) << 0) 157*0f3864a9SMacpaul Lin #define ANDES_PCU_DCSRCR0_LPC(x) (((x) & 0xf) << 8) 158*0f3864a9SMacpaul Lin #define ANDES_PCU_DCSRCR0_ULPI(x) (((x) & 0xf) << 12) 159*0f3864a9SMacpaul Lin #define ANDES_PCU_DCSRCR0_GMAC(x) (((x) & 0xf) << 16) 160*0f3864a9SMacpaul Lin #define ANDES_PCU_DCSRCR0_GPU(x) (((x) & 0xf) << 20) 161*0f3864a9SMacpaul Lin 162*0f3864a9SMacpaul Lin /* 163*0f3864a9SMacpaul Lin * Driving Capability and Slew Rate Control Register 1 (rw) 164*0f3864a9SMacpaul Lin */ 165*0f3864a9SMacpaul Lin #define ANDES_PCU_DCSRCR1_I2C(x) (((x) & 0xf) << 0) 166*0f3864a9SMacpaul Lin 167*0f3864a9SMacpaul Lin /* 168*0f3864a9SMacpaul Lin * Driving Capability and Slew Rate Control Register 2 (rw) 169*0f3864a9SMacpaul Lin */ 170*0f3864a9SMacpaul Lin #define ANDES_PCU_DCSRCR2_UART1(x) (((x) & 0xf) << 0) 171*0f3864a9SMacpaul Lin #define ANDES_PCU_DCSRCR2_UART2(x) (((x) & 0xf) << 4) 172*0f3864a9SMacpaul Lin #define ANDES_PCU_DCSRCR2_AC97(x) (((x) & 0xf) << 8) 173*0f3864a9SMacpaul Lin #define ANDES_PCU_DCSRCR2_SPI(x) (((x) & 0xf) << 12) 174*0f3864a9SMacpaul Lin #define ANDES_PCU_DCSRCR2_SD(x) (((x) & 0xf) << 16) 175*0f3864a9SMacpaul Lin #define ANDES_PCU_DCSRCR2_CFC(x) (((x) & 0xf) << 20) 176*0f3864a9SMacpaul Lin #define ANDES_PCU_DCSRCR2_GPIO(x) (((x) & 0xf) << 24) 177*0f3864a9SMacpaul Lin #define ANDES_PCU_DCSRCR2_PCU(x) (((x) & 0xf) << 28) 178*0f3864a9SMacpaul Lin 179*0f3864a9SMacpaul Lin /* 180*0f3864a9SMacpaul Lin * Multi-function Port Setting Register 0 (rw) 181*0f3864a9SMacpaul Lin */ 182*0f3864a9SMacpaul Lin #define ANDES_PCU_MFPSR0_PCIMODE(x) ((x) << 0) 183*0f3864a9SMacpaul Lin #define ANDES_PCU_MFPSR0_IDEMODE(x) ((x) << 1) 184*0f3864a9SMacpaul Lin #define ANDES_PCU_MFPSR0_MINI_TC01(x) ((x) << 2) 185*0f3864a9SMacpaul Lin #define ANDES_PCU_MFPSR0_AHB_DEBUG(x) ((x) << 3) 186*0f3864a9SMacpaul Lin #define ANDES_PCU_MFPSR0_AHB_TARGET(x) ((x) << 4) 187*0f3864a9SMacpaul Lin #define ANDES_PCU_MFPSR0_DEFAULT_IVB(x) (((x) & 0x7) << 28) 188*0f3864a9SMacpaul Lin #define ANDES_PCU_MFPSR0_DEFAULT_ENDIAN(x) ((x) << 31) 189*0f3864a9SMacpaul Lin 190*0f3864a9SMacpaul Lin /* 191*0f3864a9SMacpaul Lin * Multi-function Port Setting Register 1 (rw) 192*0f3864a9SMacpaul Lin */ 193*0f3864a9SMacpaul Lin #define ANDES_PCU_MFPSR1_SUSPEND(x) ((x) << 0) 194*0f3864a9SMacpaul Lin #define ANDES_PCU_MFPSR1_PWM0(x) ((x) << 1) 195*0f3864a9SMacpaul Lin #define ANDES_PCU_MFPSR1_PWM1(x) ((x) << 2) 196*0f3864a9SMacpaul Lin #define ANDES_PCU_MFPSR1_AC97CLKOUT(x) ((x) << 3) 197*0f3864a9SMacpaul Lin #define ANDES_PCU_MFPSR1_PWREN(x) ((x) << 4) 198*0f3864a9SMacpaul Lin #define ANDES_PCU_MFPSR1_PME(x) ((x) << 5) 199*0f3864a9SMacpaul Lin #define ANDES_PCU_MFPSR1_I2C(x) ((x) << 6) 200*0f3864a9SMacpaul Lin #define ANDES_PCU_MFPSR1_UART1(x) ((x) << 7) 201*0f3864a9SMacpaul Lin #define ANDES_PCU_MFPSR1_UART2(x) ((x) << 8) 202*0f3864a9SMacpaul Lin #define ANDES_PCU_MFPSR1_SPI(x) ((x) << 9) 203*0f3864a9SMacpaul Lin #define ANDES_PCU_MFPSR1_SD(x) ((x) << 10) 204*0f3864a9SMacpaul Lin #define ANDES_PCU_MFPSR1_GPUPLLSRC(x) ((x) << 27) 205*0f3864a9SMacpaul Lin #define ANDES_PCU_MFPSR1_DVOMODE(x) ((x) << 28) 206*0f3864a9SMacpaul Lin #define ANDES_PCU_MFPSR1_HSMP_FAST_REQ(x) ((x) << 29) 207*0f3864a9SMacpaul Lin #define ANDES_PCU_MFPSR1_AHB_FAST_REQ(x) ((x) << 30) 208*0f3864a9SMacpaul Lin #define ANDES_PCU_MFPSR1_PMUR_EXT_INT(x) ((x) << 31) 209*0f3864a9SMacpaul Lin 210*0f3864a9SMacpaul Lin /* 211*0f3864a9SMacpaul Lin * DMA Engine Selection Register (rw) 212*0f3864a9SMacpaul Lin */ 213*0f3864a9SMacpaul Lin #define ANDES_PCU_DMAES_AC97RX(x) ((x) << 2) 214*0f3864a9SMacpaul Lin #define ANDES_PCU_DMAES_AC97TX(x) ((x) << 3) 215*0f3864a9SMacpaul Lin #define ANDES_PCU_DMAES_UART1RX(x) ((x) << 4) 216*0f3864a9SMacpaul Lin #define ANDES_PCU_DMAES_UART1TX(x) ((x) << 5) 217*0f3864a9SMacpaul Lin #define ANDES_PCU_DMAES_UART2RX(x) ((x) << 6) 218*0f3864a9SMacpaul Lin #define ANDES_PCU_DMAES_UART2TX(x) ((x) << 7) 219*0f3864a9SMacpaul Lin #define ANDES_PCU_DMAES_SDDMA(x) ((x) << 8) 220*0f3864a9SMacpaul Lin #define ANDES_PCU_DMAES_CFCDMA(x) ((x) << 9) 221*0f3864a9SMacpaul Lin 222*0f3864a9SMacpaul Lin /* 223*0f3864a9SMacpaul Lin * OSC Control Register (rw) 224*0f3864a9SMacpaul Lin */ 225*0f3864a9SMacpaul Lin #define ANDES_PCU_OSCC_OSCH_OFF(x) ((x) << 0) 226*0f3864a9SMacpaul Lin #define ANDES_PCU_OSCC_OSCH_STABLE(x) ((x) << 1) 227*0f3864a9SMacpaul Lin #define ANDES_PCU_OSCC_OSCH_TRI(x) ((x) << 2) 228*0f3864a9SMacpaul Lin #define ANDES_PCU_OSCC_OSCH_RANGE(x) (((x) & 0x3) << 4) 229*0f3864a9SMacpaul Lin #define ANDES_PCU_OSCC_OSCH2_RANGE(x) (((x) & 0x3) << 6) 230*0f3864a9SMacpaul Lin #define ANDES_PCU_OSCC_OSCH3_RANGE(x) (((x) & 0x3) << 8) 231*0f3864a9SMacpaul Lin 232*0f3864a9SMacpaul Lin /* 233*0f3864a9SMacpaul Lin * PWM Clock Divider Register (rw) 234*0f3864a9SMacpaul Lin */ 235*0f3864a9SMacpaul Lin #define ANDES_PCU_PWMCD_PWMDIV(x) (((x) & 0xf) << 0) 236*0f3864a9SMacpaul Lin 237*0f3864a9SMacpaul Lin /* 238*0f3864a9SMacpaul Lin * SoC Misc. Register (rw) 239*0f3864a9SMacpaul Lin */ 240*0f3864a9SMacpaul Lin #define ANDES_PCU_SOCMISC_RSCPUA(x) ((x) << 0) 241*0f3864a9SMacpaul Lin #define ANDES_PCU_SOCMISC_RSCPUB(x) ((x) << 1) 242*0f3864a9SMacpaul Lin #define ANDES_PCU_SOCMISC_RSPCI(x) ((x) << 2) 243*0f3864a9SMacpaul Lin #define ANDES_PCU_SOCMISC_USBWAKE(x) ((x) << 3) 244*0f3864a9SMacpaul Lin #define ANDES_PCU_SOCMISC_EXLM_WAITA(x) (((x) & 0x3) << 4) 245*0f3864a9SMacpaul Lin #define ANDES_PCU_SOCMISC_EXLM_WAITB(x) (((x) & 0x3) << 6) 246*0f3864a9SMacpaul Lin #define ANDES_PCU_SOCMISC_DDRPLL_BYPASS(x) (((x) << 8) 247*0f3864a9SMacpaul Lin #define ANDES_PCU_SOCMISC_300MHZSEL(x) (((x) << 9) 248*0f3864a9SMacpaul Lin #define ANDES_PCU_SOCMISC_DDRDLL_SRST(x) (((x) << 10) 249*0f3864a9SMacpaul Lin #define ANDES_PCU_SOCMISC_DDRDDQ_TEST(x) (((x) << 11) 250*0f3864a9SMacpaul Lin #define ANDES_PCU_SOCMISC_DDRDLL_TEST(x) (((x) << 12) 251*0f3864a9SMacpaul Lin #define ANDES_PCU_SOCMISC_GPUPLL_BYPASS(x) (((x) << 13) 252*0f3864a9SMacpaul Lin #define ANDES_PCU_SOCMISC_ENCPUA(x) (((x) << 14) 253*0f3864a9SMacpaul Lin #define ANDES_PCU_SOCMISC_ENCPUB(x) (((x) << 15) 254*0f3864a9SMacpaul Lin #define ANDES_PCU_SOCMISC_PWON_PWBTN(x) (((x) << 16) 255*0f3864a9SMacpaul Lin #define ANDES_PCU_SOCMISC_PWON_GPIO1(x) (((x) << 17) 256*0f3864a9SMacpaul Lin #define ANDES_PCU_SOCMISC_PWON_GPIO2(x) (((x) << 18) 257*0f3864a9SMacpaul Lin #define ANDES_PCU_SOCMISC_PWON_GPIO3(x) (((x) << 19) 258*0f3864a9SMacpaul Lin #define ANDES_PCU_SOCMISC_PWON_GPIO4(x) (((x) << 20) 259*0f3864a9SMacpaul Lin #define ANDES_PCU_SOCMISC_PWON_GPIO5(x) (((x) << 21) 260*0f3864a9SMacpaul Lin #define ANDES_PCU_SOCMISC_PWON_WOL(x) (((x) << 22) 261*0f3864a9SMacpaul Lin #define ANDES_PCU_SOCMISC_PWON_RTC(x) (((x) << 23) 262*0f3864a9SMacpaul Lin #define ANDES_PCU_SOCMISC_PWON_RTCALM(x) (((x) << 24) 263*0f3864a9SMacpaul Lin #define ANDES_PCU_SOCMISC_PWON_XDBGIN(x) (((x) << 25) 264*0f3864a9SMacpaul Lin #define ANDES_PCU_SOCMISC_PWON_PME(x) (((x) << 26) 265*0f3864a9SMacpaul Lin #define ANDES_PCU_SOCMISC_PWON_PWFAIL(x) (((x) << 27) 266*0f3864a9SMacpaul Lin #define ANDES_PCU_SOCMISC_CPUA_SRSTED(x) (((x) << 28) 267*0f3864a9SMacpaul Lin #define ANDES_PCU_SOCMISC_CPUB_SRSTED(x) (((x) << 29) 268*0f3864a9SMacpaul Lin #define ANDES_PCU_SOCMISC_WD_RESET(x) (((x) << 30) 269*0f3864a9SMacpaul Lin #define ANDES_PCU_SOCMISC_HW_RESET(x) (((x) << 31) 270*0f3864a9SMacpaul Lin 271*0f3864a9SMacpaul Lin /* 272*0f3864a9SMacpaul Lin * BSM Control Register (rw) 273*0f3864a9SMacpaul Lin */ 274*0f3864a9SMacpaul Lin #define ANDES_PCU_BSMCR_LINK0(x) (((x) & 0xf) << 0) 275*0f3864a9SMacpaul Lin #define ANDES_PCU_BSMCR_LINK1(x) (((x) & 0xf) << 4) 276*0f3864a9SMacpaul Lin #define ANDES_PCU_BSMCR_SYNCSRC(x) (((x) & 0xf) << 24) 277*0f3864a9SMacpaul Lin #define ANDES_PCU_BSMCR_CMD(x) (((x) & 0x7) << 28) 278*0f3864a9SMacpaul Lin #define ANDES_PCU_BSMCR_IE(x) ((x) << 31) 279*0f3864a9SMacpaul Lin 280*0f3864a9SMacpaul Lin /* 281*0f3864a9SMacpaul Lin * BSM Status Register 282*0f3864a9SMacpaul Lin */ 283*0f3864a9SMacpaul Lin #define ANDES_PCU_BSMSR_CI0(x) (((x) & 0xf) << 0) 284*0f3864a9SMacpaul Lin #define ANDES_PCU_BSMSR_CI1(x) (((x) & 0xf) << 4) 285*0f3864a9SMacpaul Lin #define ANDES_PCU_BSMSR_SYNCSRC(x) (((x) & 0xf) << 24) 286*0f3864a9SMacpaul Lin #define ANDES_PCU_BSMSR_BSMST(x) (((x) & 0xf) << 28) 287*0f3864a9SMacpaul Lin 288*0f3864a9SMacpaul Lin /* 289*0f3864a9SMacpaul Lin * Wakeup Event Sensitivity Register (rw) 290*0f3864a9SMacpaul Lin */ 291*0f3864a9SMacpaul Lin #define ANDES_PCU_WESR_POLOR(x) (((x) & 0xff) << 0) 292*0f3864a9SMacpaul Lin 293*0f3864a9SMacpaul Lin /* 294*0f3864a9SMacpaul Lin * Wakeup Event Status Register (ro) 295*0f3864a9SMacpaul Lin */ 296*0f3864a9SMacpaul Lin #define ANDES_PCU_WEST_SIG(x) (((x) & 0xff) << 0) 297*0f3864a9SMacpaul Lin 298*0f3864a9SMacpaul Lin /* 299*0f3864a9SMacpaul Lin * Reset Timing Register 300*0f3864a9SMacpaul Lin */ 301*0f3864a9SMacpaul Lin #define ANDES_PCU_RSTTIMING_RG0(x) (((x) & 0xff) << 0) 302*0f3864a9SMacpaul Lin #define ANDES_PCU_RSTTIMING_RG1(x) (((x) & 0xff) << 8) 303*0f3864a9SMacpaul Lin #define ANDES_PCU_RSTTIMING_RG2(x) (((x) & 0xff) << 16) 304*0f3864a9SMacpaul Lin #define ANDES_PCU_RSTTIMING_RG3(x) (((x) & 0xff) << 24) 305*0f3864a9SMacpaul Lin 306*0f3864a9SMacpaul Lin /* 307*0f3864a9SMacpaul Lin * PCU Interrupt Status Register 308*0f3864a9SMacpaul Lin */ 309*0f3864a9SMacpaul Lin #define ANDES_PCU_INTR_ST_BSM(x) ((x) << 0) 310*0f3864a9SMacpaul Lin #define ANDES_PCU_INTR_ST_PCS1(x) ((x) << 1) 311*0f3864a9SMacpaul Lin #define ANDES_PCU_INTR_ST_PCS2(x) ((x) << 2) 312*0f3864a9SMacpaul Lin #define ANDES_PCU_INTR_ST_PCS3(x) ((x) << 3) 313*0f3864a9SMacpaul Lin #define ANDES_PCU_INTR_ST_PCS4(x) ((x) << 4) 314*0f3864a9SMacpaul Lin #define ANDES_PCU_INTR_ST_PCS5(x) ((x) << 5) 315*0f3864a9SMacpaul Lin #define ANDES_PCU_INTR_ST_PCS6(x) ((x) << 6) 316*0f3864a9SMacpaul Lin #define ANDES_PCU_INTR_ST_PCS7(x) ((x) << 7) 317*0f3864a9SMacpaul Lin #define ANDES_PCU_INTR_ST_PCS8(x) ((x) << 8) 318*0f3864a9SMacpaul Lin #define ANDES_PCU_INTR_ST_PCS9(x) ((x) << 9) 319*0f3864a9SMacpaul Lin 320*0f3864a9SMacpaul Lin /* 321*0f3864a9SMacpaul Lin * PCSx Configuration Register 322*0f3864a9SMacpaul Lin */ 323*0f3864a9SMacpaul Lin #define ANDES_PCU_PCSX_CR_WAKEUP_EN(x) (((x) & 0xff) << 0) 324*0f3864a9SMacpaul Lin #define ANDES_PCU_PCSX_CR_LW(x) (((x) & 0xf) << 16) 325*0f3864a9SMacpaul Lin #define ANDES_PCU_PCSX_CR_LS(x) (((x) & 0xf) << 20) 326*0f3864a9SMacpaul Lin #define ANDES_PCU_PCSX_CR_TYPE(x) (((x) >> 28) & 0x7) /* (ro) */ 327*0f3864a9SMacpaul Lin 328*0f3864a9SMacpaul Lin /* 329*0f3864a9SMacpaul Lin * PCSx Parameter Register (rw) 330*0f3864a9SMacpaul Lin */ 331*0f3864a9SMacpaul Lin #define ANDES_PCU_PCSX_PARM_NEXT(x) (((x) & 0xffffff) << 0) 332*0f3864a9SMacpaul Lin #define ANDES_PCU_PCSX_PARM_SYNCSRC(x) (((x) & 0xf) << 24) 333*0f3864a9SMacpaul Lin #define ANDES_PCU_PCSX_PARM_PCSCMD(x) (((x) & 0x7) << 28) 334*0f3864a9SMacpaul Lin #define ANDES_PCU_PCSX_PARM_IE(x) (((x) << 31) 335*0f3864a9SMacpaul Lin 336*0f3864a9SMacpaul Lin /* 337*0f3864a9SMacpaul Lin * PCSx Status Register 1 338*0f3864a9SMacpaul Lin */ 339*0f3864a9SMacpaul Lin #define ANDES_PCU_PCSX_STAT1_ERRNO(x) (((x) & 0xf) << 0) 340*0f3864a9SMacpaul Lin #define ANDES_PCU_PCSX_STAT1_ST(x) (((x) & 0x7) << 28) 341*0f3864a9SMacpaul Lin 342*0f3864a9SMacpaul Lin /* 343*0f3864a9SMacpaul Lin * PCSx Status Register 2 344*0f3864a9SMacpaul Lin */ 345*0f3864a9SMacpaul Lin #define ANDES_PCU_PCSX_STAT2_CRNTPARM(x) (((x) & 0xffffff) << 0) 346*0f3864a9SMacpaul Lin #define ANDES_PCU_PCSX_STAT2_SYNCSRC(x) (((x) & 0xf) << 24) 347*0f3864a9SMacpaul Lin 348*0f3864a9SMacpaul Lin /* 349*0f3864a9SMacpaul Lin * PCSx PDD Register 350*0f3864a9SMacpaul Lin * This is reserved for PCS(1-7) 351*0f3864a9SMacpaul Lin */ 352*0f3864a9SMacpaul Lin #define ANDES_PCU_PCS8_PDD_1BYTE(x) (((x) & 0xff) << 0) 353*0f3864a9SMacpaul Lin #define ANDES_PCU_PCS8_PDD_2BYTE(x) (((x) & 0xff) << 8) 354*0f3864a9SMacpaul Lin #define ANDES_PCU_PCS8_PDD_3BYTE(x) (((x) & 0xff) << 16) 355*0f3864a9SMacpaul Lin #define ANDES_PCU_PCS8_PDD_4BYTE(x) (((x) & 0xff) << 24) 356*0f3864a9SMacpaul Lin 357*0f3864a9SMacpaul Lin #define ANDES_PCU_PCS9_PDD_TIME1(x) (((x) & 0x3f) << 0) 358*0f3864a9SMacpaul Lin #define ANDES_PCU_PCS9_PDD_TIME2(x) (((x) & 0x3f) << 6) 359*0f3864a9SMacpaul Lin #define ANDES_PCU_PCS9_PDD_TIME3(x) (((x) & 0x3f) << 12) 360*0f3864a9SMacpaul Lin #define ANDES_PCU_PCS9_PDD_TIME4(x) (((x) & 0x3f) << 18) 361*0f3864a9SMacpaul Lin #define ANDES_PCU_PCS9_PDD_TICKTYPE(x) ((x) << 24) 362*0f3864a9SMacpaul Lin #define ANDES_PCU_PCS9_PDD_GPU_SRST(x) ((x) << 27) 363*0f3864a9SMacpaul Lin #define ANDES_PCU_PCS9_PDD_PWOFFTIME(x) (((x) & 0x3) << 28) 364*0f3864a9SMacpaul Lin #define ANDES_PCU_PCS9_PDD_SUS2DRAM(x) ((x) << 30) 365*0f3864a9SMacpaul Lin #define ANDES_PCU_PCS9_PDD_CLRPWOFF_FLAG(x) ((x) << 31) 366*0f3864a9SMacpaul Lin 367*0f3864a9SMacpaul Lin #endif /* __ANDES_PCU_H */ 368