xref: /rk3399_rockchip-uboot/drivers/video/tegra124/display.c (revision 079ff3b90204df0650cf4402dcf052658f49f195)
1e7e8823cSSimon Glass /*
2e7e8823cSSimon Glass  * Copyright 2014 Google Inc.
3e7e8823cSSimon Glass  *
4e7e8823cSSimon Glass  * SPDX-License-Identifier:     GPL-2.0+
5e7e8823cSSimon Glass  *
6e7e8823cSSimon Glass  * Extracted from Chromium coreboot commit 3f59b13d
7e7e8823cSSimon Glass  */
8e7e8823cSSimon Glass 
9e7e8823cSSimon Glass #include <common.h>
10e7e8823cSSimon Glass #include <dm.h>
11e7e8823cSSimon Glass #include <edid.h>
12e7e8823cSSimon Glass #include <errno.h>
132dcf1433SSimon Glass #include <display.h>
14e7e8823cSSimon Glass #include <edid.h>
15e7e8823cSSimon Glass #include <lcd.h>
16d7659212SSimon Glass #include <video.h>
17e7e8823cSSimon Glass #include <asm/gpio.h>
18e7e8823cSSimon Glass #include <asm/io.h>
19e7e8823cSSimon Glass #include <asm/arch/clock.h>
20e7e8823cSSimon Glass #include <asm/arch/pwm.h>
21e7e8823cSSimon Glass #include <asm/arch-tegra/dc.h>
22d7659212SSimon Glass #include <dm/uclass-internal.h>
23e7e8823cSSimon Glass #include "displayport.h"
24e7e8823cSSimon Glass 
25e7e8823cSSimon Glass DECLARE_GLOBAL_DATA_PTR;
26e7e8823cSSimon Glass 
27e7e8823cSSimon Glass /* return in 1000ths of a Hertz */
tegra_dc_calc_refresh(const struct display_timing * timing)28e7e8823cSSimon Glass static int tegra_dc_calc_refresh(const struct display_timing *timing)
29e7e8823cSSimon Glass {
30e7e8823cSSimon Glass 	int h_total, v_total, refresh;
31e7e8823cSSimon Glass 	int pclk = timing->pixelclock.typ;
32e7e8823cSSimon Glass 
33e7e8823cSSimon Glass 	h_total = timing->hactive.typ + timing->hfront_porch.typ +
34e7e8823cSSimon Glass 			timing->hback_porch.typ + timing->hsync_len.typ;
35e7e8823cSSimon Glass 	v_total = timing->vactive.typ + timing->vfront_porch.typ +
36e7e8823cSSimon Glass 			timing->vback_porch.typ + timing->vsync_len.typ;
37e7e8823cSSimon Glass 	if (!pclk || !h_total || !v_total)
38e7e8823cSSimon Glass 		return 0;
39e7e8823cSSimon Glass 	refresh = pclk / h_total;
40e7e8823cSSimon Glass 	refresh *= 1000;
41e7e8823cSSimon Glass 	refresh /= v_total;
42e7e8823cSSimon Glass 
43e7e8823cSSimon Glass 	return refresh;
44e7e8823cSSimon Glass }
45e7e8823cSSimon Glass 
print_mode(const struct display_timing * timing)46e7e8823cSSimon Glass static void print_mode(const struct display_timing *timing)
47e7e8823cSSimon Glass {
48e7e8823cSSimon Glass 	int refresh = tegra_dc_calc_refresh(timing);
49e7e8823cSSimon Glass 
50e7e8823cSSimon Glass 	debug("MODE:%dx%d@%d.%03uHz pclk=%d\n",
51e7e8823cSSimon Glass 	      timing->hactive.typ, timing->vactive.typ, refresh / 1000,
52e7e8823cSSimon Glass 	      refresh % 1000, timing->pixelclock.typ);
53e7e8823cSSimon Glass }
54e7e8823cSSimon Glass 
update_display_mode(struct dc_ctlr * disp_ctrl,const struct display_timing * timing,int href_to_sync,int vref_to_sync)55e7e8823cSSimon Glass static int update_display_mode(struct dc_ctlr *disp_ctrl,
56e7e8823cSSimon Glass 			       const struct display_timing *timing,
57e7e8823cSSimon Glass 			       int href_to_sync, int vref_to_sync)
58e7e8823cSSimon Glass {
59e7e8823cSSimon Glass 	print_mode(timing);
60e7e8823cSSimon Glass 
61e7e8823cSSimon Glass 	writel(0x1, &disp_ctrl->disp.disp_timing_opt);
62e7e8823cSSimon Glass 
63e7e8823cSSimon Glass 	writel(vref_to_sync << 16 | href_to_sync,
64e7e8823cSSimon Glass 	       &disp_ctrl->disp.ref_to_sync);
65e7e8823cSSimon Glass 
66e7e8823cSSimon Glass 	writel(timing->vsync_len.typ << 16 | timing->hsync_len.typ,
67e7e8823cSSimon Glass 	       &disp_ctrl->disp.sync_width);
68e7e8823cSSimon Glass 
69e7e8823cSSimon Glass 	writel(((timing->vback_porch.typ - vref_to_sync) << 16) |
70e7e8823cSSimon Glass 		timing->hback_porch.typ, &disp_ctrl->disp.back_porch);
71e7e8823cSSimon Glass 
72e7e8823cSSimon Glass 	writel(((timing->vfront_porch.typ + vref_to_sync) << 16) |
73e7e8823cSSimon Glass 		timing->hfront_porch.typ, &disp_ctrl->disp.front_porch);
74e7e8823cSSimon Glass 
75e7e8823cSSimon Glass 	writel(timing->hactive.typ | (timing->vactive.typ << 16),
76e7e8823cSSimon Glass 	       &disp_ctrl->disp.disp_active);
77e7e8823cSSimon Glass 
78e7e8823cSSimon Glass 	/**
79e7e8823cSSimon Glass 	 * We want to use PLLD_out0, which is PLLD / 2:
80e7e8823cSSimon Glass 	 *   PixelClock = (PLLD / 2) / ShiftClockDiv / PixelClockDiv.
81e7e8823cSSimon Glass 	 *
82e7e8823cSSimon Glass 	 * Currently most panels work inside clock range 50MHz~100MHz, and PLLD
83e7e8823cSSimon Glass 	 * has some requirements to have VCO in range 500MHz~1000MHz (see
84e7e8823cSSimon Glass 	 * clock.c for more detail). To simplify calculation, we set
85e7e8823cSSimon Glass 	 * PixelClockDiv to 1 and ShiftClockDiv to 1. In future these values
86e7e8823cSSimon Glass 	 * may be calculated by clock_display, to allow wider frequency range.
87e7e8823cSSimon Glass 	 *
88e7e8823cSSimon Glass 	 * Note ShiftClockDiv is a 7.1 format value.
89e7e8823cSSimon Glass 	 */
90e7e8823cSSimon Glass 	const u32 shift_clock_div = 1;
91e7e8823cSSimon Glass 	writel((PIXEL_CLK_DIVIDER_PCD1 << PIXEL_CLK_DIVIDER_SHIFT) |
92e7e8823cSSimon Glass 	       ((shift_clock_div - 1) * 2) << SHIFT_CLK_DIVIDER_SHIFT,
93e7e8823cSSimon Glass 	       &disp_ctrl->disp.disp_clk_ctrl);
94e7e8823cSSimon Glass 	debug("%s: PixelClock=%u, ShiftClockDiv=%u\n", __func__,
95e7e8823cSSimon Glass 	      timing->pixelclock.typ, shift_clock_div);
96e7e8823cSSimon Glass 	return 0;
97e7e8823cSSimon Glass }
98e7e8823cSSimon Glass 
tegra_dc_poll_register(void * reg,u32 mask,u32 exp_val,u32 poll_interval_us,u32 timeout_us)99dedc44b4SSimon Glass static u32 tegra_dc_poll_register(void *reg,
100dedc44b4SSimon Glass 	u32 mask, u32 exp_val, u32 poll_interval_us, u32 timeout_us)
101dedc44b4SSimon Glass {
102dedc44b4SSimon Glass 	u32 temp = timeout_us;
103dedc44b4SSimon Glass 	u32 reg_val = 0;
104dedc44b4SSimon Glass 
105dedc44b4SSimon Glass 	do {
106dedc44b4SSimon Glass 		udelay(poll_interval_us);
107dedc44b4SSimon Glass 		reg_val = readl(reg);
108dedc44b4SSimon Glass 		if (timeout_us > poll_interval_us)
109dedc44b4SSimon Glass 			timeout_us -= poll_interval_us;
110dedc44b4SSimon Glass 		else
111dedc44b4SSimon Glass 			break;
112dedc44b4SSimon Glass 	} while ((reg_val & mask) != exp_val);
113dedc44b4SSimon Glass 
114dedc44b4SSimon Glass 	if ((reg_val & mask) == exp_val)
115dedc44b4SSimon Glass 		return 0;	/* success */
116dedc44b4SSimon Glass 
117dedc44b4SSimon Glass 	return temp;
118dedc44b4SSimon Glass }
119dedc44b4SSimon Glass 
tegra_dc_sor_general_act(struct dc_ctlr * disp_ctrl)120dedc44b4SSimon Glass int tegra_dc_sor_general_act(struct dc_ctlr *disp_ctrl)
121dedc44b4SSimon Glass {
122dedc44b4SSimon Glass 	writel(GENERAL_ACT_REQ, &disp_ctrl->cmd.state_ctrl);
123dedc44b4SSimon Glass 
124dedc44b4SSimon Glass 	if (tegra_dc_poll_register(&disp_ctrl->cmd.state_ctrl,
125dedc44b4SSimon Glass 				   GENERAL_ACT_REQ, 0, 100,
126dedc44b4SSimon Glass 				   DC_POLL_TIMEOUT_MS * 1000)) {
127dedc44b4SSimon Glass 		debug("dc timeout waiting for DC to stop\n");
128dedc44b4SSimon Glass 		return -ETIMEDOUT;
129dedc44b4SSimon Glass 	}
130dedc44b4SSimon Glass 
131dedc44b4SSimon Glass 	return 0;
132dedc44b4SSimon Glass }
133dedc44b4SSimon Glass 
134dedc44b4SSimon Glass static struct display_timing min_mode = {
135dedc44b4SSimon Glass 	.hsync_len = { .typ = 1 },
136dedc44b4SSimon Glass 	.vsync_len = { .typ = 1 },
137dedc44b4SSimon Glass 	.hback_porch = { .typ = 20 },
138dedc44b4SSimon Glass 	.vback_porch = { .typ = 0 },
139dedc44b4SSimon Glass 	.hactive = { .typ = 16 },
140dedc44b4SSimon Glass 	.vactive = { .typ = 16 },
141dedc44b4SSimon Glass 	.hfront_porch = { .typ = 1 },
142dedc44b4SSimon Glass 	.vfront_porch = { .typ = 2 },
143dedc44b4SSimon Glass };
144dedc44b4SSimon Glass 
145dedc44b4SSimon Glass /* Disable windows and set minimum raster timings */
tegra_dc_sor_disable_win_short_raster(struct dc_ctlr * disp_ctrl,int * dc_reg_ctx)146dedc44b4SSimon Glass void tegra_dc_sor_disable_win_short_raster(struct dc_ctlr *disp_ctrl,
147dedc44b4SSimon Glass 					   int *dc_reg_ctx)
148dedc44b4SSimon Glass {
149dedc44b4SSimon Glass 	const int href_to_sync = 0, vref_to_sync = 1;
150dedc44b4SSimon Glass 	int selected_windows, i;
151dedc44b4SSimon Glass 
152dedc44b4SSimon Glass 	selected_windows = readl(&disp_ctrl->cmd.disp_win_header);
153dedc44b4SSimon Glass 
154dedc44b4SSimon Glass 	/* Store and clear window options */
155dedc44b4SSimon Glass 	for (i = 0; i < DC_N_WINDOWS; ++i) {
156dedc44b4SSimon Glass 		writel(WINDOW_A_SELECT << i, &disp_ctrl->cmd.disp_win_header);
157dedc44b4SSimon Glass 		dc_reg_ctx[i] = readl(&disp_ctrl->win.win_opt);
158dedc44b4SSimon Glass 		writel(0, &disp_ctrl->win.win_opt);
159dedc44b4SSimon Glass 		writel(WIN_A_ACT_REQ << i, &disp_ctrl->cmd.state_ctrl);
160dedc44b4SSimon Glass 	}
161dedc44b4SSimon Glass 
162dedc44b4SSimon Glass 	writel(selected_windows, &disp_ctrl->cmd.disp_win_header);
163dedc44b4SSimon Glass 
164dedc44b4SSimon Glass 	/* Store current raster timings and set minimum timings */
165dedc44b4SSimon Glass 	dc_reg_ctx[i++] = readl(&disp_ctrl->disp.ref_to_sync);
166dedc44b4SSimon Glass 	writel(href_to_sync | (vref_to_sync << 16),
167dedc44b4SSimon Glass 	       &disp_ctrl->disp.ref_to_sync);
168dedc44b4SSimon Glass 
169dedc44b4SSimon Glass 	dc_reg_ctx[i++] = readl(&disp_ctrl->disp.sync_width);
170dedc44b4SSimon Glass 	writel(min_mode.hsync_len.typ | (min_mode.vsync_len.typ << 16),
171dedc44b4SSimon Glass 	       &disp_ctrl->disp.sync_width);
172dedc44b4SSimon Glass 
173dedc44b4SSimon Glass 	dc_reg_ctx[i++] = readl(&disp_ctrl->disp.back_porch);
174dedc44b4SSimon Glass 	writel(min_mode.hback_porch.typ | (min_mode.vback_porch.typ << 16),
175dedc44b4SSimon Glass 	       &disp_ctrl->disp.back_porch);
176dedc44b4SSimon Glass 
177dedc44b4SSimon Glass 	dc_reg_ctx[i++] = readl(&disp_ctrl->disp.front_porch);
178dedc44b4SSimon Glass 	writel(min_mode.hfront_porch.typ | (min_mode.vfront_porch.typ << 16),
179dedc44b4SSimon Glass 	       &disp_ctrl->disp.front_porch);
180dedc44b4SSimon Glass 
181dedc44b4SSimon Glass 	dc_reg_ctx[i++] = readl(&disp_ctrl->disp.disp_active);
182dedc44b4SSimon Glass 	writel(min_mode.hactive.typ | (min_mode.vactive.typ << 16),
183dedc44b4SSimon Glass 	       &disp_ctrl->disp.disp_active);
184dedc44b4SSimon Glass 
185dedc44b4SSimon Glass 	writel(GENERAL_ACT_REQ, &disp_ctrl->cmd.state_ctrl);
186dedc44b4SSimon Glass }
187dedc44b4SSimon Glass 
188dedc44b4SSimon Glass /* Restore previous windows status and raster timings */
tegra_dc_sor_restore_win_and_raster(struct dc_ctlr * disp_ctrl,int * dc_reg_ctx)189dedc44b4SSimon Glass void tegra_dc_sor_restore_win_and_raster(struct dc_ctlr *disp_ctrl,
190dedc44b4SSimon Glass 					 int *dc_reg_ctx)
191dedc44b4SSimon Glass {
192dedc44b4SSimon Glass 	int selected_windows, i;
193dedc44b4SSimon Glass 
194dedc44b4SSimon Glass 	selected_windows = readl(&disp_ctrl->cmd.disp_win_header);
195dedc44b4SSimon Glass 
196dedc44b4SSimon Glass 	for (i = 0; i < DC_N_WINDOWS; ++i) {
197dedc44b4SSimon Glass 		writel(WINDOW_A_SELECT << i, &disp_ctrl->cmd.disp_win_header);
198dedc44b4SSimon Glass 		writel(dc_reg_ctx[i], &disp_ctrl->win.win_opt);
199dedc44b4SSimon Glass 		writel(WIN_A_ACT_REQ << i, &disp_ctrl->cmd.state_ctrl);
200dedc44b4SSimon Glass 	}
201dedc44b4SSimon Glass 
202dedc44b4SSimon Glass 	writel(selected_windows, &disp_ctrl->cmd.disp_win_header);
203dedc44b4SSimon Glass 
204dedc44b4SSimon Glass 	writel(dc_reg_ctx[i++], &disp_ctrl->disp.ref_to_sync);
205dedc44b4SSimon Glass 	writel(dc_reg_ctx[i++], &disp_ctrl->disp.sync_width);
206dedc44b4SSimon Glass 	writel(dc_reg_ctx[i++], &disp_ctrl->disp.back_porch);
207dedc44b4SSimon Glass 	writel(dc_reg_ctx[i++], &disp_ctrl->disp.front_porch);
208dedc44b4SSimon Glass 	writel(dc_reg_ctx[i++], &disp_ctrl->disp.disp_active);
209dedc44b4SSimon Glass 
210dedc44b4SSimon Glass 	writel(GENERAL_UPDATE, &disp_ctrl->cmd.state_ctrl);
211dedc44b4SSimon Glass }
212dedc44b4SSimon Glass 
tegra_depth_for_bpp(int bpp)213e7e8823cSSimon Glass static int tegra_depth_for_bpp(int bpp)
214e7e8823cSSimon Glass {
215e7e8823cSSimon Glass 	switch (bpp) {
216e7e8823cSSimon Glass 	case 32:
217e7e8823cSSimon Glass 		return COLOR_DEPTH_R8G8B8A8;
218e7e8823cSSimon Glass 	case 16:
219e7e8823cSSimon Glass 		return COLOR_DEPTH_B5G6R5;
220e7e8823cSSimon Glass 	default:
221e7e8823cSSimon Glass 		debug("Unsupported LCD bit depth");
222e7e8823cSSimon Glass 		return -1;
223e7e8823cSSimon Glass 	}
224e7e8823cSSimon Glass }
225e7e8823cSSimon Glass 
update_window(struct dc_ctlr * disp_ctrl,u32 frame_buffer,int fb_bits_per_pixel,const struct display_timing * timing)226e7e8823cSSimon Glass static int update_window(struct dc_ctlr *disp_ctrl,
227e7e8823cSSimon Glass 			 u32 frame_buffer, int fb_bits_per_pixel,
228e7e8823cSSimon Glass 			 const struct display_timing *timing)
229e7e8823cSSimon Glass {
230e7e8823cSSimon Glass 	const u32 colour_white = 0xffffff;
231e7e8823cSSimon Glass 	int colour_depth;
232e7e8823cSSimon Glass 	u32 val;
233e7e8823cSSimon Glass 
234e7e8823cSSimon Glass 	writel(WINDOW_A_SELECT, &disp_ctrl->cmd.disp_win_header);
235e7e8823cSSimon Glass 
236e7e8823cSSimon Glass 	writel(((timing->vactive.typ << 16) | timing->hactive.typ),
237e7e8823cSSimon Glass 	       &disp_ctrl->win.size);
238e7e8823cSSimon Glass 	writel(((timing->vactive.typ << 16) |
239e7e8823cSSimon Glass 		(timing->hactive.typ * fb_bits_per_pixel / 8)),
240e7e8823cSSimon Glass 		&disp_ctrl->win.prescaled_size);
241e7e8823cSSimon Glass 	writel(((timing->hactive.typ * fb_bits_per_pixel / 8 + 31) /
242e7e8823cSSimon Glass 		32 * 32), &disp_ctrl->win.line_stride);
243e7e8823cSSimon Glass 
244e7e8823cSSimon Glass 	colour_depth = tegra_depth_for_bpp(fb_bits_per_pixel);
245e7e8823cSSimon Glass 	if (colour_depth == -1)
246e7e8823cSSimon Glass 		return -EINVAL;
247e7e8823cSSimon Glass 
248e7e8823cSSimon Glass 	writel(colour_depth, &disp_ctrl->win.color_depth);
249e7e8823cSSimon Glass 
250e7e8823cSSimon Glass 	writel(frame_buffer, &disp_ctrl->winbuf.start_addr);
251e7e8823cSSimon Glass 	writel(0x1000 << V_DDA_INC_SHIFT | 0x1000 << H_DDA_INC_SHIFT,
252e7e8823cSSimon Glass 	       &disp_ctrl->win.dda_increment);
253e7e8823cSSimon Glass 
254e7e8823cSSimon Glass 	writel(colour_white, &disp_ctrl->disp.blend_background_color);
255e7e8823cSSimon Glass 	writel(CTRL_MODE_C_DISPLAY << CTRL_MODE_SHIFT,
256e7e8823cSSimon Glass 	       &disp_ctrl->cmd.disp_cmd);
257e7e8823cSSimon Glass 
258e7e8823cSSimon Glass 	writel(WRITE_MUX_ACTIVE, &disp_ctrl->cmd.state_access);
259e7e8823cSSimon Glass 
260e7e8823cSSimon Glass 	val = GENERAL_ACT_REQ | WIN_A_ACT_REQ;
261e7e8823cSSimon Glass 	val |= GENERAL_UPDATE | WIN_A_UPDATE;
262e7e8823cSSimon Glass 	writel(val, &disp_ctrl->cmd.state_ctrl);
263e7e8823cSSimon Glass 
264e7e8823cSSimon Glass 	/* Enable win_a */
265e7e8823cSSimon Glass 	val = readl(&disp_ctrl->win.win_opt);
266e7e8823cSSimon Glass 	writel(val | WIN_ENABLE, &disp_ctrl->win.win_opt);
267e7e8823cSSimon Glass 
268e7e8823cSSimon Glass 	return 0;
269e7e8823cSSimon Glass }
270e7e8823cSSimon Glass 
tegra_dc_init(struct dc_ctlr * disp_ctrl)271e7e8823cSSimon Glass static int tegra_dc_init(struct dc_ctlr *disp_ctrl)
272e7e8823cSSimon Glass {
273e7e8823cSSimon Glass 	/* do not accept interrupts during initialization */
274e7e8823cSSimon Glass 	writel(0x00000000, &disp_ctrl->cmd.int_mask);
275e7e8823cSSimon Glass 	writel(WRITE_MUX_ASSEMBLY | READ_MUX_ASSEMBLY,
276e7e8823cSSimon Glass 	       &disp_ctrl->cmd.state_access);
277e7e8823cSSimon Glass 	writel(WINDOW_A_SELECT, &disp_ctrl->cmd.disp_win_header);
278e7e8823cSSimon Glass 	writel(0x00000000, &disp_ctrl->win.win_opt);
279e7e8823cSSimon Glass 	writel(0x00000000, &disp_ctrl->win.byte_swap);
280e7e8823cSSimon Glass 	writel(0x00000000, &disp_ctrl->win.buffer_ctrl);
281e7e8823cSSimon Glass 
282e7e8823cSSimon Glass 	writel(0x00000000, &disp_ctrl->win.pos);
283e7e8823cSSimon Glass 	writel(0x00000000, &disp_ctrl->win.h_initial_dda);
284e7e8823cSSimon Glass 	writel(0x00000000, &disp_ctrl->win.v_initial_dda);
285e7e8823cSSimon Glass 	writel(0x00000000, &disp_ctrl->win.dda_increment);
286e7e8823cSSimon Glass 	writel(0x00000000, &disp_ctrl->win.dv_ctrl);
287e7e8823cSSimon Glass 
288e7e8823cSSimon Glass 	writel(0x01000000, &disp_ctrl->win.blend_layer_ctrl);
289e7e8823cSSimon Glass 	writel(0x00000000, &disp_ctrl->win.blend_match_select);
290e7e8823cSSimon Glass 	writel(0x00000000, &disp_ctrl->win.blend_nomatch_select);
291e7e8823cSSimon Glass 	writel(0x00000000, &disp_ctrl->win.blend_alpha_1bit);
292e7e8823cSSimon Glass 
293e7e8823cSSimon Glass 	writel(0x00000000, &disp_ctrl->winbuf.start_addr_hi);
294e7e8823cSSimon Glass 	writel(0x00000000, &disp_ctrl->winbuf.addr_h_offset);
295e7e8823cSSimon Glass 	writel(0x00000000, &disp_ctrl->winbuf.addr_v_offset);
296e7e8823cSSimon Glass 
297e7e8823cSSimon Glass 	writel(0x00000000, &disp_ctrl->com.crc_checksum);
298e7e8823cSSimon Glass 	writel(0x00000000, &disp_ctrl->com.pin_output_enb[0]);
299e7e8823cSSimon Glass 	writel(0x00000000, &disp_ctrl->com.pin_output_enb[1]);
300e7e8823cSSimon Glass 	writel(0x00000000, &disp_ctrl->com.pin_output_enb[2]);
301e7e8823cSSimon Glass 	writel(0x00000000, &disp_ctrl->com.pin_output_enb[3]);
302e7e8823cSSimon Glass 	writel(0x00000000, &disp_ctrl->disp.disp_signal_opt0);
303e7e8823cSSimon Glass 
304e7e8823cSSimon Glass 	return 0;
305e7e8823cSSimon Glass }
306e7e8823cSSimon Glass 
dump_config(int panel_bpp,struct display_timing * timing)307e7e8823cSSimon Glass static void dump_config(int panel_bpp, struct display_timing *timing)
308e7e8823cSSimon Glass {
309e7e8823cSSimon Glass 	printf("timing->hactive.typ = %d\n", timing->hactive.typ);
310e7e8823cSSimon Glass 	printf("timing->vactive.typ = %d\n", timing->vactive.typ);
311e7e8823cSSimon Glass 	printf("timing->pixelclock.typ = %d\n", timing->pixelclock.typ);
312e7e8823cSSimon Glass 
313e7e8823cSSimon Glass 	printf("timing->hfront_porch.typ = %d\n", timing->hfront_porch.typ);
314e7e8823cSSimon Glass 	printf("timing->hsync_len.typ = %d\n", timing->hsync_len.typ);
315e7e8823cSSimon Glass 	printf("timing->hback_porch.typ = %d\n", timing->hback_porch.typ);
316e7e8823cSSimon Glass 
317e7e8823cSSimon Glass 	printf("timing->vfront_porch.typ  %d\n", timing->vfront_porch.typ);
318e7e8823cSSimon Glass 	printf("timing->vsync_len.typ = %d\n", timing->vsync_len.typ);
319e7e8823cSSimon Glass 	printf("timing->vback_porch.typ = %d\n", timing->vback_porch.typ);
320e7e8823cSSimon Glass 
321e7e8823cSSimon Glass 	printf("panel_bits_per_pixel = %d\n", panel_bpp);
322e7e8823cSSimon Glass }
323e7e8823cSSimon Glass 
display_update_config_from_edid(struct udevice * dp_dev,int * panel_bppp,struct display_timing * timing)324e7e8823cSSimon Glass static int display_update_config_from_edid(struct udevice *dp_dev,
325e7e8823cSSimon Glass 					   int *panel_bppp,
326e7e8823cSSimon Glass 					   struct display_timing *timing)
327e7e8823cSSimon Glass {
328720873bfSMasahiro Yamada 	return display_read_timing(dp_dev, timing);
329e7e8823cSSimon Glass }
330e7e8823cSSimon Glass 
display_init(struct udevice * dev,void * lcdbase,int fb_bits_per_pixel,struct display_timing * timing)331d7659212SSimon Glass static int display_init(struct udevice *dev, void *lcdbase,
332d7659212SSimon Glass 			int fb_bits_per_pixel, struct display_timing *timing)
333e7e8823cSSimon Glass {
334d7659212SSimon Glass 	struct display_plat *disp_uc_plat;
335e7e8823cSSimon Glass 	struct dc_ctlr *dc_ctlr;
336e7e8823cSSimon Glass 	struct udevice *dp_dev;
337e7e8823cSSimon Glass 	const int href_to_sync = 1, vref_to_sync = 1;
338e7e8823cSSimon Glass 	int panel_bpp = 18;	/* default 18 bits per pixel */
339e7e8823cSSimon Glass 	u32 plld_rate;
340e7e8823cSSimon Glass 	int ret;
341e7e8823cSSimon Glass 
342d7659212SSimon Glass 	/*
343d7659212SSimon Glass 	 * Before we probe the display device (eDP), tell it that this device
344d5c453abSMarcel Ziswiler 	 * is the source of the display data.
345d7659212SSimon Glass 	 */
346d7659212SSimon Glass 	ret = uclass_find_first_device(UCLASS_DISPLAY, &dp_dev);
347d7659212SSimon Glass 	if (ret) {
348d7659212SSimon Glass 		debug("%s: device '%s' display not found (ret=%d)\n", __func__,
349d7659212SSimon Glass 		      dev->name, ret);
350e7e8823cSSimon Glass 		return ret;
351d7659212SSimon Glass 	}
352e7e8823cSSimon Glass 
353d7659212SSimon Glass 	disp_uc_plat = dev_get_uclass_platdata(dp_dev);
354d7659212SSimon Glass 	debug("Found device '%s', disp_uc_priv=%p\n", dp_dev->name,
355d7659212SSimon Glass 	      disp_uc_plat);
356d7659212SSimon Glass 	disp_uc_plat->src_dev = dev;
357d7659212SSimon Glass 
358d7659212SSimon Glass 	ret = uclass_get_device(UCLASS_DISPLAY, 0, &dp_dev);
359d7659212SSimon Glass 	if (ret) {
360d7659212SSimon Glass 		debug("%s: Failed to probe eDP, ret=%d\n", __func__, ret);
361d7659212SSimon Glass 		return ret;
362d7659212SSimon Glass 	}
363d7659212SSimon Glass 
364*079ff3b9SSimon Glass 	dc_ctlr = (struct dc_ctlr *)dev_read_addr(dev);
365*079ff3b9SSimon Glass 	if (ofnode_decode_display_timing(dev_ofnode(dev), 0, timing)) {
366d7659212SSimon Glass 		debug("%s: Failed to decode display timing\n", __func__);
367e7e8823cSSimon Glass 		return -EINVAL;
368d7659212SSimon Glass 	}
369e7e8823cSSimon Glass 
370e7e8823cSSimon Glass 	ret = display_update_config_from_edid(dp_dev, &panel_bpp, timing);
371e7e8823cSSimon Glass 	if (ret) {
372e7e8823cSSimon Glass 		debug("%s: Failed to decode EDID, using defaults\n", __func__);
373e7e8823cSSimon Glass 		dump_config(panel_bpp, timing);
374e7e8823cSSimon Glass 	}
375e7e8823cSSimon Glass 
376e7e8823cSSimon Glass 	/*
377e7e8823cSSimon Glass 	 * The plld is programmed with the assumption of the SHIFT_CLK_DIVIDER
378e7e8823cSSimon Glass 	 * and PIXEL_CLK_DIVIDER are zero (divide by 1). See the
379e7e8823cSSimon Glass 	 * update_display_mode() for detail.
380e7e8823cSSimon Glass 	 */
381e7e8823cSSimon Glass 	plld_rate = clock_set_display_rate(timing->pixelclock.typ * 2);
382e7e8823cSSimon Glass 	if (plld_rate == 0) {
383e7e8823cSSimon Glass 		printf("dc: clock init failed\n");
384e7e8823cSSimon Glass 		return -EIO;
385e7e8823cSSimon Glass 	} else if (plld_rate != timing->pixelclock.typ * 2) {
386e7e8823cSSimon Glass 		debug("dc: plld rounded to %u\n", plld_rate);
387e7e8823cSSimon Glass 		timing->pixelclock.typ = plld_rate / 2;
388e7e8823cSSimon Glass 	}
389e7e8823cSSimon Glass 
390e7e8823cSSimon Glass 	/* Init dc */
391e7e8823cSSimon Glass 	ret = tegra_dc_init(dc_ctlr);
392e7e8823cSSimon Glass 	if (ret) {
393e7e8823cSSimon Glass 		debug("dc: init failed\n");
394e7e8823cSSimon Glass 		return ret;
395e7e8823cSSimon Glass 	}
396e7e8823cSSimon Glass 
397e7e8823cSSimon Glass 	/* Configure dc mode */
398e7e8823cSSimon Glass 	ret = update_display_mode(dc_ctlr, timing, href_to_sync, vref_to_sync);
399e7e8823cSSimon Glass 	if (ret) {
400e7e8823cSSimon Glass 		debug("dc: failed to configure display mode\n");
401e7e8823cSSimon Glass 		return ret;
402e7e8823cSSimon Glass 	}
403e7e8823cSSimon Glass 
404e7e8823cSSimon Glass 	/* Enable dp */
4052dcf1433SSimon Glass 	ret = display_enable(dp_dev, panel_bpp, timing);
406d7659212SSimon Glass 	if (ret) {
407d7659212SSimon Glass 		debug("dc: failed to enable display: ret=%d\n", ret);
408e7e8823cSSimon Glass 		return ret;
409d7659212SSimon Glass 	}
410e7e8823cSSimon Glass 
411e7e8823cSSimon Glass 	ret = update_window(dc_ctlr, (ulong)lcdbase, fb_bits_per_pixel, timing);
412d7659212SSimon Glass 	if (ret) {
413d7659212SSimon Glass 		debug("dc: failed to update window\n");
414e7e8823cSSimon Glass 		return ret;
415e7e8823cSSimon Glass 	}
416*079ff3b9SSimon Glass 	debug("%s: ready\n", __func__);
417e7e8823cSSimon Glass 
418e7e8823cSSimon Glass 	return 0;
419e7e8823cSSimon Glass }
4204dd81158SSimon Glass 
4214dd81158SSimon Glass enum {
4224dd81158SSimon Glass 	/* Maximum LCD size we support */
4234dd81158SSimon Glass 	LCD_MAX_WIDTH		= 1920,
4244dd81158SSimon Glass 	LCD_MAX_HEIGHT		= 1200,
4254dd81158SSimon Glass 	LCD_MAX_LOG2_BPP	= 4,		/* 2^4 = 16 bpp */
4264dd81158SSimon Glass };
4274dd81158SSimon Glass 
tegra124_lcd_init(struct udevice * dev,void * lcdbase,enum video_log2_bpp l2bpp)428d7659212SSimon Glass static int tegra124_lcd_init(struct udevice *dev, void *lcdbase,
429d7659212SSimon Glass 			     enum video_log2_bpp l2bpp)
4304dd81158SSimon Glass {
431d7659212SSimon Glass 	struct video_priv *uc_priv = dev_get_uclass_priv(dev);
4324dd81158SSimon Glass 	struct display_timing timing;
4334dd81158SSimon Glass 	int ret;
4344dd81158SSimon Glass 
4354dd81158SSimon Glass 	clock_set_up_plldp();
4364dd81158SSimon Glass 	clock_start_periph_pll(PERIPH_ID_HOST1X, CLOCK_ID_PERIPH, 408000000);
4374dd81158SSimon Glass 
4384dd81158SSimon Glass 	clock_enable(PERIPH_ID_HOST1X);
4394dd81158SSimon Glass 	clock_enable(PERIPH_ID_DISP1);
4404dd81158SSimon Glass 	clock_enable(PERIPH_ID_PWM);
4414dd81158SSimon Glass 	clock_enable(PERIPH_ID_DPAUX);
4424dd81158SSimon Glass 	clock_enable(PERIPH_ID_SOR0);
4434dd81158SSimon Glass 	udelay(2);
4444dd81158SSimon Glass 
4454dd81158SSimon Glass 	reset_set_enable(PERIPH_ID_HOST1X, 0);
4464dd81158SSimon Glass 	reset_set_enable(PERIPH_ID_DISP1, 0);
4474dd81158SSimon Glass 	reset_set_enable(PERIPH_ID_PWM, 0);
4484dd81158SSimon Glass 	reset_set_enable(PERIPH_ID_DPAUX, 0);
4494dd81158SSimon Glass 	reset_set_enable(PERIPH_ID_SOR0, 0);
4504dd81158SSimon Glass 
451d7659212SSimon Glass 	ret = display_init(dev, lcdbase, 1 << l2bpp, &timing);
4524dd81158SSimon Glass 	if (ret)
4534dd81158SSimon Glass 		return ret;
4544dd81158SSimon Glass 
455d7659212SSimon Glass 	uc_priv->xsize = roundup(timing.hactive.typ, 16);
456d7659212SSimon Glass 	uc_priv->ysize = timing.vactive.typ;
457d7659212SSimon Glass 	uc_priv->bpix = l2bpp;
4584dd81158SSimon Glass 
459d7659212SSimon Glass 	video_set_flush_dcache(dev, 1);
460d7659212SSimon Glass 	debug("%s: done\n", __func__);
4614dd81158SSimon Glass 
4624dd81158SSimon Glass 	return 0;
4634dd81158SSimon Glass }
4644dd81158SSimon Glass 
tegra124_lcd_probe(struct udevice * dev)465d7659212SSimon Glass static int tegra124_lcd_probe(struct udevice *dev)
4664dd81158SSimon Glass {
467d7659212SSimon Glass 	struct video_uc_platdata *plat = dev_get_uclass_platdata(dev);
4684dd81158SSimon Glass 	ulong start;
4694dd81158SSimon Glass 	int ret;
4704dd81158SSimon Glass 
4714dd81158SSimon Glass 	start = get_timer(0);
47223acc48dSSimon Glass 	bootstage_start(BOOTSTAGE_ID_ACCUM_LCD, "lcd");
473d7659212SSimon Glass 	ret = tegra124_lcd_init(dev, (void *)plat->base, VIDEO_BPP16);
47423acc48dSSimon Glass 	bootstage_accum(BOOTSTAGE_ID_ACCUM_LCD);
4754dd81158SSimon Glass 	debug("LCD init took %lu ms\n", get_timer(start));
4764dd81158SSimon Glass 	if (ret)
4774dd81158SSimon Glass 		printf("%s: Error %d\n", __func__, ret);
478d7659212SSimon Glass 
479d7659212SSimon Glass 	return 0;
4804dd81158SSimon Glass }
4814dd81158SSimon Glass 
tegra124_lcd_bind(struct udevice * dev)482d7659212SSimon Glass static int tegra124_lcd_bind(struct udevice *dev)
4834dd81158SSimon Glass {
484d7659212SSimon Glass 	struct video_uc_platdata *uc_plat = dev_get_uclass_platdata(dev);
485d7659212SSimon Glass 
486d7659212SSimon Glass 	uc_plat->size = LCD_MAX_WIDTH * LCD_MAX_HEIGHT *
487d7659212SSimon Glass 			(1 << VIDEO_BPP16) / 8;
488d7659212SSimon Glass 	debug("%s: Frame buffer size %x\n", __func__, uc_plat->size);
489d7659212SSimon Glass 
490d7659212SSimon Glass 	return 0;
4914dd81158SSimon Glass }
492d7659212SSimon Glass 
493d7659212SSimon Glass static const struct udevice_id tegra124_lcd_ids[] = {
494d7659212SSimon Glass 	{ .compatible = "nvidia,tegra124-dc" },
495d7659212SSimon Glass 	{ }
496d7659212SSimon Glass };
497d7659212SSimon Glass 
498d7659212SSimon Glass U_BOOT_DRIVER(tegra124_dc) = {
499d7659212SSimon Glass 	.name	= "tegra124-dc",
500d7659212SSimon Glass 	.id	= UCLASS_VIDEO,
501d7659212SSimon Glass 	.of_match = tegra124_lcd_ids,
502d7659212SSimon Glass 	.bind	= tegra124_lcd_bind,
503d7659212SSimon Glass 	.probe	= tegra124_lcd_probe,
504d7659212SSimon Glass };
505