xref: /rk3399_rockchip-uboot/drivers/video/scf0403_lcd.c (revision f15ea6e1d67782a1626d4a4922b6c20e380085e5)
1*f1a74918SNikita Kiryanov /*
2*f1a74918SNikita Kiryanov  * scf0403.c -- support for DataImage SCF0403 LCD
3*f1a74918SNikita Kiryanov  *
4*f1a74918SNikita Kiryanov  * Copyright (c) 2013 Adapted from Linux driver:
5*f1a74918SNikita Kiryanov  * Copyright (c) 2012 Anders Electronics plc. All Rights Reserved.
6*f1a74918SNikita Kiryanov  * Copyright (c) 2012 CompuLab, Ltd
7*f1a74918SNikita Kiryanov  *           Dmitry Lifshitz <lifshitz@compulab.co.il>
8*f1a74918SNikita Kiryanov  *           Ilya Ledvich <ilya@compulab.co.il>
9*f1a74918SNikita Kiryanov  * Inspired by Alberto Panizzo <maramaopercheseimorto@gmail.com> &
10*f1a74918SNikita Kiryanov  *	Marek Vasut work in l4f00242t03.c
11*f1a74918SNikita Kiryanov  *
12*f1a74918SNikita Kiryanov  * U-Boot port: Nikita Kiryanov <nikita@compulab.co.il>
13*f1a74918SNikita Kiryanov  *
14*f1a74918SNikita Kiryanov  * SPDX-License-Identifier:	GPL-2.0+
15*f1a74918SNikita Kiryanov  */
16*f1a74918SNikita Kiryanov 
17*f1a74918SNikita Kiryanov #include <common.h>
18*f1a74918SNikita Kiryanov #include <asm/gpio.h>
19*f1a74918SNikita Kiryanov #include <spi.h>
20*f1a74918SNikita Kiryanov 
21*f1a74918SNikita Kiryanov struct scf0403_cmd {
22*f1a74918SNikita Kiryanov 	u16 cmd;
23*f1a74918SNikita Kiryanov 	u16 *params;
24*f1a74918SNikita Kiryanov 	int count;
25*f1a74918SNikita Kiryanov };
26*f1a74918SNikita Kiryanov 
27*f1a74918SNikita Kiryanov struct scf0403_initseq_entry {
28*f1a74918SNikita Kiryanov 	struct scf0403_cmd cmd;
29*f1a74918SNikita Kiryanov 	int delay_ms;
30*f1a74918SNikita Kiryanov };
31*f1a74918SNikita Kiryanov 
32*f1a74918SNikita Kiryanov struct scf0403_priv {
33*f1a74918SNikita Kiryanov 	struct spi_slave *spi;
34*f1a74918SNikita Kiryanov 	unsigned int reset_gpio;
35*f1a74918SNikita Kiryanov 	u32 rddid;
36*f1a74918SNikita Kiryanov 	struct scf0403_initseq_entry *init_seq;
37*f1a74918SNikita Kiryanov 	int seq_size;
38*f1a74918SNikita Kiryanov };
39*f1a74918SNikita Kiryanov 
40*f1a74918SNikita Kiryanov struct scf0403_priv priv;
41*f1a74918SNikita Kiryanov 
42*f1a74918SNikita Kiryanov #define SCF0403852GGU04_ID 0x000080
43*f1a74918SNikita Kiryanov 
44*f1a74918SNikita Kiryanov /* SCF0403526GGU20 model commands parameters */
45*f1a74918SNikita Kiryanov static u16 extcmd_params_sn20[]		= {0xff, 0x98, 0x06};
46*f1a74918SNikita Kiryanov static u16 spiinttype_params_sn20[]	= {0x60};
47*f1a74918SNikita Kiryanov static u16 bc_params_sn20[]		= {
48*f1a74918SNikita Kiryanov 		0x01, 0x10, 0x61, 0x74, 0x01, 0x01, 0x1B,
49*f1a74918SNikita Kiryanov 		0x12, 0x71, 0x00, 0x00, 0x00, 0x01, 0x01,
50*f1a74918SNikita Kiryanov 		0x05, 0x00, 0xFF, 0xF2, 0x01, 0x00, 0x40,
51*f1a74918SNikita Kiryanov };
52*f1a74918SNikita Kiryanov static u16 bd_params_sn20[] = {0x01, 0x23, 0x45, 0x67, 0x01, 0x23, 0x45, 0x67};
53*f1a74918SNikita Kiryanov static u16 be_params_sn20[] = {
54*f1a74918SNikita Kiryanov 		0x01, 0x22, 0x22, 0xBA, 0xDC, 0x26, 0x28, 0x22,	0x22,
55*f1a74918SNikita Kiryanov };
56*f1a74918SNikita Kiryanov static u16 vcom_params_sn20[]		= {0x74};
57*f1a74918SNikita Kiryanov static u16 vmesur_params_sn20[]		= {0x7F, 0x0F, 0x00};
58*f1a74918SNikita Kiryanov static u16 powerctl_params_sn20[]	= {0x03, 0x0b, 0x00};
59*f1a74918SNikita Kiryanov static u16 lvglvolt_params_sn20[]	= {0x08};
60*f1a74918SNikita Kiryanov static u16 engsetting_params_sn20[]	= {0x00, 0x00, 0x00, 0x00, 0x00, 0x20};
61*f1a74918SNikita Kiryanov static u16 dispfunc_params_sn20[]	= {0xa0};
62*f1a74918SNikita Kiryanov static u16 dvddvolt_params_sn20[]	= {0x74};
63*f1a74918SNikita Kiryanov static u16 dispinv_params_sn20[]	= {0x00, 0x00, 0x00};
64*f1a74918SNikita Kiryanov static u16 panelres_params_sn20[]	= {0x82};
65*f1a74918SNikita Kiryanov static u16 framerate_params_sn20[]	= {0x00, 0x13, 0x13};
66*f1a74918SNikita Kiryanov static u16 timing_params_sn20[]		= {0x80, 0x05, 0x40, 0x28};
67*f1a74918SNikita Kiryanov static u16 powerctl2_params_sn20[]	= {0x17, 0x75, 0x79, 0x20};
68*f1a74918SNikita Kiryanov static u16 memaccess_params_sn20[]	= {0x00};
69*f1a74918SNikita Kiryanov static u16 pixfmt_params_sn20[]		= {0x66};
70*f1a74918SNikita Kiryanov static u16 pgamma_params_sn20[]		= {
71*f1a74918SNikita Kiryanov 		0x00, 0x03, 0x0b, 0x0c, 0x0e, 0x08, 0xc5, 0x04,
72*f1a74918SNikita Kiryanov 		0x08, 0x0c, 0x13, 0x11, 0x11, 0x14, 0x0c, 0x10,
73*f1a74918SNikita Kiryanov };
74*f1a74918SNikita Kiryanov static u16 ngamma_params_sn20[] = {
75*f1a74918SNikita Kiryanov 		0x00, 0x0d, 0x11, 0x0c, 0x0c, 0x04, 0x76, 0x03,
76*f1a74918SNikita Kiryanov 		0x08, 0x0b, 0x16, 0x10, 0x0d, 0x16, 0x0a, 0x00,
77*f1a74918SNikita Kiryanov };
78*f1a74918SNikita Kiryanov static u16 tearing_params_sn20[] = {0x00};
79*f1a74918SNikita Kiryanov 
80*f1a74918SNikita Kiryanov /* SCF0403852GGU04 model commands parameters */
81*f1a74918SNikita Kiryanov static u16 memaccess_params_sn04[]	= {0x08};
82*f1a74918SNikita Kiryanov static u16 pixfmt_params_sn04[]		= {0x66};
83*f1a74918SNikita Kiryanov static u16 modectl_params_sn04[]	= {0x01};
84*f1a74918SNikita Kiryanov static u16 dispfunc_params_sn04[]	= {0x22, 0xe2, 0xFF, 0x04};
85*f1a74918SNikita Kiryanov static u16 vcom_params_sn04[]		= {0x00, 0x6A};
86*f1a74918SNikita Kiryanov static u16 pgamma_params_sn04[]		= {
87*f1a74918SNikita Kiryanov 		0x00, 0x07, 0x0d, 0x10, 0x13, 0x19, 0x0f, 0x0c,
88*f1a74918SNikita Kiryanov 		0x05, 0x08, 0x06, 0x13,	0x0f, 0x30, 0x20, 0x1f,
89*f1a74918SNikita Kiryanov };
90*f1a74918SNikita Kiryanov static u16 ngamma_params_sn04[]		= {
91*f1a74918SNikita Kiryanov 		0x1F, 0x20, 0x30, 0x0F, 0x13, 0x06, 0x08, 0x05,
92*f1a74918SNikita Kiryanov 		0x0C, 0x0F, 0x19, 0x13, 0x10, 0x0D, 0x07, 0x00,
93*f1a74918SNikita Kiryanov };
94*f1a74918SNikita Kiryanov static u16 dispinv_params_sn04[]	= {0x02};
95*f1a74918SNikita Kiryanov 
96*f1a74918SNikita Kiryanov /* Common commands */
97*f1a74918SNikita Kiryanov static struct scf0403_cmd scf0403_cmd_slpout	= {0x11, NULL, 0};
98*f1a74918SNikita Kiryanov static struct scf0403_cmd scf0403_cmd_dison	= {0x29, NULL, 0};
99*f1a74918SNikita Kiryanov 
100*f1a74918SNikita Kiryanov /* SCF0403852GGU04 init sequence */
101*f1a74918SNikita Kiryanov static struct scf0403_initseq_entry scf0403_initseq_sn04[] = {
102*f1a74918SNikita Kiryanov 	{{0x36, memaccess_params_sn04,	ARRAY_SIZE(memaccess_params_sn04)}, 0},
103*f1a74918SNikita Kiryanov 	{{0x3A, pixfmt_params_sn04,	ARRAY_SIZE(pixfmt_params_sn04)}, 0},
104*f1a74918SNikita Kiryanov 	{{0xB6, dispfunc_params_sn04,	ARRAY_SIZE(dispfunc_params_sn04)}, 0},
105*f1a74918SNikita Kiryanov 	{{0xC5, vcom_params_sn04,	ARRAY_SIZE(vcom_params_sn04)}, 0},
106*f1a74918SNikita Kiryanov 	{{0xE0, pgamma_params_sn04,	ARRAY_SIZE(pgamma_params_sn04)}, 0},
107*f1a74918SNikita Kiryanov 	{{0xE1, ngamma_params_sn04,	ARRAY_SIZE(ngamma_params_sn04)}, 20},
108*f1a74918SNikita Kiryanov 	{{0xB0, modectl_params_sn04,	ARRAY_SIZE(modectl_params_sn04)}, 0},
109*f1a74918SNikita Kiryanov 	{{0xB4, dispinv_params_sn04,	ARRAY_SIZE(dispinv_params_sn04)}, 100},
110*f1a74918SNikita Kiryanov };
111*f1a74918SNikita Kiryanov 
112*f1a74918SNikita Kiryanov /* SCF0403526GGU20 init sequence */
113*f1a74918SNikita Kiryanov static struct scf0403_initseq_entry scf0403_initseq_sn20[] = {
114*f1a74918SNikita Kiryanov 	{{0xff, extcmd_params_sn20,	ARRAY_SIZE(extcmd_params_sn20)}, 0},
115*f1a74918SNikita Kiryanov 	{{0xba, spiinttype_params_sn20,	ARRAY_SIZE(spiinttype_params_sn20)}, 0},
116*f1a74918SNikita Kiryanov 	{{0xbc, bc_params_sn20,		ARRAY_SIZE(bc_params_sn20)}, 0},
117*f1a74918SNikita Kiryanov 	{{0xbd, bd_params_sn20,		ARRAY_SIZE(bd_params_sn20)}, 0},
118*f1a74918SNikita Kiryanov 	{{0xbe, be_params_sn20,		ARRAY_SIZE(be_params_sn20)}, 0},
119*f1a74918SNikita Kiryanov 	{{0xc7, vcom_params_sn20,	ARRAY_SIZE(vcom_params_sn20)}, 0},
120*f1a74918SNikita Kiryanov 	{{0xed, vmesur_params_sn20,	ARRAY_SIZE(vmesur_params_sn20)}, 0},
121*f1a74918SNikita Kiryanov 	{{0xc0, powerctl_params_sn20,	ARRAY_SIZE(powerctl_params_sn20)}, 0},
122*f1a74918SNikita Kiryanov 	{{0xfc, lvglvolt_params_sn20,	ARRAY_SIZE(lvglvolt_params_sn20)}, 0},
123*f1a74918SNikita Kiryanov 	{{0xb6, dispfunc_params_sn20,	ARRAY_SIZE(dispfunc_params_sn20)}, 0},
124*f1a74918SNikita Kiryanov 	{{0xdf, engsetting_params_sn20,	ARRAY_SIZE(engsetting_params_sn20)}, 0},
125*f1a74918SNikita Kiryanov 	{{0xf3, dvddvolt_params_sn20,	ARRAY_SIZE(dvddvolt_params_sn20)}, 0},
126*f1a74918SNikita Kiryanov 	{{0xb4, dispinv_params_sn20,	ARRAY_SIZE(dispinv_params_sn20)}, 0},
127*f1a74918SNikita Kiryanov 	{{0xf7, panelres_params_sn20,	ARRAY_SIZE(panelres_params_sn20)}, 0},
128*f1a74918SNikita Kiryanov 	{{0xb1, framerate_params_sn20,	ARRAY_SIZE(framerate_params_sn20)}, 0},
129*f1a74918SNikita Kiryanov 	{{0xf2, timing_params_sn20,	ARRAY_SIZE(timing_params_sn20)}, 0},
130*f1a74918SNikita Kiryanov 	{{0xc1, powerctl2_params_sn20,	ARRAY_SIZE(powerctl2_params_sn20)}, 0},
131*f1a74918SNikita Kiryanov 	{{0x36, memaccess_params_sn20,	ARRAY_SIZE(memaccess_params_sn20)}, 0},
132*f1a74918SNikita Kiryanov 	{{0x3a, pixfmt_params_sn20,	ARRAY_SIZE(pixfmt_params_sn20)}, 0},
133*f1a74918SNikita Kiryanov 	{{0xe0, pgamma_params_sn20,	ARRAY_SIZE(pgamma_params_sn20)}, 0},
134*f1a74918SNikita Kiryanov 	{{0xe1, ngamma_params_sn20,	ARRAY_SIZE(ngamma_params_sn20)}, 0},
135*f1a74918SNikita Kiryanov 	{{0x35, tearing_params_sn20,	ARRAY_SIZE(tearing_params_sn20)}, 0},
136*f1a74918SNikita Kiryanov };
137*f1a74918SNikita Kiryanov 
scf0403_gpio_reset(unsigned int gpio)138*f1a74918SNikita Kiryanov static void scf0403_gpio_reset(unsigned int gpio)
139*f1a74918SNikita Kiryanov {
140*f1a74918SNikita Kiryanov 	if (!gpio_is_valid(gpio))
141*f1a74918SNikita Kiryanov 		return;
142*f1a74918SNikita Kiryanov 
143*f1a74918SNikita Kiryanov 	gpio_set_value(gpio, 1);
144*f1a74918SNikita Kiryanov 	mdelay(100);
145*f1a74918SNikita Kiryanov 	gpio_set_value(gpio, 0);
146*f1a74918SNikita Kiryanov 	mdelay(40);
147*f1a74918SNikita Kiryanov 	gpio_set_value(gpio, 1);
148*f1a74918SNikita Kiryanov 	mdelay(100);
149*f1a74918SNikita Kiryanov }
150*f1a74918SNikita Kiryanov 
scf0403_spi_read_rddid(struct spi_slave * spi,u32 * rddid)151*f1a74918SNikita Kiryanov static int scf0403_spi_read_rddid(struct spi_slave *spi, u32 *rddid)
152*f1a74918SNikita Kiryanov {
153*f1a74918SNikita Kiryanov 	int error = 0;
154*f1a74918SNikita Kiryanov 	u8 ids_buf = 0x00;
155*f1a74918SNikita Kiryanov 	u16 dummy_buf = 0x00;
156*f1a74918SNikita Kiryanov 	u16 cmd = 0x04;
157*f1a74918SNikita Kiryanov 
158*f1a74918SNikita Kiryanov 	error = spi_set_wordlen(spi, 9);
159*f1a74918SNikita Kiryanov 	if (error)
160*f1a74918SNikita Kiryanov 		return error;
161*f1a74918SNikita Kiryanov 
162*f1a74918SNikita Kiryanov 	/* Here 9 bits required to transmit a command */
163*f1a74918SNikita Kiryanov 	error = spi_xfer(spi, 9, &cmd, NULL, SPI_XFER_ONCE);
164*f1a74918SNikita Kiryanov 	if (error)
165*f1a74918SNikita Kiryanov 		return error;
166*f1a74918SNikita Kiryanov 
167*f1a74918SNikita Kiryanov 	/*
168*f1a74918SNikita Kiryanov 	 * Here 8 + 1 bits required to arrange extra clock cycle
169*f1a74918SNikita Kiryanov 	 * before the first data bit.
170*f1a74918SNikita Kiryanov 	 * According to the datasheet - first parameter is the dummy data.
171*f1a74918SNikita Kiryanov 	 */
172*f1a74918SNikita Kiryanov 	error = spi_xfer(spi, 9, NULL, &dummy_buf, SPI_XFER_ONCE);
173*f1a74918SNikita Kiryanov 	if (error)
174*f1a74918SNikita Kiryanov 		return error;
175*f1a74918SNikita Kiryanov 
176*f1a74918SNikita Kiryanov 	error = spi_set_wordlen(spi, 8);
177*f1a74918SNikita Kiryanov 	if (error)
178*f1a74918SNikita Kiryanov 		return error;
179*f1a74918SNikita Kiryanov 
180*f1a74918SNikita Kiryanov 	/* Read rest of the data */
181*f1a74918SNikita Kiryanov 	error = spi_xfer(spi, 8, NULL, &ids_buf, SPI_XFER_ONCE);
182*f1a74918SNikita Kiryanov 	if (error)
183*f1a74918SNikita Kiryanov 		return error;
184*f1a74918SNikita Kiryanov 
185*f1a74918SNikita Kiryanov 	*rddid = ids_buf;
186*f1a74918SNikita Kiryanov 
187*f1a74918SNikita Kiryanov 	return 0;
188*f1a74918SNikita Kiryanov }
189*f1a74918SNikita Kiryanov 
scf0403_spi_transfer(struct spi_slave * spi,struct scf0403_cmd * cmd)190*f1a74918SNikita Kiryanov static int scf0403_spi_transfer(struct spi_slave *spi, struct scf0403_cmd *cmd)
191*f1a74918SNikita Kiryanov {
192*f1a74918SNikita Kiryanov 	int i, error;
193*f1a74918SNikita Kiryanov 	u32 command = cmd->cmd;
194*f1a74918SNikita Kiryanov 	u32 msg;
195*f1a74918SNikita Kiryanov 
196*f1a74918SNikita Kiryanov 	error = spi_set_wordlen(spi, 9);
197*f1a74918SNikita Kiryanov 	if (error)
198*f1a74918SNikita Kiryanov 		return error;
199*f1a74918SNikita Kiryanov 
200*f1a74918SNikita Kiryanov 	error = spi_xfer(spi, 9, &command, NULL, SPI_XFER_ONCE);
201*f1a74918SNikita Kiryanov 	if (error)
202*f1a74918SNikita Kiryanov 		return error;
203*f1a74918SNikita Kiryanov 
204*f1a74918SNikita Kiryanov 	for (i = 0; i < cmd->count; i++) {
205*f1a74918SNikita Kiryanov 		msg = (cmd->params[i] | 0x100);
206*f1a74918SNikita Kiryanov 		error = spi_xfer(spi, 9, &msg, NULL, SPI_XFER_ONCE);
207*f1a74918SNikita Kiryanov 		if (error)
208*f1a74918SNikita Kiryanov 			return error;
209*f1a74918SNikita Kiryanov 	}
210*f1a74918SNikita Kiryanov 
211*f1a74918SNikita Kiryanov 	return 0;
212*f1a74918SNikita Kiryanov }
213*f1a74918SNikita Kiryanov 
scf0403_lcd_init(struct scf0403_priv * priv)214*f1a74918SNikita Kiryanov static void scf0403_lcd_init(struct scf0403_priv *priv)
215*f1a74918SNikita Kiryanov {
216*f1a74918SNikita Kiryanov 	int i;
217*f1a74918SNikita Kiryanov 
218*f1a74918SNikita Kiryanov 	/* reset LCD */
219*f1a74918SNikita Kiryanov 	scf0403_gpio_reset(priv->reset_gpio);
220*f1a74918SNikita Kiryanov 
221*f1a74918SNikita Kiryanov 	for (i = 0; i < priv->seq_size; i++) {
222*f1a74918SNikita Kiryanov 		if (scf0403_spi_transfer(priv->spi, &priv->init_seq[i].cmd) < 0)
223*f1a74918SNikita Kiryanov 			puts("SPI transfer failed\n");
224*f1a74918SNikita Kiryanov 
225*f1a74918SNikita Kiryanov 		mdelay(priv->init_seq[i].delay_ms);
226*f1a74918SNikita Kiryanov 	}
227*f1a74918SNikita Kiryanov }
228*f1a74918SNikita Kiryanov 
scf0403_request_reset_gpio(unsigned gpio)229*f1a74918SNikita Kiryanov static int scf0403_request_reset_gpio(unsigned gpio)
230*f1a74918SNikita Kiryanov {
231*f1a74918SNikita Kiryanov 	int err = gpio_request(gpio, "lcd reset");
232*f1a74918SNikita Kiryanov 
233*f1a74918SNikita Kiryanov 	if (err)
234*f1a74918SNikita Kiryanov 		return err;
235*f1a74918SNikita Kiryanov 
236*f1a74918SNikita Kiryanov 	err = gpio_direction_output(gpio, 0);
237*f1a74918SNikita Kiryanov 	if (err)
238*f1a74918SNikita Kiryanov 		gpio_free(gpio);
239*f1a74918SNikita Kiryanov 
240*f1a74918SNikita Kiryanov 	return err;
241*f1a74918SNikita Kiryanov }
242*f1a74918SNikita Kiryanov 
scf0403_init(int reset_gpio)243*f1a74918SNikita Kiryanov int scf0403_init(int reset_gpio)
244*f1a74918SNikita Kiryanov {
245*f1a74918SNikita Kiryanov 	int error;
246*f1a74918SNikita Kiryanov 
247*f1a74918SNikita Kiryanov 	if (gpio_is_valid(reset_gpio)) {
248*f1a74918SNikita Kiryanov 		error = scf0403_request_reset_gpio(reset_gpio);
249*f1a74918SNikita Kiryanov 		if (error) {
250*f1a74918SNikita Kiryanov 			printf("Failed requesting reset GPIO%d: %d\n",
251*f1a74918SNikita Kiryanov 			       reset_gpio, error);
252*f1a74918SNikita Kiryanov 			return error;
253*f1a74918SNikita Kiryanov 		}
254*f1a74918SNikita Kiryanov 	}
255*f1a74918SNikita Kiryanov 
256*f1a74918SNikita Kiryanov 	priv.reset_gpio = reset_gpio;
257*f1a74918SNikita Kiryanov 	priv.spi = spi_setup_slave(3, 0, 1000000, SPI_MODE_0);
258*f1a74918SNikita Kiryanov 	error = spi_claim_bus(priv.spi);
259*f1a74918SNikita Kiryanov 	if (error)
260*f1a74918SNikita Kiryanov 		goto bus_claim_fail;
261*f1a74918SNikita Kiryanov 
262*f1a74918SNikita Kiryanov 	/* reset LCD */
263*f1a74918SNikita Kiryanov 	scf0403_gpio_reset(reset_gpio);
264*f1a74918SNikita Kiryanov 
265*f1a74918SNikita Kiryanov 	error = scf0403_spi_read_rddid(priv.spi, &priv.rddid);
266*f1a74918SNikita Kiryanov 	if (error) {
267*f1a74918SNikita Kiryanov 		puts("IDs read failed\n");
268*f1a74918SNikita Kiryanov 		goto readid_fail;
269*f1a74918SNikita Kiryanov 	}
270*f1a74918SNikita Kiryanov 
271*f1a74918SNikita Kiryanov 	if (priv.rddid == SCF0403852GGU04_ID) {
272*f1a74918SNikita Kiryanov 		priv.init_seq = scf0403_initseq_sn04;
273*f1a74918SNikita Kiryanov 		priv.seq_size = ARRAY_SIZE(scf0403_initseq_sn04);
274*f1a74918SNikita Kiryanov 	} else {
275*f1a74918SNikita Kiryanov 		priv.init_seq = scf0403_initseq_sn20;
276*f1a74918SNikita Kiryanov 		priv.seq_size = ARRAY_SIZE(scf0403_initseq_sn20);
277*f1a74918SNikita Kiryanov 	}
278*f1a74918SNikita Kiryanov 
279*f1a74918SNikita Kiryanov 	scf0403_lcd_init(&priv);
280*f1a74918SNikita Kiryanov 
281*f1a74918SNikita Kiryanov 	/* Start operation */
282*f1a74918SNikita Kiryanov 	scf0403_spi_transfer(priv.spi, &scf0403_cmd_dison);
283*f1a74918SNikita Kiryanov 	mdelay(100);
284*f1a74918SNikita Kiryanov 	scf0403_spi_transfer(priv.spi, &scf0403_cmd_slpout);
285*f1a74918SNikita Kiryanov 	spi_release_bus(priv.spi);
286*f1a74918SNikita Kiryanov 
287*f1a74918SNikita Kiryanov 	return 0;
288*f1a74918SNikita Kiryanov 
289*f1a74918SNikita Kiryanov readid_fail:
290*f1a74918SNikita Kiryanov 	spi_release_bus(priv.spi);
291*f1a74918SNikita Kiryanov bus_claim_fail:
292*f1a74918SNikita Kiryanov 	if (gpio_is_valid(priv.reset_gpio))
293*f1a74918SNikita Kiryanov 		gpio_free(priv.reset_gpio);
294*f1a74918SNikita Kiryanov 
295*f1a74918SNikita Kiryanov 	return error;
296*f1a74918SNikita Kiryanov }
297