xref: /rk3399_rockchip-uboot/drivers/video/rockchip/rk3399_mipi.c (revision 36602eba803d13520a4980dd0ccb0e243214052e)
1*36602ebaSeric.gao@rock-chips.com /*
2*36602ebaSeric.gao@rock-chips.com  * Copyright (c) 2017, Fuzhou Rockchip Electronics Co., Ltd
3*36602ebaSeric.gao@rock-chips.com  * Author: Eric Gao <eric.gao@rock-chips.com>
4*36602ebaSeric.gao@rock-chips.com  *
5*36602ebaSeric.gao@rock-chips.com  * SPDX-License-Identifier: GPL-2.0+
6*36602ebaSeric.gao@rock-chips.com  */
7*36602ebaSeric.gao@rock-chips.com 
8*36602ebaSeric.gao@rock-chips.com #include <common.h>
9*36602ebaSeric.gao@rock-chips.com #include <clk.h>
10*36602ebaSeric.gao@rock-chips.com #include <display.h>
11*36602ebaSeric.gao@rock-chips.com #include <dm.h>
12*36602ebaSeric.gao@rock-chips.com #include <fdtdec.h>
13*36602ebaSeric.gao@rock-chips.com #include <panel.h>
14*36602ebaSeric.gao@rock-chips.com #include <regmap.h>
15*36602ebaSeric.gao@rock-chips.com #include "rk_mipi.h"
16*36602ebaSeric.gao@rock-chips.com #include <syscon.h>
17*36602ebaSeric.gao@rock-chips.com #include <asm/gpio.h>
18*36602ebaSeric.gao@rock-chips.com #include <asm/hardware.h>
19*36602ebaSeric.gao@rock-chips.com #include <asm/io.h>
20*36602ebaSeric.gao@rock-chips.com #include <dm/uclass-internal.h>
21*36602ebaSeric.gao@rock-chips.com #include <linux/kernel.h>
22*36602ebaSeric.gao@rock-chips.com #include <asm/arch/clock.h>
23*36602ebaSeric.gao@rock-chips.com #include <asm/arch/cru_rk3399.h>
24*36602ebaSeric.gao@rock-chips.com #include <asm/arch/grf_rk3399.h>
25*36602ebaSeric.gao@rock-chips.com #include <asm/arch/rockchip_mipi_dsi.h>
26*36602ebaSeric.gao@rock-chips.com 
27*36602ebaSeric.gao@rock-chips.com DECLARE_GLOBAL_DATA_PTR;
28*36602ebaSeric.gao@rock-chips.com 
29*36602ebaSeric.gao@rock-chips.com /* Select mipi dsi source, big or little vop */
rk_mipi_dsi_source_select(struct udevice * dev)30*36602ebaSeric.gao@rock-chips.com static int rk_mipi_dsi_source_select(struct udevice *dev)
31*36602ebaSeric.gao@rock-chips.com {
32*36602ebaSeric.gao@rock-chips.com 	struct rk_mipi_priv *priv = dev_get_priv(dev);
33*36602ebaSeric.gao@rock-chips.com 	struct rk3399_grf_regs *grf = priv->grf;
34*36602ebaSeric.gao@rock-chips.com 	struct display_plat *disp_uc_plat = dev_get_uclass_platdata(dev);
35*36602ebaSeric.gao@rock-chips.com 
36*36602ebaSeric.gao@rock-chips.com 	/* Select the video source */
37*36602ebaSeric.gao@rock-chips.com 	switch (disp_uc_plat->source_id) {
38*36602ebaSeric.gao@rock-chips.com 	case VOP_B:
39*36602ebaSeric.gao@rock-chips.com 		rk_clrsetreg(&grf->soc_con20, GRF_DSI0_VOP_SEL_MASK,
40*36602ebaSeric.gao@rock-chips.com 			     GRF_DSI0_VOP_SEL_B << GRF_DSI0_VOP_SEL_SHIFT);
41*36602ebaSeric.gao@rock-chips.com 		break;
42*36602ebaSeric.gao@rock-chips.com 	case VOP_L:
43*36602ebaSeric.gao@rock-chips.com 		rk_clrsetreg(&grf->soc_con20, GRF_DSI0_VOP_SEL_MASK,
44*36602ebaSeric.gao@rock-chips.com 			     GRF_DSI0_VOP_SEL_L << GRF_DSI0_VOP_SEL_SHIFT);
45*36602ebaSeric.gao@rock-chips.com 		break;
46*36602ebaSeric.gao@rock-chips.com 	default:
47*36602ebaSeric.gao@rock-chips.com 		debug("%s: Invalid VOP id\n", __func__);
48*36602ebaSeric.gao@rock-chips.com 		return -EINVAL;
49*36602ebaSeric.gao@rock-chips.com 	}
50*36602ebaSeric.gao@rock-chips.com 
51*36602ebaSeric.gao@rock-chips.com 	return 0;
52*36602ebaSeric.gao@rock-chips.com }
53*36602ebaSeric.gao@rock-chips.com 
54*36602ebaSeric.gao@rock-chips.com /* Setup mipi dphy working mode */
rk_mipi_dphy_mode_set(struct udevice * dev)55*36602ebaSeric.gao@rock-chips.com static void rk_mipi_dphy_mode_set(struct udevice *dev)
56*36602ebaSeric.gao@rock-chips.com {
57*36602ebaSeric.gao@rock-chips.com 	struct rk_mipi_priv *priv = dev_get_priv(dev);
58*36602ebaSeric.gao@rock-chips.com 	struct rk3399_grf_regs *grf = priv->grf;
59*36602ebaSeric.gao@rock-chips.com 	int val;
60*36602ebaSeric.gao@rock-chips.com 
61*36602ebaSeric.gao@rock-chips.com 	/* Set Controller as TX mode */
62*36602ebaSeric.gao@rock-chips.com 	val = GRF_DPHY_TX0_RXMODE_DIS << GRF_DPHY_TX0_RXMODE_SHIFT;
63*36602ebaSeric.gao@rock-chips.com 	rk_clrsetreg(&grf->soc_con22, GRF_DPHY_TX0_RXMODE_MASK, val);
64*36602ebaSeric.gao@rock-chips.com 
65*36602ebaSeric.gao@rock-chips.com 	/* Exit tx stop mode */
66*36602ebaSeric.gao@rock-chips.com 	val |= GRF_DPHY_TX0_TXSTOPMODE_DIS << GRF_DPHY_TX0_TXSTOPMODE_SHIFT;
67*36602ebaSeric.gao@rock-chips.com 	rk_clrsetreg(&grf->soc_con22, GRF_DPHY_TX0_TXSTOPMODE_MASK, val);
68*36602ebaSeric.gao@rock-chips.com 
69*36602ebaSeric.gao@rock-chips.com 	/* Disable turnequest */
70*36602ebaSeric.gao@rock-chips.com 	val |= GRF_DPHY_TX0_TURNREQUEST_DIS << GRF_DPHY_TX0_TURNREQUEST_SHIFT;
71*36602ebaSeric.gao@rock-chips.com 	rk_clrsetreg(&grf->soc_con22, GRF_DPHY_TX0_TURNREQUEST_MASK, val);
72*36602ebaSeric.gao@rock-chips.com }
73*36602ebaSeric.gao@rock-chips.com 
74*36602ebaSeric.gao@rock-chips.com /*
75*36602ebaSeric.gao@rock-chips.com  * This function is called by rk_display_init() using rk_mipi_dsi_enable() and
76*36602ebaSeric.gao@rock-chips.com  * rk_mipi_phy_enable() to initialize mipi controller and dphy. If success,
77*36602ebaSeric.gao@rock-chips.com  * enable backlight.
78*36602ebaSeric.gao@rock-chips.com  */
rk_display_enable(struct udevice * dev,int panel_bpp,const struct display_timing * timing)79*36602ebaSeric.gao@rock-chips.com static int rk_display_enable(struct udevice *dev, int panel_bpp,
80*36602ebaSeric.gao@rock-chips.com 			  const struct display_timing *timing)
81*36602ebaSeric.gao@rock-chips.com {
82*36602ebaSeric.gao@rock-chips.com 	int ret;
83*36602ebaSeric.gao@rock-chips.com 	struct rk_mipi_priv *priv = dev_get_priv(dev);
84*36602ebaSeric.gao@rock-chips.com 
85*36602ebaSeric.gao@rock-chips.com 	/* Fill the mipi controller parameter */
86*36602ebaSeric.gao@rock-chips.com 	priv->ref_clk = 24 * MHz;
87*36602ebaSeric.gao@rock-chips.com 	priv->sys_clk = priv->ref_clk;
88*36602ebaSeric.gao@rock-chips.com 	priv->pix_clk = timing->pixelclock.typ;
89*36602ebaSeric.gao@rock-chips.com 	priv->phy_clk = priv->pix_clk * 6;
90*36602ebaSeric.gao@rock-chips.com 	priv->txbyte_clk = priv->phy_clk / 8;
91*36602ebaSeric.gao@rock-chips.com 	priv->txesc_clk = 20 * MHz;
92*36602ebaSeric.gao@rock-chips.com 
93*36602ebaSeric.gao@rock-chips.com 	/* Select vop port, big or little */
94*36602ebaSeric.gao@rock-chips.com 	rk_mipi_dsi_source_select(dev);
95*36602ebaSeric.gao@rock-chips.com 
96*36602ebaSeric.gao@rock-chips.com 	/* Set mipi dphy work mode */
97*36602ebaSeric.gao@rock-chips.com 	rk_mipi_dphy_mode_set(dev);
98*36602ebaSeric.gao@rock-chips.com 
99*36602ebaSeric.gao@rock-chips.com 	/* Config  and enable mipi dsi according to timing */
100*36602ebaSeric.gao@rock-chips.com 	ret = rk_mipi_dsi_enable(dev, timing);
101*36602ebaSeric.gao@rock-chips.com 	if (ret) {
102*36602ebaSeric.gao@rock-chips.com 		debug("%s: rk_mipi_dsi_enable() failed (err=%d)\n",
103*36602ebaSeric.gao@rock-chips.com 		      __func__, ret);
104*36602ebaSeric.gao@rock-chips.com 		return ret;
105*36602ebaSeric.gao@rock-chips.com 	}
106*36602ebaSeric.gao@rock-chips.com 
107*36602ebaSeric.gao@rock-chips.com 	/* Config and enable mipi phy */
108*36602ebaSeric.gao@rock-chips.com 	ret = rk_mipi_phy_enable(dev);
109*36602ebaSeric.gao@rock-chips.com 	if (ret) {
110*36602ebaSeric.gao@rock-chips.com 		debug("%s: rk_mipi_phy_enable() failed (err=%d)\n",
111*36602ebaSeric.gao@rock-chips.com 		      __func__, ret);
112*36602ebaSeric.gao@rock-chips.com 		return ret;
113*36602ebaSeric.gao@rock-chips.com 	}
114*36602ebaSeric.gao@rock-chips.com 
115*36602ebaSeric.gao@rock-chips.com 	/* Enable backlight */
116*36602ebaSeric.gao@rock-chips.com 	ret = panel_enable_backlight(priv->panel);
117*36602ebaSeric.gao@rock-chips.com 	if (ret) {
118*36602ebaSeric.gao@rock-chips.com 		debug("%s: panel_enable_backlight() failed (err=%d)\n",
119*36602ebaSeric.gao@rock-chips.com 		      __func__, ret);
120*36602ebaSeric.gao@rock-chips.com 		return ret;
121*36602ebaSeric.gao@rock-chips.com 	}
122*36602ebaSeric.gao@rock-chips.com 
123*36602ebaSeric.gao@rock-chips.com 	return 0;
124*36602ebaSeric.gao@rock-chips.com }
125*36602ebaSeric.gao@rock-chips.com 
rk_mipi_ofdata_to_platdata(struct udevice * dev)126*36602ebaSeric.gao@rock-chips.com static int rk_mipi_ofdata_to_platdata(struct udevice *dev)
127*36602ebaSeric.gao@rock-chips.com {
128*36602ebaSeric.gao@rock-chips.com 	struct rk_mipi_priv *priv = dev_get_priv(dev);
129*36602ebaSeric.gao@rock-chips.com 
130*36602ebaSeric.gao@rock-chips.com 	priv->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
131*36602ebaSeric.gao@rock-chips.com 	if (priv->grf <= 0) {
132*36602ebaSeric.gao@rock-chips.com 		debug("%s: Get syscon grf failed (ret=%p)\n",
133*36602ebaSeric.gao@rock-chips.com 		      __func__, priv->grf);
134*36602ebaSeric.gao@rock-chips.com 		return  -ENXIO;
135*36602ebaSeric.gao@rock-chips.com 	}
136*36602ebaSeric.gao@rock-chips.com 	priv->regs = dev_read_addr(dev);
137*36602ebaSeric.gao@rock-chips.com 	if (priv->regs == FDT_ADDR_T_NONE) {
138*36602ebaSeric.gao@rock-chips.com 		debug("%s: Get MIPI dsi address failed\n", __func__);
139*36602ebaSeric.gao@rock-chips.com 		return  -ENXIO;
140*36602ebaSeric.gao@rock-chips.com 	}
141*36602ebaSeric.gao@rock-chips.com 
142*36602ebaSeric.gao@rock-chips.com 	return 0;
143*36602ebaSeric.gao@rock-chips.com }
144*36602ebaSeric.gao@rock-chips.com 
145*36602ebaSeric.gao@rock-chips.com /*
146*36602ebaSeric.gao@rock-chips.com  * Probe function: check panel existence and readingit's timing. Then config
147*36602ebaSeric.gao@rock-chips.com  * mipi dsi controller and enable it according to the timing parameter.
148*36602ebaSeric.gao@rock-chips.com  */
rk_mipi_probe(struct udevice * dev)149*36602ebaSeric.gao@rock-chips.com static int rk_mipi_probe(struct udevice *dev)
150*36602ebaSeric.gao@rock-chips.com {
151*36602ebaSeric.gao@rock-chips.com 	int ret;
152*36602ebaSeric.gao@rock-chips.com 	struct rk_mipi_priv *priv = dev_get_priv(dev);
153*36602ebaSeric.gao@rock-chips.com 
154*36602ebaSeric.gao@rock-chips.com 	ret = uclass_get_device_by_phandle(UCLASS_PANEL, dev, "rockchip,panel",
155*36602ebaSeric.gao@rock-chips.com 					   &priv->panel);
156*36602ebaSeric.gao@rock-chips.com 	if (ret) {
157*36602ebaSeric.gao@rock-chips.com 		debug("%s: Can not find panel (err=%d)\n", __func__, ret);
158*36602ebaSeric.gao@rock-chips.com 		return ret;
159*36602ebaSeric.gao@rock-chips.com 	}
160*36602ebaSeric.gao@rock-chips.com 
161*36602ebaSeric.gao@rock-chips.com 	return 0;
162*36602ebaSeric.gao@rock-chips.com }
163*36602ebaSeric.gao@rock-chips.com 
164*36602ebaSeric.gao@rock-chips.com static const struct dm_display_ops rk_mipi_dsi_ops = {
165*36602ebaSeric.gao@rock-chips.com 	.read_timing = rk_mipi_read_timing,
166*36602ebaSeric.gao@rock-chips.com 	.enable = rk_display_enable,
167*36602ebaSeric.gao@rock-chips.com };
168*36602ebaSeric.gao@rock-chips.com 
169*36602ebaSeric.gao@rock-chips.com static const struct udevice_id rk_mipi_dsi_ids[] = {
170*36602ebaSeric.gao@rock-chips.com 	{ .compatible = "rockchip,rk3399_mipi_dsi" },
171*36602ebaSeric.gao@rock-chips.com 	{ }
172*36602ebaSeric.gao@rock-chips.com };
173*36602ebaSeric.gao@rock-chips.com 
174*36602ebaSeric.gao@rock-chips.com U_BOOT_DRIVER(rk_mipi_dsi) = {
175*36602ebaSeric.gao@rock-chips.com 	.name	= "rk_mipi_dsi",
176*36602ebaSeric.gao@rock-chips.com 	.id	= UCLASS_DISPLAY,
177*36602ebaSeric.gao@rock-chips.com 	.of_match = rk_mipi_dsi_ids,
178*36602ebaSeric.gao@rock-chips.com 	.ofdata_to_platdata = rk_mipi_ofdata_to_platdata,
179*36602ebaSeric.gao@rock-chips.com 	.probe	= rk_mipi_probe,
180*36602ebaSeric.gao@rock-chips.com 	.ops	= &rk_mipi_dsi_ops,
181*36602ebaSeric.gao@rock-chips.com 	.priv_auto_alloc_size   = sizeof(struct rk_mipi_priv),
182*36602ebaSeric.gao@rock-chips.com };
183