xref: /rk3399_rockchip-uboot/drivers/video/rockchip/rk3288_mipi.c (revision f680a91d5cf6e872003296ad5ed56aa3c2ed4e14)
1*f680a91dSeric.gao@rock-chips.com /*
2*f680a91dSeric.gao@rock-chips.com  * Copyright (c) 2017, Fuzhou Rockchip Electronics Co., Ltd
3*f680a91dSeric.gao@rock-chips.com  * Author: Eric Gao <eric.gao@rock-chips.com>
4*f680a91dSeric.gao@rock-chips.com  *
5*f680a91dSeric.gao@rock-chips.com  * SPDX-License-Identifier: GPL-2.0+
6*f680a91dSeric.gao@rock-chips.com  */
7*f680a91dSeric.gao@rock-chips.com 
8*f680a91dSeric.gao@rock-chips.com #include <common.h>
9*f680a91dSeric.gao@rock-chips.com #include <clk.h>
10*f680a91dSeric.gao@rock-chips.com #include <display.h>
11*f680a91dSeric.gao@rock-chips.com #include <dm.h>
12*f680a91dSeric.gao@rock-chips.com #include <fdtdec.h>
13*f680a91dSeric.gao@rock-chips.com #include <panel.h>
14*f680a91dSeric.gao@rock-chips.com #include <regmap.h>
15*f680a91dSeric.gao@rock-chips.com #include "rk_mipi.h"
16*f680a91dSeric.gao@rock-chips.com #include <syscon.h>
17*f680a91dSeric.gao@rock-chips.com #include <asm/gpio.h>
18*f680a91dSeric.gao@rock-chips.com #include <asm/hardware.h>
19*f680a91dSeric.gao@rock-chips.com #include <asm/io.h>
20*f680a91dSeric.gao@rock-chips.com #include <dm/uclass-internal.h>
21*f680a91dSeric.gao@rock-chips.com #include <linux/kernel.h>
22*f680a91dSeric.gao@rock-chips.com #include <asm/arch/clock.h>
23*f680a91dSeric.gao@rock-chips.com #include <asm/arch/cru_rk3288.h>
24*f680a91dSeric.gao@rock-chips.com #include <asm/arch/grf_rk3288.h>
25*f680a91dSeric.gao@rock-chips.com #include <asm/arch/rockchip_mipi_dsi.h>
26*f680a91dSeric.gao@rock-chips.com 
27*f680a91dSeric.gao@rock-chips.com DECLARE_GLOBAL_DATA_PTR;
28*f680a91dSeric.gao@rock-chips.com 
29*f680a91dSeric.gao@rock-chips.com #define MHz 1000000
30*f680a91dSeric.gao@rock-chips.com 
31*f680a91dSeric.gao@rock-chips.com /* Select mipi dsi source, big or little vop */
rk_mipi_dsi_source_select(struct udevice * dev)32*f680a91dSeric.gao@rock-chips.com static int rk_mipi_dsi_source_select(struct udevice *dev)
33*f680a91dSeric.gao@rock-chips.com {
34*f680a91dSeric.gao@rock-chips.com 	struct rk_mipi_priv *priv = dev_get_priv(dev);
35*f680a91dSeric.gao@rock-chips.com 	struct rk3288_grf *grf = priv->grf;
36*f680a91dSeric.gao@rock-chips.com 	struct display_plat *disp_uc_plat = dev_get_uclass_platdata(dev);
37*f680a91dSeric.gao@rock-chips.com 
38*f680a91dSeric.gao@rock-chips.com 	/* Select the video source */
39*f680a91dSeric.gao@rock-chips.com 	switch (disp_uc_plat->source_id) {
40*f680a91dSeric.gao@rock-chips.com 	case VOP_B:
41*f680a91dSeric.gao@rock-chips.com 		rk_clrsetreg(&grf->soc_con6, RK3288_DSI0_LCDC_SEL_MASK,
42*f680a91dSeric.gao@rock-chips.com 			     RK3288_DSI0_LCDC_SEL_BIG
43*f680a91dSeric.gao@rock-chips.com 			     << RK3288_DSI0_LCDC_SEL_SHIFT);
44*f680a91dSeric.gao@rock-chips.com 		break;
45*f680a91dSeric.gao@rock-chips.com 	case VOP_L:
46*f680a91dSeric.gao@rock-chips.com 		rk_clrsetreg(&grf->soc_con6, RK3288_DSI0_LCDC_SEL_MASK,
47*f680a91dSeric.gao@rock-chips.com 			     RK3288_DSI0_LCDC_SEL_LIT
48*f680a91dSeric.gao@rock-chips.com 			     << RK3288_DSI0_LCDC_SEL_SHIFT);
49*f680a91dSeric.gao@rock-chips.com 		break;
50*f680a91dSeric.gao@rock-chips.com 	default:
51*f680a91dSeric.gao@rock-chips.com 		debug("%s: Invalid VOP id\n", __func__);
52*f680a91dSeric.gao@rock-chips.com 		return -EINVAL;
53*f680a91dSeric.gao@rock-chips.com 	}
54*f680a91dSeric.gao@rock-chips.com 
55*f680a91dSeric.gao@rock-chips.com 	return 0;
56*f680a91dSeric.gao@rock-chips.com }
57*f680a91dSeric.gao@rock-chips.com 
58*f680a91dSeric.gao@rock-chips.com /* Setup mipi dphy working mode */
rk_mipi_dphy_mode_set(struct udevice * dev)59*f680a91dSeric.gao@rock-chips.com static void rk_mipi_dphy_mode_set(struct udevice *dev)
60*f680a91dSeric.gao@rock-chips.com {
61*f680a91dSeric.gao@rock-chips.com 	struct rk_mipi_priv *priv = dev_get_priv(dev);
62*f680a91dSeric.gao@rock-chips.com 	struct rk3288_grf *grf = priv->grf;
63*f680a91dSeric.gao@rock-chips.com 	int val;
64*f680a91dSeric.gao@rock-chips.com 
65*f680a91dSeric.gao@rock-chips.com 	/* Set Controller as TX mode */
66*f680a91dSeric.gao@rock-chips.com 	val = RK3288_DPHY_TX0_RXMODE_DIS << RK3288_DPHY_TX0_RXMODE_SHIFT;
67*f680a91dSeric.gao@rock-chips.com 	rk_clrsetreg(&grf->soc_con8, RK3288_DPHY_TX0_RXMODE_MASK, val);
68*f680a91dSeric.gao@rock-chips.com 
69*f680a91dSeric.gao@rock-chips.com 	/* Exit tx stop mode */
70*f680a91dSeric.gao@rock-chips.com 	val |= RK3288_DPHY_TX0_TXSTOPMODE_EN
71*f680a91dSeric.gao@rock-chips.com 			<< RK3288_DPHY_TX0_TXSTOPMODE_SHIFT;
72*f680a91dSeric.gao@rock-chips.com 	rk_clrsetreg(&grf->soc_con8,
73*f680a91dSeric.gao@rock-chips.com 		     RK3288_DPHY_TX0_TXSTOPMODE_MASK, val);
74*f680a91dSeric.gao@rock-chips.com 
75*f680a91dSeric.gao@rock-chips.com 	/* Disable turnequest */
76*f680a91dSeric.gao@rock-chips.com 	val |= RK3288_DPHY_TX0_TURNREQUEST_EN
77*f680a91dSeric.gao@rock-chips.com 		<< RK3288_DPHY_TX0_TURNREQUEST_SHIFT;
78*f680a91dSeric.gao@rock-chips.com 	rk_clrsetreg(&grf->soc_con8,
79*f680a91dSeric.gao@rock-chips.com 		     RK3288_DPHY_TX0_TURNREQUEST_MASK, val);
80*f680a91dSeric.gao@rock-chips.com }
81*f680a91dSeric.gao@rock-chips.com 
82*f680a91dSeric.gao@rock-chips.com /*
83*f680a91dSeric.gao@rock-chips.com  * This function is called by rk_display_init() using rk_mipi_dsi_enable() and
84*f680a91dSeric.gao@rock-chips.com  * rk_mipi_phy_enable() to initialize mipi controller and dphy. If success,
85*f680a91dSeric.gao@rock-chips.com  * enable backlight.
86*f680a91dSeric.gao@rock-chips.com  */
rk_mipi_enable(struct udevice * dev,int panel_bpp,const struct display_timing * timing)87*f680a91dSeric.gao@rock-chips.com static int rk_mipi_enable(struct udevice *dev, int panel_bpp,
88*f680a91dSeric.gao@rock-chips.com 			  const struct display_timing *timing)
89*f680a91dSeric.gao@rock-chips.com {
90*f680a91dSeric.gao@rock-chips.com 	int ret;
91*f680a91dSeric.gao@rock-chips.com 	struct rk_mipi_priv *priv = dev_get_priv(dev);
92*f680a91dSeric.gao@rock-chips.com 
93*f680a91dSeric.gao@rock-chips.com 	/* Fill the mipi controller parameter */
94*f680a91dSeric.gao@rock-chips.com 	priv->ref_clk = 24 * MHz;
95*f680a91dSeric.gao@rock-chips.com 	priv->sys_clk = priv->ref_clk;
96*f680a91dSeric.gao@rock-chips.com 	priv->pix_clk = timing->pixelclock.typ;
97*f680a91dSeric.gao@rock-chips.com 	priv->phy_clk = priv->pix_clk * 6;
98*f680a91dSeric.gao@rock-chips.com 	priv->txbyte_clk = priv->phy_clk / 8;
99*f680a91dSeric.gao@rock-chips.com 	priv->txesc_clk = 20 * MHz;
100*f680a91dSeric.gao@rock-chips.com 
101*f680a91dSeric.gao@rock-chips.com 	/* Select vop port, big or little */
102*f680a91dSeric.gao@rock-chips.com 	rk_mipi_dsi_source_select(dev);
103*f680a91dSeric.gao@rock-chips.com 
104*f680a91dSeric.gao@rock-chips.com 	/* Set mipi dphy work mode */
105*f680a91dSeric.gao@rock-chips.com 	rk_mipi_dphy_mode_set(dev);
106*f680a91dSeric.gao@rock-chips.com 
107*f680a91dSeric.gao@rock-chips.com 	/* Config  and enable mipi dsi according to timing */
108*f680a91dSeric.gao@rock-chips.com 	ret = rk_mipi_dsi_enable(dev, timing);
109*f680a91dSeric.gao@rock-chips.com 	if (ret) {
110*f680a91dSeric.gao@rock-chips.com 		debug("%s: rk_mipi_dsi_enable() failed (err=%d)\n",
111*f680a91dSeric.gao@rock-chips.com 		      __func__, ret);
112*f680a91dSeric.gao@rock-chips.com 		return ret;
113*f680a91dSeric.gao@rock-chips.com 	}
114*f680a91dSeric.gao@rock-chips.com 
115*f680a91dSeric.gao@rock-chips.com 	/* Config and enable mipi phy */
116*f680a91dSeric.gao@rock-chips.com 	ret = rk_mipi_phy_enable(dev);
117*f680a91dSeric.gao@rock-chips.com 	if (ret) {
118*f680a91dSeric.gao@rock-chips.com 		debug("%s: rk_mipi_phy_enable() failed (err=%d)\n",
119*f680a91dSeric.gao@rock-chips.com 		      __func__, ret);
120*f680a91dSeric.gao@rock-chips.com 		return ret;
121*f680a91dSeric.gao@rock-chips.com 	}
122*f680a91dSeric.gao@rock-chips.com 
123*f680a91dSeric.gao@rock-chips.com 	/* Enable backlight */
124*f680a91dSeric.gao@rock-chips.com 	ret = panel_enable_backlight(priv->panel);
125*f680a91dSeric.gao@rock-chips.com 	if (ret) {
126*f680a91dSeric.gao@rock-chips.com 		debug("%s: panel_enable_backlight() failed (err=%d)\n",
127*f680a91dSeric.gao@rock-chips.com 		      __func__, ret);
128*f680a91dSeric.gao@rock-chips.com 		return ret;
129*f680a91dSeric.gao@rock-chips.com 	}
130*f680a91dSeric.gao@rock-chips.com 
131*f680a91dSeric.gao@rock-chips.com 	return 0;
132*f680a91dSeric.gao@rock-chips.com }
133*f680a91dSeric.gao@rock-chips.com 
rk_mipi_ofdata_to_platdata(struct udevice * dev)134*f680a91dSeric.gao@rock-chips.com static int rk_mipi_ofdata_to_platdata(struct udevice *dev)
135*f680a91dSeric.gao@rock-chips.com {
136*f680a91dSeric.gao@rock-chips.com 	struct rk_mipi_priv *priv = dev_get_priv(dev);
137*f680a91dSeric.gao@rock-chips.com 
138*f680a91dSeric.gao@rock-chips.com 	priv->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
139*f680a91dSeric.gao@rock-chips.com 	if (IS_ERR(priv->grf)) {
140*f680a91dSeric.gao@rock-chips.com 		debug("%s: Get syscon grf failed (ret=%p)\n",
141*f680a91dSeric.gao@rock-chips.com 		      __func__, priv->grf);
142*f680a91dSeric.gao@rock-chips.com 		return  -ENXIO;
143*f680a91dSeric.gao@rock-chips.com 	}
144*f680a91dSeric.gao@rock-chips.com 	priv->regs = dev_read_addr(dev);
145*f680a91dSeric.gao@rock-chips.com 	if (priv->regs == FDT_ADDR_T_NONE) {
146*f680a91dSeric.gao@rock-chips.com 		debug("%s: Get MIPI dsi address failed (ret=%lu)\n", __func__,
147*f680a91dSeric.gao@rock-chips.com 		      priv->regs);
148*f680a91dSeric.gao@rock-chips.com 		return  -ENXIO;
149*f680a91dSeric.gao@rock-chips.com 	}
150*f680a91dSeric.gao@rock-chips.com 
151*f680a91dSeric.gao@rock-chips.com 	return 0;
152*f680a91dSeric.gao@rock-chips.com }
153*f680a91dSeric.gao@rock-chips.com 
154*f680a91dSeric.gao@rock-chips.com /*
155*f680a91dSeric.gao@rock-chips.com  * Probe function: check panel existence and readingit's timing. Then config
156*f680a91dSeric.gao@rock-chips.com  * mipi dsi controller and enable it according to the timing parameter.
157*f680a91dSeric.gao@rock-chips.com  */
rk_mipi_probe(struct udevice * dev)158*f680a91dSeric.gao@rock-chips.com static int rk_mipi_probe(struct udevice *dev)
159*f680a91dSeric.gao@rock-chips.com {
160*f680a91dSeric.gao@rock-chips.com 	int ret;
161*f680a91dSeric.gao@rock-chips.com 	struct rk_mipi_priv *priv = dev_get_priv(dev);
162*f680a91dSeric.gao@rock-chips.com 
163*f680a91dSeric.gao@rock-chips.com 	ret = uclass_get_device_by_phandle(UCLASS_PANEL, dev, "rockchip,panel",
164*f680a91dSeric.gao@rock-chips.com 					   &priv->panel);
165*f680a91dSeric.gao@rock-chips.com 	if (ret) {
166*f680a91dSeric.gao@rock-chips.com 		debug("%s: Can not find panel (err=%d)\n", __func__, ret);
167*f680a91dSeric.gao@rock-chips.com 		return ret;
168*f680a91dSeric.gao@rock-chips.com 	}
169*f680a91dSeric.gao@rock-chips.com 
170*f680a91dSeric.gao@rock-chips.com 	return 0;
171*f680a91dSeric.gao@rock-chips.com }
172*f680a91dSeric.gao@rock-chips.com 
173*f680a91dSeric.gao@rock-chips.com static const struct dm_display_ops rk_mipi_dsi_ops = {
174*f680a91dSeric.gao@rock-chips.com 	.read_timing = rk_mipi_read_timing,
175*f680a91dSeric.gao@rock-chips.com 	.enable = rk_mipi_enable,
176*f680a91dSeric.gao@rock-chips.com };
177*f680a91dSeric.gao@rock-chips.com 
178*f680a91dSeric.gao@rock-chips.com static const struct udevice_id rk_mipi_dsi_ids[] = {
179*f680a91dSeric.gao@rock-chips.com 	{ .compatible = "rockchip,rk3288_mipi_dsi" },
180*f680a91dSeric.gao@rock-chips.com 	{ }
181*f680a91dSeric.gao@rock-chips.com };
182*f680a91dSeric.gao@rock-chips.com 
183*f680a91dSeric.gao@rock-chips.com U_BOOT_DRIVER(rk_mipi_dsi) = {
184*f680a91dSeric.gao@rock-chips.com 	.name	= "rk_mipi_dsi",
185*f680a91dSeric.gao@rock-chips.com 	.id	= UCLASS_DISPLAY,
186*f680a91dSeric.gao@rock-chips.com 	.of_match = rk_mipi_dsi_ids,
187*f680a91dSeric.gao@rock-chips.com 	.ofdata_to_platdata = rk_mipi_ofdata_to_platdata,
188*f680a91dSeric.gao@rock-chips.com 	.probe	= rk_mipi_probe,
189*f680a91dSeric.gao@rock-chips.com 	.ops	= &rk_mipi_dsi_ops,
190*f680a91dSeric.gao@rock-chips.com 	.priv_auto_alloc_size   = sizeof(struct rk_mipi_priv),
191*f680a91dSeric.gao@rock-chips.com };
192