10c99f6abSGuennadi Liakhovetski /* 20c99f6abSGuennadi Liakhovetski * Copyright (C) 2009 30c99f6abSGuennadi Liakhovetski * Guennadi Liakhovetski, DENX Software Engineering, <lg@denx.de> 40c99f6abSGuennadi Liakhovetski * 50c99f6abSGuennadi Liakhovetski * See file CREDITS for list of people who contributed to this 60c99f6abSGuennadi Liakhovetski * project. 70c99f6abSGuennadi Liakhovetski * 80c99f6abSGuennadi Liakhovetski * This program is free software; you can redistribute it and/or 90c99f6abSGuennadi Liakhovetski * modify it under the terms of the GNU General Public License as 100c99f6abSGuennadi Liakhovetski * published by the Free Software Foundation; either version 2 of 110c99f6abSGuennadi Liakhovetski * the License, or (at your option) any later version. 120c99f6abSGuennadi Liakhovetski * 130c99f6abSGuennadi Liakhovetski * This program is distributed in the hope that it will be useful, 140c99f6abSGuennadi Liakhovetski * but WITHOUT ANY WARRANTY; without even the implied warranty of 150c99f6abSGuennadi Liakhovetski * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 160c99f6abSGuennadi Liakhovetski * GNU General Public License for more details. 170c99f6abSGuennadi Liakhovetski * 180c99f6abSGuennadi Liakhovetski * You should have received a copy of the GNU General Public License 190c99f6abSGuennadi Liakhovetski * along with this program; if not, write to the Free Software 200c99f6abSGuennadi Liakhovetski * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 210c99f6abSGuennadi Liakhovetski * MA 02111-1307 USA 220c99f6abSGuennadi Liakhovetski */ 230c99f6abSGuennadi Liakhovetski #include <common.h> 240c99f6abSGuennadi Liakhovetski #include <lcd.h> 250c99f6abSGuennadi Liakhovetski #include <asm/arch/mx31.h> 260c99f6abSGuennadi Liakhovetski #include <asm/arch/mx31-regs.h> 270c99f6abSGuennadi Liakhovetski #include <asm/errno.h> 280c99f6abSGuennadi Liakhovetski 290c99f6abSGuennadi Liakhovetski DECLARE_GLOBAL_DATA_PTR; 300c99f6abSGuennadi Liakhovetski 310c99f6abSGuennadi Liakhovetski void *lcd_base; /* Start of framebuffer memory */ 320c99f6abSGuennadi Liakhovetski void *lcd_console_address; /* Start of console buffer */ 330c99f6abSGuennadi Liakhovetski 340c99f6abSGuennadi Liakhovetski int lcd_line_length; 350c99f6abSGuennadi Liakhovetski int lcd_color_fg; 360c99f6abSGuennadi Liakhovetski int lcd_color_bg; 370c99f6abSGuennadi Liakhovetski 380c99f6abSGuennadi Liakhovetski short console_col; 390c99f6abSGuennadi Liakhovetski short console_row; 400c99f6abSGuennadi Liakhovetski 410c99f6abSGuennadi Liakhovetski void lcd_initcolregs(void) 420c99f6abSGuennadi Liakhovetski { 430c99f6abSGuennadi Liakhovetski } 440c99f6abSGuennadi Liakhovetski 450c99f6abSGuennadi Liakhovetski void lcd_setcolreg(ushort regno, ushort red, ushort green, ushort blue) 460c99f6abSGuennadi Liakhovetski { 470c99f6abSGuennadi Liakhovetski } 480c99f6abSGuennadi Liakhovetski 490c99f6abSGuennadi Liakhovetski void lcd_disable(void) 500c99f6abSGuennadi Liakhovetski { 510c99f6abSGuennadi Liakhovetski } 520c99f6abSGuennadi Liakhovetski 530c99f6abSGuennadi Liakhovetski void lcd_panel_disable(void) 540c99f6abSGuennadi Liakhovetski { 550c99f6abSGuennadi Liakhovetski } 560c99f6abSGuennadi Liakhovetski 570c99f6abSGuennadi Liakhovetski #define msleep(a) udelay(a * 1000) 580c99f6abSGuennadi Liakhovetski 59*7c8cf0d0SStefano Babic #ifndef CONFIG_DISPLAY_VBEST_VGG322403 600c99f6abSGuennadi Liakhovetski #define XRES 240 610c99f6abSGuennadi Liakhovetski #define YRES 320 620c99f6abSGuennadi Liakhovetski #define PANEL_TYPE IPU_PANEL_TFT 630c99f6abSGuennadi Liakhovetski #define PIXEL_CLK 185925 640c99f6abSGuennadi Liakhovetski #define PIXEL_FMT IPU_PIX_FMT_RGB666 650c99f6abSGuennadi Liakhovetski #define H_START_WIDTH 9 /* left_margin */ 660c99f6abSGuennadi Liakhovetski #define H_SYNC_WIDTH 1 /* hsync_len */ 670c99f6abSGuennadi Liakhovetski #define H_END_WIDTH (16 + 1) /* right_margin + hsync_len */ 680c99f6abSGuennadi Liakhovetski #define V_START_WIDTH 7 /* upper_margin */ 690c99f6abSGuennadi Liakhovetski #define V_SYNC_WIDTH 1 /* vsync_len */ 700c99f6abSGuennadi Liakhovetski #define V_END_WIDTH (9 + 1) /* lower_margin + vsync_len */ 710c99f6abSGuennadi Liakhovetski #define SIG_POL (DI_D3_DRDY_SHARP_POL | DI_D3_CLK_POL) 720c99f6abSGuennadi Liakhovetski #define IF_CONF 0 730c99f6abSGuennadi Liakhovetski #define IF_CLK_DIV 0x175 74*7c8cf0d0SStefano Babic #else /* Display Vbest VGG322403 */ 75*7c8cf0d0SStefano Babic #define XRES 320 76*7c8cf0d0SStefano Babic #define YRES 240 77*7c8cf0d0SStefano Babic #define PANEL_TYPE IPU_PANEL_TFT 78*7c8cf0d0SStefano Babic #define PIXEL_CLK 156000 79*7c8cf0d0SStefano Babic #define PIXEL_FMT IPU_PIX_FMT_RGB666 80*7c8cf0d0SStefano Babic #define H_START_WIDTH 20 /* left_margin */ 81*7c8cf0d0SStefano Babic #define H_SYNC_WIDTH 30 /* hsync_len */ 82*7c8cf0d0SStefano Babic #define H_END_WIDTH (38 + 30) /* right_margin + hsync_len */ 83*7c8cf0d0SStefano Babic #define V_START_WIDTH 7 /* upper_margin */ 84*7c8cf0d0SStefano Babic #define V_SYNC_WIDTH 3 /* vsync_len */ 85*7c8cf0d0SStefano Babic #define V_END_WIDTH (26 + 3) /* lower_margin + vsync_len */ 86*7c8cf0d0SStefano Babic #define SIG_POL (DI_D3_DRDY_SHARP_POL | DI_D3_CLK_POL) 87*7c8cf0d0SStefano Babic #define IF_CONF 0 88*7c8cf0d0SStefano Babic #define IF_CLK_DIV 0x175 89*7c8cf0d0SStefano Babic #endif 900c99f6abSGuennadi Liakhovetski 910c99f6abSGuennadi Liakhovetski #define LCD_COLOR_IPU LCD_COLOR16 920c99f6abSGuennadi Liakhovetski 930c99f6abSGuennadi Liakhovetski static ushort colormap[256]; 940c99f6abSGuennadi Liakhovetski 950c99f6abSGuennadi Liakhovetski vidinfo_t panel_info = { 960c99f6abSGuennadi Liakhovetski .vl_col = XRES, 970c99f6abSGuennadi Liakhovetski .vl_row = YRES, 980c99f6abSGuennadi Liakhovetski .vl_bpix = LCD_COLOR_IPU, 990c99f6abSGuennadi Liakhovetski .cmap = colormap, 1000c99f6abSGuennadi Liakhovetski }; 1010c99f6abSGuennadi Liakhovetski 1020c99f6abSGuennadi Liakhovetski #define BIT_PER_PIXEL NBITS(LCD_COLOR_IPU) 1030c99f6abSGuennadi Liakhovetski 1040c99f6abSGuennadi Liakhovetski /* IPU DMA Controller channel definitions. */ 1050c99f6abSGuennadi Liakhovetski enum ipu_channel { 1060c99f6abSGuennadi Liakhovetski IDMAC_IC_0 = 0, /* IC (encoding task) to memory */ 1070c99f6abSGuennadi Liakhovetski IDMAC_IC_1 = 1, /* IC (viewfinder task) to memory */ 1080c99f6abSGuennadi Liakhovetski IDMAC_ADC_0 = 1, 1090c99f6abSGuennadi Liakhovetski IDMAC_IC_2 = 2, 1100c99f6abSGuennadi Liakhovetski IDMAC_ADC_1 = 2, 1110c99f6abSGuennadi Liakhovetski IDMAC_IC_3 = 3, 1120c99f6abSGuennadi Liakhovetski IDMAC_IC_4 = 4, 1130c99f6abSGuennadi Liakhovetski IDMAC_IC_5 = 5, 1140c99f6abSGuennadi Liakhovetski IDMAC_IC_6 = 6, 1150c99f6abSGuennadi Liakhovetski IDMAC_IC_7 = 7, /* IC (sensor data) to memory */ 1160c99f6abSGuennadi Liakhovetski IDMAC_IC_8 = 8, 1170c99f6abSGuennadi Liakhovetski IDMAC_IC_9 = 9, 1180c99f6abSGuennadi Liakhovetski IDMAC_IC_10 = 10, 1190c99f6abSGuennadi Liakhovetski IDMAC_IC_11 = 11, 1200c99f6abSGuennadi Liakhovetski IDMAC_IC_12 = 12, 1210c99f6abSGuennadi Liakhovetski IDMAC_IC_13 = 13, 1220c99f6abSGuennadi Liakhovetski IDMAC_SDC_0 = 14, /* Background synchronous display data */ 1230c99f6abSGuennadi Liakhovetski IDMAC_SDC_1 = 15, /* Foreground data (overlay) */ 1240c99f6abSGuennadi Liakhovetski IDMAC_SDC_2 = 16, 1250c99f6abSGuennadi Liakhovetski IDMAC_SDC_3 = 17, 1260c99f6abSGuennadi Liakhovetski IDMAC_ADC_2 = 18, 1270c99f6abSGuennadi Liakhovetski IDMAC_ADC_3 = 19, 1280c99f6abSGuennadi Liakhovetski IDMAC_ADC_4 = 20, 1290c99f6abSGuennadi Liakhovetski IDMAC_ADC_5 = 21, 1300c99f6abSGuennadi Liakhovetski IDMAC_ADC_6 = 22, 1310c99f6abSGuennadi Liakhovetski IDMAC_ADC_7 = 23, 1320c99f6abSGuennadi Liakhovetski IDMAC_PF_0 = 24, 1330c99f6abSGuennadi Liakhovetski IDMAC_PF_1 = 25, 1340c99f6abSGuennadi Liakhovetski IDMAC_PF_2 = 26, 1350c99f6abSGuennadi Liakhovetski IDMAC_PF_3 = 27, 1360c99f6abSGuennadi Liakhovetski IDMAC_PF_4 = 28, 1370c99f6abSGuennadi Liakhovetski IDMAC_PF_5 = 29, 1380c99f6abSGuennadi Liakhovetski IDMAC_PF_6 = 30, 1390c99f6abSGuennadi Liakhovetski IDMAC_PF_7 = 31, 1400c99f6abSGuennadi Liakhovetski }; 1410c99f6abSGuennadi Liakhovetski 1420c99f6abSGuennadi Liakhovetski /* More formats can be copied from the Linux driver if needed */ 1430c99f6abSGuennadi Liakhovetski enum pixel_fmt { 1440c99f6abSGuennadi Liakhovetski /* 2 bytes */ 1450c99f6abSGuennadi Liakhovetski IPU_PIX_FMT_RGB565, 1460c99f6abSGuennadi Liakhovetski IPU_PIX_FMT_RGB666, 1470c99f6abSGuennadi Liakhovetski IPU_PIX_FMT_BGR666, 1480c99f6abSGuennadi Liakhovetski /* 3 bytes */ 1490c99f6abSGuennadi Liakhovetski IPU_PIX_FMT_RGB24, 1500c99f6abSGuennadi Liakhovetski }; 1510c99f6abSGuennadi Liakhovetski 1520c99f6abSGuennadi Liakhovetski struct pixel_fmt_cfg { 1530c99f6abSGuennadi Liakhovetski u32 b0; 1540c99f6abSGuennadi Liakhovetski u32 b1; 1550c99f6abSGuennadi Liakhovetski u32 b2; 1560c99f6abSGuennadi Liakhovetski u32 acc; 1570c99f6abSGuennadi Liakhovetski }; 1580c99f6abSGuennadi Liakhovetski 1590c99f6abSGuennadi Liakhovetski static struct pixel_fmt_cfg fmt_cfg[] = { 1600c99f6abSGuennadi Liakhovetski [IPU_PIX_FMT_RGB24] = { 1610c99f6abSGuennadi Liakhovetski 0x1600AAAA, 0x00E05555, 0x00070000, 3, 1620c99f6abSGuennadi Liakhovetski }, 1630c99f6abSGuennadi Liakhovetski [IPU_PIX_FMT_RGB666] = { 1640c99f6abSGuennadi Liakhovetski 0x0005000F, 0x000B000F, 0x0011000F, 1, 1650c99f6abSGuennadi Liakhovetski }, 1660c99f6abSGuennadi Liakhovetski [IPU_PIX_FMT_BGR666] = { 1670c99f6abSGuennadi Liakhovetski 0x0011000F, 0x000B000F, 0x0005000F, 1, 1680c99f6abSGuennadi Liakhovetski }, 1690c99f6abSGuennadi Liakhovetski [IPU_PIX_FMT_RGB565] = { 1700c99f6abSGuennadi Liakhovetski 0x0004003F, 0x000A000F, 0x000F003F, 1, 1710c99f6abSGuennadi Liakhovetski } 1720c99f6abSGuennadi Liakhovetski }; 1730c99f6abSGuennadi Liakhovetski 1740c99f6abSGuennadi Liakhovetski enum ipu_panel { 1750c99f6abSGuennadi Liakhovetski IPU_PANEL_SHARP_TFT, 1760c99f6abSGuennadi Liakhovetski IPU_PANEL_TFT, 1770c99f6abSGuennadi Liakhovetski }; 1780c99f6abSGuennadi Liakhovetski 1790c99f6abSGuennadi Liakhovetski /* IPU Common registers */ 1800c99f6abSGuennadi Liakhovetski /* IPU_CONF and its bits already defined in mx31-regs.h */ 1810c99f6abSGuennadi Liakhovetski #define IPU_CHA_BUF0_RDY (0x04 + IPU_BASE) 1820c99f6abSGuennadi Liakhovetski #define IPU_CHA_BUF1_RDY (0x08 + IPU_BASE) 1830c99f6abSGuennadi Liakhovetski #define IPU_CHA_DB_MODE_SEL (0x0C + IPU_BASE) 1840c99f6abSGuennadi Liakhovetski #define IPU_CHA_CUR_BUF (0x10 + IPU_BASE) 1850c99f6abSGuennadi Liakhovetski #define IPU_FS_PROC_FLOW (0x14 + IPU_BASE) 1860c99f6abSGuennadi Liakhovetski #define IPU_FS_DISP_FLOW (0x18 + IPU_BASE) 1870c99f6abSGuennadi Liakhovetski #define IPU_TASKS_STAT (0x1C + IPU_BASE) 1880c99f6abSGuennadi Liakhovetski #define IPU_IMA_ADDR (0x20 + IPU_BASE) 1890c99f6abSGuennadi Liakhovetski #define IPU_IMA_DATA (0x24 + IPU_BASE) 1900c99f6abSGuennadi Liakhovetski #define IPU_INT_CTRL_1 (0x28 + IPU_BASE) 1910c99f6abSGuennadi Liakhovetski #define IPU_INT_CTRL_2 (0x2C + IPU_BASE) 1920c99f6abSGuennadi Liakhovetski #define IPU_INT_CTRL_3 (0x30 + IPU_BASE) 1930c99f6abSGuennadi Liakhovetski #define IPU_INT_CTRL_4 (0x34 + IPU_BASE) 1940c99f6abSGuennadi Liakhovetski #define IPU_INT_CTRL_5 (0x38 + IPU_BASE) 1950c99f6abSGuennadi Liakhovetski #define IPU_INT_STAT_1 (0x3C + IPU_BASE) 1960c99f6abSGuennadi Liakhovetski #define IPU_INT_STAT_2 (0x40 + IPU_BASE) 1970c99f6abSGuennadi Liakhovetski #define IPU_INT_STAT_3 (0x44 + IPU_BASE) 1980c99f6abSGuennadi Liakhovetski #define IPU_INT_STAT_4 (0x48 + IPU_BASE) 1990c99f6abSGuennadi Liakhovetski #define IPU_INT_STAT_5 (0x4C + IPU_BASE) 2000c99f6abSGuennadi Liakhovetski #define IPU_BRK_CTRL_1 (0x50 + IPU_BASE) 2010c99f6abSGuennadi Liakhovetski #define IPU_BRK_CTRL_2 (0x54 + IPU_BASE) 2020c99f6abSGuennadi Liakhovetski #define IPU_BRK_STAT (0x58 + IPU_BASE) 2030c99f6abSGuennadi Liakhovetski #define IPU_DIAGB_CTRL (0x5C + IPU_BASE) 2040c99f6abSGuennadi Liakhovetski 2050c99f6abSGuennadi Liakhovetski /* Image Converter Registers */ 2060c99f6abSGuennadi Liakhovetski #define IC_CONF (0x88 + IPU_BASE) 2070c99f6abSGuennadi Liakhovetski #define IC_PRP_ENC_RSC (0x8C + IPU_BASE) 2080c99f6abSGuennadi Liakhovetski #define IC_PRP_VF_RSC (0x90 + IPU_BASE) 2090c99f6abSGuennadi Liakhovetski #define IC_PP_RSC (0x94 + IPU_BASE) 2100c99f6abSGuennadi Liakhovetski #define IC_CMBP_1 (0x98 + IPU_BASE) 2110c99f6abSGuennadi Liakhovetski #define IC_CMBP_2 (0x9C + IPU_BASE) 2120c99f6abSGuennadi Liakhovetski #define PF_CONF (0xA0 + IPU_BASE) 2130c99f6abSGuennadi Liakhovetski #define IDMAC_CONF (0xA4 + IPU_BASE) 2140c99f6abSGuennadi Liakhovetski #define IDMAC_CHA_EN (0xA8 + IPU_BASE) 2150c99f6abSGuennadi Liakhovetski #define IDMAC_CHA_PRI (0xAC + IPU_BASE) 2160c99f6abSGuennadi Liakhovetski #define IDMAC_CHA_BUSY (0xB0 + IPU_BASE) 2170c99f6abSGuennadi Liakhovetski 2180c99f6abSGuennadi Liakhovetski /* Image Converter Register bits */ 2190c99f6abSGuennadi Liakhovetski #define IC_CONF_PRPENC_EN 0x00000001 2200c99f6abSGuennadi Liakhovetski #define IC_CONF_PRPENC_CSC1 0x00000002 2210c99f6abSGuennadi Liakhovetski #define IC_CONF_PRPENC_ROT_EN 0x00000004 2220c99f6abSGuennadi Liakhovetski #define IC_CONF_PRPVF_EN 0x00000100 2230c99f6abSGuennadi Liakhovetski #define IC_CONF_PRPVF_CSC1 0x00000200 2240c99f6abSGuennadi Liakhovetski #define IC_CONF_PRPVF_CSC2 0x00000400 2250c99f6abSGuennadi Liakhovetski #define IC_CONF_PRPVF_CMB 0x00000800 2260c99f6abSGuennadi Liakhovetski #define IC_CONF_PRPVF_ROT_EN 0x00001000 2270c99f6abSGuennadi Liakhovetski #define IC_CONF_PP_EN 0x00010000 2280c99f6abSGuennadi Liakhovetski #define IC_CONF_PP_CSC1 0x00020000 2290c99f6abSGuennadi Liakhovetski #define IC_CONF_PP_CSC2 0x00040000 2300c99f6abSGuennadi Liakhovetski #define IC_CONF_PP_CMB 0x00080000 2310c99f6abSGuennadi Liakhovetski #define IC_CONF_PP_ROT_EN 0x00100000 2320c99f6abSGuennadi Liakhovetski #define IC_CONF_IC_GLB_LOC_A 0x10000000 2330c99f6abSGuennadi Liakhovetski #define IC_CONF_KEY_COLOR_EN 0x20000000 2340c99f6abSGuennadi Liakhovetski #define IC_CONF_RWS_EN 0x40000000 2350c99f6abSGuennadi Liakhovetski #define IC_CONF_CSI_MEM_WR_EN 0x80000000 2360c99f6abSGuennadi Liakhovetski 2370c99f6abSGuennadi Liakhovetski /* SDC Registers */ 2380c99f6abSGuennadi Liakhovetski #define SDC_COM_CONF (0xB4 + IPU_BASE) 2390c99f6abSGuennadi Liakhovetski #define SDC_GW_CTRL (0xB8 + IPU_BASE) 2400c99f6abSGuennadi Liakhovetski #define SDC_FG_POS (0xBC + IPU_BASE) 2410c99f6abSGuennadi Liakhovetski #define SDC_BG_POS (0xC0 + IPU_BASE) 2420c99f6abSGuennadi Liakhovetski #define SDC_CUR_POS (0xC4 + IPU_BASE) 2430c99f6abSGuennadi Liakhovetski #define SDC_PWM_CTRL (0xC8 + IPU_BASE) 2440c99f6abSGuennadi Liakhovetski #define SDC_CUR_MAP (0xCC + IPU_BASE) 2450c99f6abSGuennadi Liakhovetski #define SDC_HOR_CONF (0xD0 + IPU_BASE) 2460c99f6abSGuennadi Liakhovetski #define SDC_VER_CONF (0xD4 + IPU_BASE) 2470c99f6abSGuennadi Liakhovetski #define SDC_SHARP_CONF_1 (0xD8 + IPU_BASE) 2480c99f6abSGuennadi Liakhovetski #define SDC_SHARP_CONF_2 (0xDC + IPU_BASE) 2490c99f6abSGuennadi Liakhovetski 2500c99f6abSGuennadi Liakhovetski /* Register bits */ 2510c99f6abSGuennadi Liakhovetski #define SDC_COM_TFT_COLOR 0x00000001UL 2520c99f6abSGuennadi Liakhovetski #define SDC_COM_FG_EN 0x00000010UL 2530c99f6abSGuennadi Liakhovetski #define SDC_COM_GWSEL 0x00000020UL 2540c99f6abSGuennadi Liakhovetski #define SDC_COM_GLB_A 0x00000040UL 2550c99f6abSGuennadi Liakhovetski #define SDC_COM_KEY_COLOR_G 0x00000080UL 2560c99f6abSGuennadi Liakhovetski #define SDC_COM_BG_EN 0x00000200UL 2570c99f6abSGuennadi Liakhovetski #define SDC_COM_SHARP 0x00001000UL 2580c99f6abSGuennadi Liakhovetski 2590c99f6abSGuennadi Liakhovetski #define SDC_V_SYNC_WIDTH_L 0x00000001UL 2600c99f6abSGuennadi Liakhovetski 2610c99f6abSGuennadi Liakhovetski /* Display Interface registers */ 2620c99f6abSGuennadi Liakhovetski #define DI_DISP_IF_CONF (0x0124 + IPU_BASE) 2630c99f6abSGuennadi Liakhovetski #define DI_DISP_SIG_POL (0x0128 + IPU_BASE) 2640c99f6abSGuennadi Liakhovetski #define DI_SER_DISP1_CONF (0x012C + IPU_BASE) 2650c99f6abSGuennadi Liakhovetski #define DI_SER_DISP2_CONF (0x0130 + IPU_BASE) 2660c99f6abSGuennadi Liakhovetski #define DI_HSP_CLK_PER (0x0134 + IPU_BASE) 2670c99f6abSGuennadi Liakhovetski #define DI_DISP0_TIME_CONF_1 (0x0138 + IPU_BASE) 2680c99f6abSGuennadi Liakhovetski #define DI_DISP0_TIME_CONF_2 (0x013C + IPU_BASE) 2690c99f6abSGuennadi Liakhovetski #define DI_DISP0_TIME_CONF_3 (0x0140 + IPU_BASE) 2700c99f6abSGuennadi Liakhovetski #define DI_DISP1_TIME_CONF_1 (0x0144 + IPU_BASE) 2710c99f6abSGuennadi Liakhovetski #define DI_DISP1_TIME_CONF_2 (0x0148 + IPU_BASE) 2720c99f6abSGuennadi Liakhovetski #define DI_DISP1_TIME_CONF_3 (0x014C + IPU_BASE) 2730c99f6abSGuennadi Liakhovetski #define DI_DISP2_TIME_CONF_1 (0x0150 + IPU_BASE) 2740c99f6abSGuennadi Liakhovetski #define DI_DISP2_TIME_CONF_2 (0x0154 + IPU_BASE) 2750c99f6abSGuennadi Liakhovetski #define DI_DISP2_TIME_CONF_3 (0x0158 + IPU_BASE) 2760c99f6abSGuennadi Liakhovetski #define DI_DISP3_TIME_CONF (0x015C + IPU_BASE) 2770c99f6abSGuennadi Liakhovetski #define DI_DISP0_DB0_MAP (0x0160 + IPU_BASE) 2780c99f6abSGuennadi Liakhovetski #define DI_DISP0_DB1_MAP (0x0164 + IPU_BASE) 2790c99f6abSGuennadi Liakhovetski #define DI_DISP0_DB2_MAP (0x0168 + IPU_BASE) 2800c99f6abSGuennadi Liakhovetski #define DI_DISP0_CB0_MAP (0x016C + IPU_BASE) 2810c99f6abSGuennadi Liakhovetski #define DI_DISP0_CB1_MAP (0x0170 + IPU_BASE) 2820c99f6abSGuennadi Liakhovetski #define DI_DISP0_CB2_MAP (0x0174 + IPU_BASE) 2830c99f6abSGuennadi Liakhovetski #define DI_DISP1_DB0_MAP (0x0178 + IPU_BASE) 2840c99f6abSGuennadi Liakhovetski #define DI_DISP1_DB1_MAP (0x017C + IPU_BASE) 2850c99f6abSGuennadi Liakhovetski #define DI_DISP1_DB2_MAP (0x0180 + IPU_BASE) 2860c99f6abSGuennadi Liakhovetski #define DI_DISP1_CB0_MAP (0x0184 + IPU_BASE) 2870c99f6abSGuennadi Liakhovetski #define DI_DISP1_CB1_MAP (0x0188 + IPU_BASE) 2880c99f6abSGuennadi Liakhovetski #define DI_DISP1_CB2_MAP (0x018C + IPU_BASE) 2890c99f6abSGuennadi Liakhovetski #define DI_DISP2_DB0_MAP (0x0190 + IPU_BASE) 2900c99f6abSGuennadi Liakhovetski #define DI_DISP2_DB1_MAP (0x0194 + IPU_BASE) 2910c99f6abSGuennadi Liakhovetski #define DI_DISP2_DB2_MAP (0x0198 + IPU_BASE) 2920c99f6abSGuennadi Liakhovetski #define DI_DISP2_CB0_MAP (0x019C + IPU_BASE) 2930c99f6abSGuennadi Liakhovetski #define DI_DISP2_CB1_MAP (0x01A0 + IPU_BASE) 2940c99f6abSGuennadi Liakhovetski #define DI_DISP2_CB2_MAP (0x01A4 + IPU_BASE) 2950c99f6abSGuennadi Liakhovetski #define DI_DISP3_B0_MAP (0x01A8 + IPU_BASE) 2960c99f6abSGuennadi Liakhovetski #define DI_DISP3_B1_MAP (0x01AC + IPU_BASE) 2970c99f6abSGuennadi Liakhovetski #define DI_DISP3_B2_MAP (0x01B0 + IPU_BASE) 2980c99f6abSGuennadi Liakhovetski #define DI_DISP_ACC_CC (0x01B4 + IPU_BASE) 2990c99f6abSGuennadi Liakhovetski #define DI_DISP_LLA_CONF (0x01B8 + IPU_BASE) 3000c99f6abSGuennadi Liakhovetski #define DI_DISP_LLA_DATA (0x01BC + IPU_BASE) 3010c99f6abSGuennadi Liakhovetski 3020c99f6abSGuennadi Liakhovetski /* DI_DISP_SIG_POL bits */ 3030c99f6abSGuennadi Liakhovetski #define DI_D3_VSYNC_POL (1 << 28) 3040c99f6abSGuennadi Liakhovetski #define DI_D3_HSYNC_POL (1 << 27) 3050c99f6abSGuennadi Liakhovetski #define DI_D3_DRDY_SHARP_POL (1 << 26) 3060c99f6abSGuennadi Liakhovetski #define DI_D3_CLK_POL (1 << 25) 3070c99f6abSGuennadi Liakhovetski #define DI_D3_DATA_POL (1 << 24) 3080c99f6abSGuennadi Liakhovetski 3090c99f6abSGuennadi Liakhovetski /* DI_DISP_IF_CONF bits */ 3100c99f6abSGuennadi Liakhovetski #define DI_D3_CLK_IDLE (1 << 26) 3110c99f6abSGuennadi Liakhovetski #define DI_D3_CLK_SEL (1 << 25) 3120c99f6abSGuennadi Liakhovetski #define DI_D3_DATAMSK (1 << 24) 3130c99f6abSGuennadi Liakhovetski 3140c99f6abSGuennadi Liakhovetski #define IOMUX_PADNUM_MASK 0x1ff 3150c99f6abSGuennadi Liakhovetski #define IOMUX_GPIONUM_SHIFT 9 3160c99f6abSGuennadi Liakhovetski #define IOMUX_GPIONUM_MASK (0xff << IOMUX_GPIONUM_SHIFT) 3170c99f6abSGuennadi Liakhovetski 3180c99f6abSGuennadi Liakhovetski #define IOMUX_PIN(gpionum, padnum) ((padnum) & IOMUX_PADNUM_MASK) 3190c99f6abSGuennadi Liakhovetski 3200c99f6abSGuennadi Liakhovetski #define IOMUX_MODE_L(pin, mode) IOMUX_MODE(((pin) + 0xc) ^ 3, mode) 3210c99f6abSGuennadi Liakhovetski 3220c99f6abSGuennadi Liakhovetski enum lcd_pin { 3230c99f6abSGuennadi Liakhovetski MX31_PIN_D3_SPL = IOMUX_PIN(0xff, 19), 3240c99f6abSGuennadi Liakhovetski MX31_PIN_D3_CLS = IOMUX_PIN(0xff, 20), 3250c99f6abSGuennadi Liakhovetski MX31_PIN_D3_REV = IOMUX_PIN(0xff, 21), 3260c99f6abSGuennadi Liakhovetski MX31_PIN_CONTRAST = IOMUX_PIN(0xff, 22), 3270c99f6abSGuennadi Liakhovetski MX31_PIN_VSYNC3 = IOMUX_PIN(0xff, 23), 3280c99f6abSGuennadi Liakhovetski 3290c99f6abSGuennadi Liakhovetski MX31_PIN_DRDY0 = IOMUX_PIN(0xff, 33), 3300c99f6abSGuennadi Liakhovetski MX31_PIN_FPSHIFT = IOMUX_PIN(0xff, 34), 3310c99f6abSGuennadi Liakhovetski MX31_PIN_HSYNC = IOMUX_PIN(0xff, 35), 3320c99f6abSGuennadi Liakhovetski 3330c99f6abSGuennadi Liakhovetski MX31_PIN_LD17 = IOMUX_PIN(0xff, 37), 3340c99f6abSGuennadi Liakhovetski MX31_PIN_LD16 = IOMUX_PIN(0xff, 38), 3350c99f6abSGuennadi Liakhovetski MX31_PIN_LD15 = IOMUX_PIN(0xff, 39), 3360c99f6abSGuennadi Liakhovetski MX31_PIN_LD14 = IOMUX_PIN(0xff, 40), 3370c99f6abSGuennadi Liakhovetski MX31_PIN_LD13 = IOMUX_PIN(0xff, 41), 3380c99f6abSGuennadi Liakhovetski MX31_PIN_LD12 = IOMUX_PIN(0xff, 42), 3390c99f6abSGuennadi Liakhovetski MX31_PIN_LD11 = IOMUX_PIN(0xff, 43), 3400c99f6abSGuennadi Liakhovetski MX31_PIN_LD10 = IOMUX_PIN(0xff, 44), 3410c99f6abSGuennadi Liakhovetski MX31_PIN_LD9 = IOMUX_PIN(0xff, 45), 3420c99f6abSGuennadi Liakhovetski MX31_PIN_LD8 = IOMUX_PIN(0xff, 46), 3430c99f6abSGuennadi Liakhovetski MX31_PIN_LD7 = IOMUX_PIN(0xff, 47), 3440c99f6abSGuennadi Liakhovetski MX31_PIN_LD6 = IOMUX_PIN(0xff, 48), 3450c99f6abSGuennadi Liakhovetski MX31_PIN_LD5 = IOMUX_PIN(0xff, 49), 3460c99f6abSGuennadi Liakhovetski MX31_PIN_LD4 = IOMUX_PIN(0xff, 50), 3470c99f6abSGuennadi Liakhovetski MX31_PIN_LD3 = IOMUX_PIN(0xff, 51), 3480c99f6abSGuennadi Liakhovetski MX31_PIN_LD2 = IOMUX_PIN(0xff, 52), 3490c99f6abSGuennadi Liakhovetski MX31_PIN_LD1 = IOMUX_PIN(0xff, 53), 3500c99f6abSGuennadi Liakhovetski MX31_PIN_LD0 = IOMUX_PIN(0xff, 54), 3510c99f6abSGuennadi Liakhovetski }; 3520c99f6abSGuennadi Liakhovetski 3530c99f6abSGuennadi Liakhovetski struct chan_param_mem_planar { 3540c99f6abSGuennadi Liakhovetski /* Word 0 */ 3550c99f6abSGuennadi Liakhovetski u32 xv:10; 3560c99f6abSGuennadi Liakhovetski u32 yv:10; 3570c99f6abSGuennadi Liakhovetski u32 xb:12; 3580c99f6abSGuennadi Liakhovetski 3590c99f6abSGuennadi Liakhovetski u32 yb:12; 3600c99f6abSGuennadi Liakhovetski u32 res1:2; 3610c99f6abSGuennadi Liakhovetski u32 nsb:1; 3620c99f6abSGuennadi Liakhovetski u32 lnpb:6; 3630c99f6abSGuennadi Liakhovetski u32 ubo_l:11; 3640c99f6abSGuennadi Liakhovetski 3650c99f6abSGuennadi Liakhovetski u32 ubo_h:15; 3660c99f6abSGuennadi Liakhovetski u32 vbo_l:17; 3670c99f6abSGuennadi Liakhovetski 3680c99f6abSGuennadi Liakhovetski u32 vbo_h:9; 3690c99f6abSGuennadi Liakhovetski u32 res2:3; 3700c99f6abSGuennadi Liakhovetski u32 fw:12; 3710c99f6abSGuennadi Liakhovetski u32 fh_l:8; 3720c99f6abSGuennadi Liakhovetski 3730c99f6abSGuennadi Liakhovetski u32 fh_h:4; 3740c99f6abSGuennadi Liakhovetski u32 res3:28; 3750c99f6abSGuennadi Liakhovetski 3760c99f6abSGuennadi Liakhovetski /* Word 1 */ 3770c99f6abSGuennadi Liakhovetski u32 eba0; 3780c99f6abSGuennadi Liakhovetski 3790c99f6abSGuennadi Liakhovetski u32 eba1; 3800c99f6abSGuennadi Liakhovetski 3810c99f6abSGuennadi Liakhovetski u32 bpp:3; 3820c99f6abSGuennadi Liakhovetski u32 sl:14; 3830c99f6abSGuennadi Liakhovetski u32 pfs:3; 3840c99f6abSGuennadi Liakhovetski u32 bam:3; 3850c99f6abSGuennadi Liakhovetski u32 res4:2; 3860c99f6abSGuennadi Liakhovetski u32 npb:6; 3870c99f6abSGuennadi Liakhovetski u32 res5:1; 3880c99f6abSGuennadi Liakhovetski 3890c99f6abSGuennadi Liakhovetski u32 sat:2; 3900c99f6abSGuennadi Liakhovetski u32 res6:30; 3910c99f6abSGuennadi Liakhovetski } __attribute__ ((packed)); 3920c99f6abSGuennadi Liakhovetski 3930c99f6abSGuennadi Liakhovetski struct chan_param_mem_interleaved { 3940c99f6abSGuennadi Liakhovetski /* Word 0 */ 3950c99f6abSGuennadi Liakhovetski u32 xv:10; 3960c99f6abSGuennadi Liakhovetski u32 yv:10; 3970c99f6abSGuennadi Liakhovetski u32 xb:12; 3980c99f6abSGuennadi Liakhovetski 3990c99f6abSGuennadi Liakhovetski u32 yb:12; 4000c99f6abSGuennadi Liakhovetski u32 sce:1; 4010c99f6abSGuennadi Liakhovetski u32 res1:1; 4020c99f6abSGuennadi Liakhovetski u32 nsb:1; 4030c99f6abSGuennadi Liakhovetski u32 lnpb:6; 4040c99f6abSGuennadi Liakhovetski u32 sx:10; 4050c99f6abSGuennadi Liakhovetski u32 sy_l:1; 4060c99f6abSGuennadi Liakhovetski 4070c99f6abSGuennadi Liakhovetski u32 sy_h:9; 4080c99f6abSGuennadi Liakhovetski u32 ns:10; 4090c99f6abSGuennadi Liakhovetski u32 sm:10; 4100c99f6abSGuennadi Liakhovetski u32 sdx_l:3; 4110c99f6abSGuennadi Liakhovetski 4120c99f6abSGuennadi Liakhovetski u32 sdx_h:2; 4130c99f6abSGuennadi Liakhovetski u32 sdy:5; 4140c99f6abSGuennadi Liakhovetski u32 sdrx:1; 4150c99f6abSGuennadi Liakhovetski u32 sdry:1; 4160c99f6abSGuennadi Liakhovetski u32 sdr1:1; 4170c99f6abSGuennadi Liakhovetski u32 res2:2; 4180c99f6abSGuennadi Liakhovetski u32 fw:12; 4190c99f6abSGuennadi Liakhovetski u32 fh_l:8; 4200c99f6abSGuennadi Liakhovetski 4210c99f6abSGuennadi Liakhovetski u32 fh_h:4; 4220c99f6abSGuennadi Liakhovetski u32 res3:28; 4230c99f6abSGuennadi Liakhovetski 4240c99f6abSGuennadi Liakhovetski /* Word 1 */ 4250c99f6abSGuennadi Liakhovetski u32 eba0; 4260c99f6abSGuennadi Liakhovetski 4270c99f6abSGuennadi Liakhovetski u32 eba1; 4280c99f6abSGuennadi Liakhovetski 4290c99f6abSGuennadi Liakhovetski u32 bpp:3; 4300c99f6abSGuennadi Liakhovetski u32 sl:14; 4310c99f6abSGuennadi Liakhovetski u32 pfs:3; 4320c99f6abSGuennadi Liakhovetski u32 bam:3; 4330c99f6abSGuennadi Liakhovetski u32 res4:2; 4340c99f6abSGuennadi Liakhovetski u32 npb:6; 4350c99f6abSGuennadi Liakhovetski u32 res5:1; 4360c99f6abSGuennadi Liakhovetski 4370c99f6abSGuennadi Liakhovetski u32 sat:2; 4380c99f6abSGuennadi Liakhovetski u32 scc:1; 4390c99f6abSGuennadi Liakhovetski u32 ofs0:5; 4400c99f6abSGuennadi Liakhovetski u32 ofs1:5; 4410c99f6abSGuennadi Liakhovetski u32 ofs2:5; 4420c99f6abSGuennadi Liakhovetski u32 ofs3:5; 4430c99f6abSGuennadi Liakhovetski u32 wid0:3; 4440c99f6abSGuennadi Liakhovetski u32 wid1:3; 4450c99f6abSGuennadi Liakhovetski u32 wid2:3; 4460c99f6abSGuennadi Liakhovetski 4470c99f6abSGuennadi Liakhovetski u32 wid3:3; 4480c99f6abSGuennadi Liakhovetski u32 dec_sel:1; 4490c99f6abSGuennadi Liakhovetski u32 res6:28; 4500c99f6abSGuennadi Liakhovetski } __attribute__ ((packed)); 4510c99f6abSGuennadi Liakhovetski 4520c99f6abSGuennadi Liakhovetski union chan_param_mem { 4530c99f6abSGuennadi Liakhovetski struct chan_param_mem_planar pp; 4540c99f6abSGuennadi Liakhovetski struct chan_param_mem_interleaved ip; 4550c99f6abSGuennadi Liakhovetski }; 4560c99f6abSGuennadi Liakhovetski 4570c99f6abSGuennadi Liakhovetski static inline u32 reg_read(unsigned long reg) 4580c99f6abSGuennadi Liakhovetski { 4590c99f6abSGuennadi Liakhovetski return __REG(reg); 4600c99f6abSGuennadi Liakhovetski } 4610c99f6abSGuennadi Liakhovetski 4620c99f6abSGuennadi Liakhovetski static inline void reg_write(u32 value, unsigned long reg) 4630c99f6abSGuennadi Liakhovetski { 4640c99f6abSGuennadi Liakhovetski __REG(reg) = value; 4650c99f6abSGuennadi Liakhovetski } 4660c99f6abSGuennadi Liakhovetski 4670c99f6abSGuennadi Liakhovetski /* 4680c99f6abSGuennadi Liakhovetski * sdc_init_panel() - initialize a synchronous LCD panel. 4690c99f6abSGuennadi Liakhovetski * @width: width of panel in pixels. 4700c99f6abSGuennadi Liakhovetski * @height: height of panel in pixels. 4710c99f6abSGuennadi Liakhovetski * @pixel_fmt: pixel format of buffer as FOURCC ASCII code. 4720c99f6abSGuennadi Liakhovetski * @return: 0 on success or negative error code on failure. 4730c99f6abSGuennadi Liakhovetski */ 4740c99f6abSGuennadi Liakhovetski static int sdc_init_panel(u16 width, u16 height, enum pixel_fmt pixel_fmt) 4750c99f6abSGuennadi Liakhovetski { 4760c99f6abSGuennadi Liakhovetski u32 reg; 4770c99f6abSGuennadi Liakhovetski uint32_t old_conf; 4780c99f6abSGuennadi Liakhovetski 4790c99f6abSGuennadi Liakhovetski /* Init panel size and blanking periods */ 4800c99f6abSGuennadi Liakhovetski reg = ((H_SYNC_WIDTH - 1) << 26) | 4810c99f6abSGuennadi Liakhovetski ((u32)(width + H_START_WIDTH + H_END_WIDTH - 1) << 16); 4820c99f6abSGuennadi Liakhovetski reg_write(reg, SDC_HOR_CONF); 4830c99f6abSGuennadi Liakhovetski 4840c99f6abSGuennadi Liakhovetski reg = ((V_SYNC_WIDTH - 1) << 26) | SDC_V_SYNC_WIDTH_L | 4850c99f6abSGuennadi Liakhovetski ((u32)(height + V_START_WIDTH + V_END_WIDTH - 1) << 16); 4860c99f6abSGuennadi Liakhovetski reg_write(reg, SDC_VER_CONF); 4870c99f6abSGuennadi Liakhovetski 4880c99f6abSGuennadi Liakhovetski switch (PANEL_TYPE) { 4890c99f6abSGuennadi Liakhovetski case IPU_PANEL_SHARP_TFT: 4900c99f6abSGuennadi Liakhovetski reg_write(0x00FD0102L, SDC_SHARP_CONF_1); 4910c99f6abSGuennadi Liakhovetski reg_write(0x00F500F4L, SDC_SHARP_CONF_2); 4920c99f6abSGuennadi Liakhovetski reg_write(SDC_COM_SHARP | SDC_COM_TFT_COLOR, SDC_COM_CONF); 4930c99f6abSGuennadi Liakhovetski break; 4940c99f6abSGuennadi Liakhovetski case IPU_PANEL_TFT: 4950c99f6abSGuennadi Liakhovetski reg_write(SDC_COM_TFT_COLOR, SDC_COM_CONF); 4960c99f6abSGuennadi Liakhovetski break; 4970c99f6abSGuennadi Liakhovetski default: 4980c99f6abSGuennadi Liakhovetski return -EINVAL; 4990c99f6abSGuennadi Liakhovetski } 5000c99f6abSGuennadi Liakhovetski 5010c99f6abSGuennadi Liakhovetski /* Init clocking */ 5020c99f6abSGuennadi Liakhovetski 5030c99f6abSGuennadi Liakhovetski /* 5040c99f6abSGuennadi Liakhovetski * Calculate divider: fractional part is 4 bits so simply multiple by 5050c99f6abSGuennadi Liakhovetski * 2^4 to get fractional part, as long as we stay under ~250MHz and on 5060c99f6abSGuennadi Liakhovetski * i.MX31 it (HSP_CLK) is <= 178MHz. Currently 128.267MHz 5070c99f6abSGuennadi Liakhovetski */ 5080c99f6abSGuennadi Liakhovetski 5090c99f6abSGuennadi Liakhovetski reg_write((((IF_CLK_DIV / 8) - 1) << 22) | 5100c99f6abSGuennadi Liakhovetski IF_CLK_DIV, DI_DISP3_TIME_CONF); 5110c99f6abSGuennadi Liakhovetski 5120c99f6abSGuennadi Liakhovetski /* DI settings */ 5130c99f6abSGuennadi Liakhovetski old_conf = reg_read(DI_DISP_IF_CONF) & 0x78FFFFFF; 5140c99f6abSGuennadi Liakhovetski reg_write(old_conf | IF_CONF, DI_DISP_IF_CONF); 5150c99f6abSGuennadi Liakhovetski 5160c99f6abSGuennadi Liakhovetski old_conf = reg_read(DI_DISP_SIG_POL) & 0xE0FFFFFF; 5170c99f6abSGuennadi Liakhovetski reg_write(old_conf | SIG_POL, DI_DISP_SIG_POL); 5180c99f6abSGuennadi Liakhovetski 5190c99f6abSGuennadi Liakhovetski reg_write(fmt_cfg[pixel_fmt].b0, DI_DISP3_B0_MAP); 5200c99f6abSGuennadi Liakhovetski reg_write(fmt_cfg[pixel_fmt].b1, DI_DISP3_B1_MAP); 5210c99f6abSGuennadi Liakhovetski reg_write(fmt_cfg[pixel_fmt].b2, DI_DISP3_B2_MAP); 5220c99f6abSGuennadi Liakhovetski reg_write(reg_read(DI_DISP_ACC_CC) | 5230c99f6abSGuennadi Liakhovetski ((fmt_cfg[pixel_fmt].acc - 1) << 12), DI_DISP_ACC_CC); 5240c99f6abSGuennadi Liakhovetski 5250c99f6abSGuennadi Liakhovetski return 0; 5260c99f6abSGuennadi Liakhovetski } 5270c99f6abSGuennadi Liakhovetski 5280c99f6abSGuennadi Liakhovetski static void ipu_ch_param_set_size(union chan_param_mem *params, 5290c99f6abSGuennadi Liakhovetski uint32_t pixel_fmt, uint16_t width, 5300c99f6abSGuennadi Liakhovetski uint16_t height, uint16_t stride) 5310c99f6abSGuennadi Liakhovetski { 5320c99f6abSGuennadi Liakhovetski params->pp.fw = width - 1; 5330c99f6abSGuennadi Liakhovetski params->pp.fh_l = height - 1; 5340c99f6abSGuennadi Liakhovetski params->pp.fh_h = (height - 1) >> 8; 5350c99f6abSGuennadi Liakhovetski params->pp.sl = stride - 1; 5360c99f6abSGuennadi Liakhovetski 5370c99f6abSGuennadi Liakhovetski /* See above, for further formats see the Linux driver */ 5380c99f6abSGuennadi Liakhovetski switch (pixel_fmt) { 5390c99f6abSGuennadi Liakhovetski case IPU_PIX_FMT_RGB565: 5400c99f6abSGuennadi Liakhovetski params->ip.bpp = 2; 5410c99f6abSGuennadi Liakhovetski params->ip.pfs = 4; 5420c99f6abSGuennadi Liakhovetski params->ip.npb = 7; 5430c99f6abSGuennadi Liakhovetski params->ip.sat = 2; /* SAT = 32-bit access */ 5440c99f6abSGuennadi Liakhovetski params->ip.ofs0 = 0; /* Red bit offset */ 5450c99f6abSGuennadi Liakhovetski params->ip.ofs1 = 5; /* Green bit offset */ 5460c99f6abSGuennadi Liakhovetski params->ip.ofs2 = 11; /* Blue bit offset */ 5470c99f6abSGuennadi Liakhovetski params->ip.ofs3 = 16; /* Alpha bit offset */ 5480c99f6abSGuennadi Liakhovetski params->ip.wid0 = 4; /* Red bit width - 1 */ 5490c99f6abSGuennadi Liakhovetski params->ip.wid1 = 5; /* Green bit width - 1 */ 5500c99f6abSGuennadi Liakhovetski params->ip.wid2 = 4; /* Blue bit width - 1 */ 5510c99f6abSGuennadi Liakhovetski break; 5520c99f6abSGuennadi Liakhovetski case IPU_PIX_FMT_RGB24: 5530c99f6abSGuennadi Liakhovetski params->ip.bpp = 1; /* 24 BPP & RGB PFS */ 5540c99f6abSGuennadi Liakhovetski params->ip.pfs = 4; 5550c99f6abSGuennadi Liakhovetski params->ip.npb = 7; 5560c99f6abSGuennadi Liakhovetski params->ip.sat = 2; /* SAT = 32-bit access */ 5570c99f6abSGuennadi Liakhovetski params->ip.ofs0 = 16; /* Red bit offset */ 5580c99f6abSGuennadi Liakhovetski params->ip.ofs1 = 8; /* Green bit offset */ 5590c99f6abSGuennadi Liakhovetski params->ip.ofs2 = 0; /* Blue bit offset */ 5600c99f6abSGuennadi Liakhovetski params->ip.ofs3 = 24; /* Alpha bit offset */ 5610c99f6abSGuennadi Liakhovetski params->ip.wid0 = 7; /* Red bit width - 1 */ 5620c99f6abSGuennadi Liakhovetski params->ip.wid1 = 7; /* Green bit width - 1 */ 5630c99f6abSGuennadi Liakhovetski params->ip.wid2 = 7; /* Blue bit width - 1 */ 5640c99f6abSGuennadi Liakhovetski break; 5650c99f6abSGuennadi Liakhovetski default: 5660c99f6abSGuennadi Liakhovetski break; 5670c99f6abSGuennadi Liakhovetski } 5680c99f6abSGuennadi Liakhovetski 5690c99f6abSGuennadi Liakhovetski params->pp.nsb = 1; 5700c99f6abSGuennadi Liakhovetski } 5710c99f6abSGuennadi Liakhovetski 5720c99f6abSGuennadi Liakhovetski static void ipu_ch_param_set_buffer(union chan_param_mem *params, 5730c99f6abSGuennadi Liakhovetski void *buf0, void *buf1) 5740c99f6abSGuennadi Liakhovetski { 5750c99f6abSGuennadi Liakhovetski params->pp.eba0 = (u32)buf0; 5760c99f6abSGuennadi Liakhovetski params->pp.eba1 = (u32)buf1; 5770c99f6abSGuennadi Liakhovetski } 5780c99f6abSGuennadi Liakhovetski 5790c99f6abSGuennadi Liakhovetski static void ipu_write_param_mem(uint32_t addr, uint32_t *data, 5800c99f6abSGuennadi Liakhovetski uint32_t num_words) 5810c99f6abSGuennadi Liakhovetski { 5820c99f6abSGuennadi Liakhovetski for (; num_words > 0; num_words--) { 5830c99f6abSGuennadi Liakhovetski reg_write(addr, IPU_IMA_ADDR); 5840c99f6abSGuennadi Liakhovetski reg_write(*data++, IPU_IMA_DATA); 5850c99f6abSGuennadi Liakhovetski addr++; 5860c99f6abSGuennadi Liakhovetski if ((addr & 0x7) == 5) { 5870c99f6abSGuennadi Liakhovetski addr &= ~0x7; /* set to word 0 */ 5880c99f6abSGuennadi Liakhovetski addr += 8; /* increment to next row */ 5890c99f6abSGuennadi Liakhovetski } 5900c99f6abSGuennadi Liakhovetski } 5910c99f6abSGuennadi Liakhovetski } 5920c99f6abSGuennadi Liakhovetski 5930c99f6abSGuennadi Liakhovetski static uint32_t bpp_to_pixfmt(int bpp) 5940c99f6abSGuennadi Liakhovetski { 5950c99f6abSGuennadi Liakhovetski switch (bpp) { 5960c99f6abSGuennadi Liakhovetski case 16: 5970c99f6abSGuennadi Liakhovetski return IPU_PIX_FMT_RGB565; 5980c99f6abSGuennadi Liakhovetski default: 5990c99f6abSGuennadi Liakhovetski return 0; 6000c99f6abSGuennadi Liakhovetski } 6010c99f6abSGuennadi Liakhovetski } 6020c99f6abSGuennadi Liakhovetski 6030c99f6abSGuennadi Liakhovetski static uint32_t dma_param_addr(enum ipu_channel channel) 6040c99f6abSGuennadi Liakhovetski { 6050c99f6abSGuennadi Liakhovetski /* Channel Parameter Memory */ 6060c99f6abSGuennadi Liakhovetski return 0x10000 | (channel << 4); 6070c99f6abSGuennadi Liakhovetski } 6080c99f6abSGuennadi Liakhovetski 6090c99f6abSGuennadi Liakhovetski static void ipu_init_channel_buffer(enum ipu_channel channel, void *fbmem) 6100c99f6abSGuennadi Liakhovetski { 6110c99f6abSGuennadi Liakhovetski union chan_param_mem params = {}; 6120c99f6abSGuennadi Liakhovetski uint32_t reg; 6130c99f6abSGuennadi Liakhovetski uint32_t stride_bytes; 6140c99f6abSGuennadi Liakhovetski 6150c99f6abSGuennadi Liakhovetski stride_bytes = (XRES * ((BIT_PER_PIXEL + 7) / 8) + 3) & ~3; 6160c99f6abSGuennadi Liakhovetski 6170c99f6abSGuennadi Liakhovetski /* Build parameter memory data for DMA channel */ 6180c99f6abSGuennadi Liakhovetski ipu_ch_param_set_size(¶ms, bpp_to_pixfmt(BIT_PER_PIXEL), 6190c99f6abSGuennadi Liakhovetski XRES, YRES, stride_bytes); 6200c99f6abSGuennadi Liakhovetski ipu_ch_param_set_buffer(¶ms, fbmem, NULL); 6210c99f6abSGuennadi Liakhovetski params.pp.bam = 0; 6220c99f6abSGuennadi Liakhovetski /* Some channels (rotation) have restriction on burst length */ 6230c99f6abSGuennadi Liakhovetski 6240c99f6abSGuennadi Liakhovetski switch (channel) { 6250c99f6abSGuennadi Liakhovetski case IDMAC_SDC_0: 6260c99f6abSGuennadi Liakhovetski /* In original code only IPU_PIX_FMT_RGB565 was setting burst */ 6270c99f6abSGuennadi Liakhovetski params.pp.npb = 16 - 1; 6280c99f6abSGuennadi Liakhovetski break; 6290c99f6abSGuennadi Liakhovetski default: 6300c99f6abSGuennadi Liakhovetski break; 6310c99f6abSGuennadi Liakhovetski } 6320c99f6abSGuennadi Liakhovetski 6330c99f6abSGuennadi Liakhovetski ipu_write_param_mem(dma_param_addr(channel), (uint32_t *)¶ms, 10); 6340c99f6abSGuennadi Liakhovetski 6350c99f6abSGuennadi Liakhovetski /* Disable double-buffering */ 6360c99f6abSGuennadi Liakhovetski reg = reg_read(IPU_CHA_DB_MODE_SEL); 6370c99f6abSGuennadi Liakhovetski reg &= ~(1UL << channel); 6380c99f6abSGuennadi Liakhovetski reg_write(reg, IPU_CHA_DB_MODE_SEL); 6390c99f6abSGuennadi Liakhovetski } 6400c99f6abSGuennadi Liakhovetski 6410c99f6abSGuennadi Liakhovetski static void ipu_channel_set_priority(enum ipu_channel channel, 6420c99f6abSGuennadi Liakhovetski int prio) 6430c99f6abSGuennadi Liakhovetski { 6440c99f6abSGuennadi Liakhovetski u32 reg = reg_read(IDMAC_CHA_PRI); 6450c99f6abSGuennadi Liakhovetski 6460c99f6abSGuennadi Liakhovetski if (prio) 6470c99f6abSGuennadi Liakhovetski reg |= 1UL << channel; 6480c99f6abSGuennadi Liakhovetski else 6490c99f6abSGuennadi Liakhovetski reg &= ~(1UL << channel); 6500c99f6abSGuennadi Liakhovetski 6510c99f6abSGuennadi Liakhovetski reg_write(reg, IDMAC_CHA_PRI); 6520c99f6abSGuennadi Liakhovetski } 6530c99f6abSGuennadi Liakhovetski 6540c99f6abSGuennadi Liakhovetski /* 6550c99f6abSGuennadi Liakhovetski * ipu_enable_channel() - enable an IPU channel. 6560c99f6abSGuennadi Liakhovetski * @channel: channel ID. 6570c99f6abSGuennadi Liakhovetski * @return: 0 on success or negative error code on failure. 6580c99f6abSGuennadi Liakhovetski */ 6590c99f6abSGuennadi Liakhovetski static int ipu_enable_channel(enum ipu_channel channel) 6600c99f6abSGuennadi Liakhovetski { 6610c99f6abSGuennadi Liakhovetski uint32_t reg; 6620c99f6abSGuennadi Liakhovetski 6630c99f6abSGuennadi Liakhovetski /* Reset to buffer 0 */ 6640c99f6abSGuennadi Liakhovetski reg_write(1UL << channel, IPU_CHA_CUR_BUF); 6650c99f6abSGuennadi Liakhovetski 6660c99f6abSGuennadi Liakhovetski switch (channel) { 6670c99f6abSGuennadi Liakhovetski case IDMAC_SDC_0: 6680c99f6abSGuennadi Liakhovetski ipu_channel_set_priority(channel, 1); 6690c99f6abSGuennadi Liakhovetski break; 6700c99f6abSGuennadi Liakhovetski default: 6710c99f6abSGuennadi Liakhovetski break; 6720c99f6abSGuennadi Liakhovetski } 6730c99f6abSGuennadi Liakhovetski 6740c99f6abSGuennadi Liakhovetski reg = reg_read(IDMAC_CHA_EN); 6750c99f6abSGuennadi Liakhovetski reg_write(reg | (1UL << channel), IDMAC_CHA_EN); 6760c99f6abSGuennadi Liakhovetski 6770c99f6abSGuennadi Liakhovetski return 0; 6780c99f6abSGuennadi Liakhovetski } 6790c99f6abSGuennadi Liakhovetski 6800c99f6abSGuennadi Liakhovetski static int ipu_update_channel_buffer(enum ipu_channel channel, void *buf) 6810c99f6abSGuennadi Liakhovetski { 6820c99f6abSGuennadi Liakhovetski uint32_t reg; 6830c99f6abSGuennadi Liakhovetski 6840c99f6abSGuennadi Liakhovetski reg = reg_read(IPU_CHA_BUF0_RDY); 6850c99f6abSGuennadi Liakhovetski if (reg & (1UL << channel)) 6860c99f6abSGuennadi Liakhovetski return -EACCES; 6870c99f6abSGuennadi Liakhovetski 6880c99f6abSGuennadi Liakhovetski /* 44.3.3.1.9 - Row Number 1 (WORD1, offset 0) */ 6890c99f6abSGuennadi Liakhovetski reg_write(dma_param_addr(channel) + 0x0008UL, IPU_IMA_ADDR); 6900c99f6abSGuennadi Liakhovetski reg_write((u32)buf, IPU_IMA_DATA); 6910c99f6abSGuennadi Liakhovetski 6920c99f6abSGuennadi Liakhovetski return 0; 6930c99f6abSGuennadi Liakhovetski } 6940c99f6abSGuennadi Liakhovetski 6950c99f6abSGuennadi Liakhovetski static int idmac_tx_submit(enum ipu_channel channel, void *buf) 6960c99f6abSGuennadi Liakhovetski { 6970c99f6abSGuennadi Liakhovetski int ret; 6980c99f6abSGuennadi Liakhovetski 6990c99f6abSGuennadi Liakhovetski ipu_init_channel_buffer(channel, buf); 7000c99f6abSGuennadi Liakhovetski 7010c99f6abSGuennadi Liakhovetski 7020c99f6abSGuennadi Liakhovetski /* ipu_idmac.c::ipu_submit_channel_buffers() */ 7030c99f6abSGuennadi Liakhovetski ret = ipu_update_channel_buffer(channel, buf); 7040c99f6abSGuennadi Liakhovetski if (ret < 0) 7050c99f6abSGuennadi Liakhovetski return ret; 7060c99f6abSGuennadi Liakhovetski 7070c99f6abSGuennadi Liakhovetski /* ipu_idmac.c::ipu_select_buffer() */ 7080c99f6abSGuennadi Liakhovetski /* Mark buffer 0 as ready. */ 7090c99f6abSGuennadi Liakhovetski reg_write(1UL << channel, IPU_CHA_BUF0_RDY); 7100c99f6abSGuennadi Liakhovetski 7110c99f6abSGuennadi Liakhovetski 7120c99f6abSGuennadi Liakhovetski ret = ipu_enable_channel(channel); 7130c99f6abSGuennadi Liakhovetski return ret; 7140c99f6abSGuennadi Liakhovetski } 7150c99f6abSGuennadi Liakhovetski 7160c99f6abSGuennadi Liakhovetski static void sdc_enable_channel(void *fbmem) 7170c99f6abSGuennadi Liakhovetski { 7180c99f6abSGuennadi Liakhovetski int ret; 7190c99f6abSGuennadi Liakhovetski u32 reg; 7200c99f6abSGuennadi Liakhovetski 7210c99f6abSGuennadi Liakhovetski ret = idmac_tx_submit(IDMAC_SDC_0, fbmem); 7220c99f6abSGuennadi Liakhovetski 7230c99f6abSGuennadi Liakhovetski /* mx3fb.c::sdc_fb_init() */ 7240c99f6abSGuennadi Liakhovetski if (ret >= 0) { 7250c99f6abSGuennadi Liakhovetski reg = reg_read(SDC_COM_CONF); 7260c99f6abSGuennadi Liakhovetski reg_write(reg | SDC_COM_BG_EN, SDC_COM_CONF); 7270c99f6abSGuennadi Liakhovetski } 7280c99f6abSGuennadi Liakhovetski 7290c99f6abSGuennadi Liakhovetski /* 7300c99f6abSGuennadi Liakhovetski * Attention! Without this msleep the channel keeps generating 7310c99f6abSGuennadi Liakhovetski * interrupts. Next sdc_set_brightness() is going to be called 7320c99f6abSGuennadi Liakhovetski * from mx3fb_blank(). 7330c99f6abSGuennadi Liakhovetski */ 7340c99f6abSGuennadi Liakhovetski msleep(2); 7350c99f6abSGuennadi Liakhovetski } 7360c99f6abSGuennadi Liakhovetski 7370c99f6abSGuennadi Liakhovetski /* 7380c99f6abSGuennadi Liakhovetski * mx3fb_set_par() - set framebuffer parameters and change the operating mode. 7390c99f6abSGuennadi Liakhovetski * @return: 0 on success or negative error code on failure. 7400c99f6abSGuennadi Liakhovetski */ 7410c99f6abSGuennadi Liakhovetski static int mx3fb_set_par(void) 7420c99f6abSGuennadi Liakhovetski { 7430c99f6abSGuennadi Liakhovetski int ret; 7440c99f6abSGuennadi Liakhovetski 7450c99f6abSGuennadi Liakhovetski ret = sdc_init_panel(XRES, YRES, PIXEL_FMT); 7460c99f6abSGuennadi Liakhovetski if (ret < 0) 7470c99f6abSGuennadi Liakhovetski return ret; 7480c99f6abSGuennadi Liakhovetski 7490c99f6abSGuennadi Liakhovetski reg_write((H_START_WIDTH << 16) | V_START_WIDTH, SDC_BG_POS); 7500c99f6abSGuennadi Liakhovetski 7510c99f6abSGuennadi Liakhovetski return 0; 7520c99f6abSGuennadi Liakhovetski } 7530c99f6abSGuennadi Liakhovetski 7540c99f6abSGuennadi Liakhovetski /* References in this function refer to respective Linux kernel sources */ 7550c99f6abSGuennadi Liakhovetski void lcd_enable(void) 7560c99f6abSGuennadi Liakhovetski { 7570c99f6abSGuennadi Liakhovetski u32 reg; 7580c99f6abSGuennadi Liakhovetski 7590c99f6abSGuennadi Liakhovetski /* pcm037.c::mxc_board_init() */ 7600c99f6abSGuennadi Liakhovetski 7610c99f6abSGuennadi Liakhovetski /* Display Interface #3 */ 7620c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD0, MUX_CTL_FUNC)); 7630c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD1, MUX_CTL_FUNC)); 7640c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD2, MUX_CTL_FUNC)); 7650c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD3, MUX_CTL_FUNC)); 7660c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD4, MUX_CTL_FUNC)); 7670c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD5, MUX_CTL_FUNC)); 7680c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD6, MUX_CTL_FUNC)); 7690c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD7, MUX_CTL_FUNC)); 7700c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD8, MUX_CTL_FUNC)); 7710c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD9, MUX_CTL_FUNC)); 7720c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD10, MUX_CTL_FUNC)); 7730c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD11, MUX_CTL_FUNC)); 7740c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD12, MUX_CTL_FUNC)); 7750c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD13, MUX_CTL_FUNC)); 7760c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD14, MUX_CTL_FUNC)); 7770c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD15, MUX_CTL_FUNC)); 7780c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD16, MUX_CTL_FUNC)); 7790c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD17, MUX_CTL_FUNC)); 7800c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_VSYNC3, MUX_CTL_FUNC)); 7810c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_HSYNC, MUX_CTL_FUNC)); 7820c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_FPSHIFT, MUX_CTL_FUNC)); 7830c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_DRDY0, MUX_CTL_FUNC)); 7840c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_D3_REV, MUX_CTL_FUNC)); 7850c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_CONTRAST, MUX_CTL_FUNC)); 7860c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_D3_SPL, MUX_CTL_FUNC)); 7870c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_D3_CLS, MUX_CTL_FUNC)); 7880c99f6abSGuennadi Liakhovetski 7890c99f6abSGuennadi Liakhovetski 7900c99f6abSGuennadi Liakhovetski /* ipu_idmac.c::ipu_probe() */ 7910c99f6abSGuennadi Liakhovetski 7920c99f6abSGuennadi Liakhovetski /* Start the clock */ 7930c99f6abSGuennadi Liakhovetski __REG(CCM_CGR1) = __REG(CCM_CGR1) | (3 << 22); 7940c99f6abSGuennadi Liakhovetski 7950c99f6abSGuennadi Liakhovetski 7960c99f6abSGuennadi Liakhovetski /* ipu_idmac.c::ipu_idmac_init() */ 7970c99f6abSGuennadi Liakhovetski 7980c99f6abSGuennadi Liakhovetski /* Service request counter to maximum - shouldn't be needed */ 7990c99f6abSGuennadi Liakhovetski reg_write(0x00000070, IDMAC_CONF); 8000c99f6abSGuennadi Liakhovetski 8010c99f6abSGuennadi Liakhovetski 8020c99f6abSGuennadi Liakhovetski /* ipu_idmac.c::ipu_init_channel() */ 8030c99f6abSGuennadi Liakhovetski 8040c99f6abSGuennadi Liakhovetski /* Enable IPU sub modules */ 8050c99f6abSGuennadi Liakhovetski reg = reg_read(IPU_CONF) | IPU_CONF_SDC_EN | IPU_CONF_DI_EN; 8060c99f6abSGuennadi Liakhovetski reg_write(reg, IPU_CONF); 8070c99f6abSGuennadi Liakhovetski 8080c99f6abSGuennadi Liakhovetski 8090c99f6abSGuennadi Liakhovetski /* mx3fb.c::init_fb_chan() */ 8100c99f6abSGuennadi Liakhovetski 8110c99f6abSGuennadi Liakhovetski /* set Display Interface clock period */ 8120c99f6abSGuennadi Liakhovetski reg_write(0x00100010L, DI_HSP_CLK_PER); 8130c99f6abSGuennadi Liakhovetski /* Might need to trigger HSP clock change - see 44.3.3.8.5 */ 8140c99f6abSGuennadi Liakhovetski 8150c99f6abSGuennadi Liakhovetski 8160c99f6abSGuennadi Liakhovetski /* mx3fb.c::sdc_set_brightness() */ 8170c99f6abSGuennadi Liakhovetski 8180c99f6abSGuennadi Liakhovetski /* This might be board-specific */ 8190c99f6abSGuennadi Liakhovetski reg_write(0x03000000UL | 255 << 16, SDC_PWM_CTRL); 8200c99f6abSGuennadi Liakhovetski 8210c99f6abSGuennadi Liakhovetski 8220c99f6abSGuennadi Liakhovetski /* mx3fb.c::sdc_set_global_alpha() */ 8230c99f6abSGuennadi Liakhovetski 8240c99f6abSGuennadi Liakhovetski /* Use global - not per-pixel - Alpha-blending */ 8250c99f6abSGuennadi Liakhovetski reg = reg_read(SDC_GW_CTRL) & 0x00FFFFFFL; 8260c99f6abSGuennadi Liakhovetski reg_write(reg | ((uint32_t) 0xff << 24), SDC_GW_CTRL); 8270c99f6abSGuennadi Liakhovetski 8280c99f6abSGuennadi Liakhovetski reg = reg_read(SDC_COM_CONF); 8290c99f6abSGuennadi Liakhovetski reg_write(reg | SDC_COM_GLB_A, SDC_COM_CONF); 8300c99f6abSGuennadi Liakhovetski 8310c99f6abSGuennadi Liakhovetski 8320c99f6abSGuennadi Liakhovetski /* mx3fb.c::sdc_set_color_key() */ 8330c99f6abSGuennadi Liakhovetski 8340c99f6abSGuennadi Liakhovetski /* Disable colour-keying for background */ 8350c99f6abSGuennadi Liakhovetski reg = reg_read(SDC_COM_CONF) & 8360c99f6abSGuennadi Liakhovetski ~(SDC_COM_GWSEL | SDC_COM_KEY_COLOR_G); 8370c99f6abSGuennadi Liakhovetski reg_write(reg, SDC_COM_CONF); 8380c99f6abSGuennadi Liakhovetski 8390c99f6abSGuennadi Liakhovetski 8400c99f6abSGuennadi Liakhovetski mx3fb_set_par(); 8410c99f6abSGuennadi Liakhovetski 8420c99f6abSGuennadi Liakhovetski sdc_enable_channel(lcd_base); 8430c99f6abSGuennadi Liakhovetski 8440c99f6abSGuennadi Liakhovetski /* 8450c99f6abSGuennadi Liakhovetski * Linux driver calls sdc_set_brightness() here again, 8460c99f6abSGuennadi Liakhovetski * once is enough for us 8470c99f6abSGuennadi Liakhovetski */ 8480c99f6abSGuennadi Liakhovetski } 8490c99f6abSGuennadi Liakhovetski 8500c99f6abSGuennadi Liakhovetski void lcd_ctrl_init(void *lcdbase) 8510c99f6abSGuennadi Liakhovetski { 8520c99f6abSGuennadi Liakhovetski u32 mem_len = XRES * YRES * BIT_PER_PIXEL / 8; 8530c99f6abSGuennadi Liakhovetski /* 8540c99f6abSGuennadi Liakhovetski * We rely on lcdbase being a physical address, i.e., either MMU off, 8550c99f6abSGuennadi Liakhovetski * or 1-to-1 mapping. Might want to add some virt2phys here. 8560c99f6abSGuennadi Liakhovetski */ 8570c99f6abSGuennadi Liakhovetski if (!lcdbase) 8580c99f6abSGuennadi Liakhovetski return; 8590c99f6abSGuennadi Liakhovetski 8600c99f6abSGuennadi Liakhovetski memset(lcdbase, 0, mem_len); 8610c99f6abSGuennadi Liakhovetski } 8620c99f6abSGuennadi Liakhovetski 8630c99f6abSGuennadi Liakhovetski ulong calc_fbsize(void) 8640c99f6abSGuennadi Liakhovetski { 8650c99f6abSGuennadi Liakhovetski return ((panel_info.vl_col * panel_info.vl_row * 8660c99f6abSGuennadi Liakhovetski NBITS(panel_info.vl_bpix)) / 8) + PAGE_SIZE; 8670c99f6abSGuennadi Liakhovetski } 8680c99f6abSGuennadi Liakhovetski 8690c99f6abSGuennadi Liakhovetski int overwrite_console(void) 8700c99f6abSGuennadi Liakhovetski { 8710c99f6abSGuennadi Liakhovetski /* Keep stdout / stderr on serial, our LCD is for splashscreen only */ 8720c99f6abSGuennadi Liakhovetski return 1; 8730c99f6abSGuennadi Liakhovetski } 874