xref: /rk3399_rockchip-uboot/drivers/video/mx3fb.c (revision 62a22dca32b988cce5d1908e8ac9fadb139bb3e8)
10c99f6abSGuennadi Liakhovetski /*
20c99f6abSGuennadi Liakhovetski  * Copyright (C) 2009
30c99f6abSGuennadi Liakhovetski  * Guennadi Liakhovetski, DENX Software Engineering, <lg@denx.de>
4*62a22dcaSHelmut Raiger  * Copyright (C) 2011
5*62a22dcaSHelmut Raiger  * HALE electronic GmbH, <helmut.raiger@hale.at>
60c99f6abSGuennadi Liakhovetski  *
70c99f6abSGuennadi Liakhovetski  * See file CREDITS for list of people who contributed to this
80c99f6abSGuennadi Liakhovetski  * project.
90c99f6abSGuennadi Liakhovetski  *
100c99f6abSGuennadi Liakhovetski  * This program is free software; you can redistribute it and/or
110c99f6abSGuennadi Liakhovetski  * modify it under the terms of the GNU General Public License as
120c99f6abSGuennadi Liakhovetski  * published by the Free Software Foundation; either version 2 of
130c99f6abSGuennadi Liakhovetski  * the License, or (at your option) any later version.
140c99f6abSGuennadi Liakhovetski  *
150c99f6abSGuennadi Liakhovetski  * This program is distributed in the hope that it will be useful,
160c99f6abSGuennadi Liakhovetski  * but WITHOUT ANY WARRANTY; without even the implied warranty of
170c99f6abSGuennadi Liakhovetski  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
180c99f6abSGuennadi Liakhovetski  * GNU General Public License for more details.
190c99f6abSGuennadi Liakhovetski  *
200c99f6abSGuennadi Liakhovetski  * You should have received a copy of the GNU General Public License
210c99f6abSGuennadi Liakhovetski  * along with this program; if not, write to the Free Software
220c99f6abSGuennadi Liakhovetski  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
230c99f6abSGuennadi Liakhovetski  * MA 02111-1307 USA
240c99f6abSGuennadi Liakhovetski  */
250c99f6abSGuennadi Liakhovetski #include <common.h>
26*62a22dcaSHelmut Raiger #include <malloc.h>
27*62a22dcaSHelmut Raiger #include <video_fb.h>
28*62a22dcaSHelmut Raiger 
2986271115SStefano Babic #include <asm/arch/imx-regs.h>
30*62a22dcaSHelmut Raiger #include <asm/arch/clock.h>
310c99f6abSGuennadi Liakhovetski #include <asm/errno.h>
32*62a22dcaSHelmut Raiger #include <asm/io.h>
330c99f6abSGuennadi Liakhovetski 
34*62a22dcaSHelmut Raiger #include "videomodes.h"
350c99f6abSGuennadi Liakhovetski 
36*62a22dcaSHelmut Raiger /* this might need panel specific set-up as-well */
377c8cf0d0SStefano Babic #define IF_CONF		0
380c99f6abSGuennadi Liakhovetski 
39*62a22dcaSHelmut Raiger /* -------------- controller specific stuff -------------- */
400c99f6abSGuennadi Liakhovetski 
410c99f6abSGuennadi Liakhovetski /* IPU DMA Controller channel definitions. */
420c99f6abSGuennadi Liakhovetski enum ipu_channel {
430c99f6abSGuennadi Liakhovetski 	IDMAC_IC_0 = 0,		/* IC (encoding task) to memory */
440c99f6abSGuennadi Liakhovetski 	IDMAC_IC_1 = 1,		/* IC (viewfinder task) to memory */
450c99f6abSGuennadi Liakhovetski 	IDMAC_ADC_0 = 1,
460c99f6abSGuennadi Liakhovetski 	IDMAC_IC_2 = 2,
470c99f6abSGuennadi Liakhovetski 	IDMAC_ADC_1 = 2,
480c99f6abSGuennadi Liakhovetski 	IDMAC_IC_3 = 3,
490c99f6abSGuennadi Liakhovetski 	IDMAC_IC_4 = 4,
500c99f6abSGuennadi Liakhovetski 	IDMAC_IC_5 = 5,
510c99f6abSGuennadi Liakhovetski 	IDMAC_IC_6 = 6,
520c99f6abSGuennadi Liakhovetski 	IDMAC_IC_7 = 7,		/* IC (sensor data) to memory */
530c99f6abSGuennadi Liakhovetski 	IDMAC_IC_8 = 8,
540c99f6abSGuennadi Liakhovetski 	IDMAC_IC_9 = 9,
550c99f6abSGuennadi Liakhovetski 	IDMAC_IC_10 = 10,
560c99f6abSGuennadi Liakhovetski 	IDMAC_IC_11 = 11,
570c99f6abSGuennadi Liakhovetski 	IDMAC_IC_12 = 12,
580c99f6abSGuennadi Liakhovetski 	IDMAC_IC_13 = 13,
590c99f6abSGuennadi Liakhovetski 	IDMAC_SDC_0 = 14,	/* Background synchronous display data */
600c99f6abSGuennadi Liakhovetski 	IDMAC_SDC_1 = 15,	/* Foreground data (overlay) */
610c99f6abSGuennadi Liakhovetski 	IDMAC_SDC_2 = 16,
620c99f6abSGuennadi Liakhovetski 	IDMAC_SDC_3 = 17,
630c99f6abSGuennadi Liakhovetski 	IDMAC_ADC_2 = 18,
640c99f6abSGuennadi Liakhovetski 	IDMAC_ADC_3 = 19,
650c99f6abSGuennadi Liakhovetski 	IDMAC_ADC_4 = 20,
660c99f6abSGuennadi Liakhovetski 	IDMAC_ADC_5 = 21,
670c99f6abSGuennadi Liakhovetski 	IDMAC_ADC_6 = 22,
680c99f6abSGuennadi Liakhovetski 	IDMAC_ADC_7 = 23,
690c99f6abSGuennadi Liakhovetski 	IDMAC_PF_0 = 24,
700c99f6abSGuennadi Liakhovetski 	IDMAC_PF_1 = 25,
710c99f6abSGuennadi Liakhovetski 	IDMAC_PF_2 = 26,
720c99f6abSGuennadi Liakhovetski 	IDMAC_PF_3 = 27,
730c99f6abSGuennadi Liakhovetski 	IDMAC_PF_4 = 28,
740c99f6abSGuennadi Liakhovetski 	IDMAC_PF_5 = 29,
750c99f6abSGuennadi Liakhovetski 	IDMAC_PF_6 = 30,
760c99f6abSGuennadi Liakhovetski 	IDMAC_PF_7 = 31,
770c99f6abSGuennadi Liakhovetski };
780c99f6abSGuennadi Liakhovetski 
790c99f6abSGuennadi Liakhovetski /* More formats can be copied from the Linux driver if needed */
800c99f6abSGuennadi Liakhovetski enum pixel_fmt {
810c99f6abSGuennadi Liakhovetski 	/* 2 bytes */
820c99f6abSGuennadi Liakhovetski 	IPU_PIX_FMT_RGB565,
830c99f6abSGuennadi Liakhovetski 	IPU_PIX_FMT_RGB666,
840c99f6abSGuennadi Liakhovetski 	IPU_PIX_FMT_BGR666,
850c99f6abSGuennadi Liakhovetski 	/* 3 bytes */
860c99f6abSGuennadi Liakhovetski 	IPU_PIX_FMT_RGB24,
870c99f6abSGuennadi Liakhovetski };
880c99f6abSGuennadi Liakhovetski 
890c99f6abSGuennadi Liakhovetski struct pixel_fmt_cfg {
900c99f6abSGuennadi Liakhovetski 	u32	b0;
910c99f6abSGuennadi Liakhovetski 	u32	b1;
920c99f6abSGuennadi Liakhovetski 	u32	b2;
930c99f6abSGuennadi Liakhovetski 	u32	acc;
940c99f6abSGuennadi Liakhovetski };
950c99f6abSGuennadi Liakhovetski 
960c99f6abSGuennadi Liakhovetski static struct pixel_fmt_cfg fmt_cfg[] = {
970c99f6abSGuennadi Liakhovetski 	[IPU_PIX_FMT_RGB24] = {
980c99f6abSGuennadi Liakhovetski 		0x1600AAAA, 0x00E05555, 0x00070000, 3,
990c99f6abSGuennadi Liakhovetski 	},
1000c99f6abSGuennadi Liakhovetski 	[IPU_PIX_FMT_RGB666] = {
1010c99f6abSGuennadi Liakhovetski 		0x0005000F, 0x000B000F, 0x0011000F, 1,
1020c99f6abSGuennadi Liakhovetski 	},
1030c99f6abSGuennadi Liakhovetski 	[IPU_PIX_FMT_BGR666] = {
1040c99f6abSGuennadi Liakhovetski 		0x0011000F, 0x000B000F, 0x0005000F, 1,
1050c99f6abSGuennadi Liakhovetski 	},
1060c99f6abSGuennadi Liakhovetski 	[IPU_PIX_FMT_RGB565] = {
1070c99f6abSGuennadi Liakhovetski 		0x0004003F, 0x000A000F, 0x000F003F, 1,
1080c99f6abSGuennadi Liakhovetski 	}
1090c99f6abSGuennadi Liakhovetski };
1100c99f6abSGuennadi Liakhovetski 
1110c99f6abSGuennadi Liakhovetski enum ipu_panel {
1120c99f6abSGuennadi Liakhovetski 	IPU_PANEL_SHARP_TFT,
1130c99f6abSGuennadi Liakhovetski 	IPU_PANEL_TFT,
1140c99f6abSGuennadi Liakhovetski };
1150c99f6abSGuennadi Liakhovetski 
1160c99f6abSGuennadi Liakhovetski /* IPU Common registers */
11786271115SStefano Babic /* IPU_CONF and its bits already defined in imx-regs.h */
1180c99f6abSGuennadi Liakhovetski #define IPU_CHA_BUF0_RDY	(0x04 + IPU_BASE)
1190c99f6abSGuennadi Liakhovetski #define IPU_CHA_BUF1_RDY	(0x08 + IPU_BASE)
1200c99f6abSGuennadi Liakhovetski #define IPU_CHA_DB_MODE_SEL	(0x0C + IPU_BASE)
1210c99f6abSGuennadi Liakhovetski #define IPU_CHA_CUR_BUF		(0x10 + IPU_BASE)
1220c99f6abSGuennadi Liakhovetski #define IPU_FS_PROC_FLOW	(0x14 + IPU_BASE)
1230c99f6abSGuennadi Liakhovetski #define IPU_FS_DISP_FLOW	(0x18 + IPU_BASE)
1240c99f6abSGuennadi Liakhovetski #define IPU_TASKS_STAT		(0x1C + IPU_BASE)
1250c99f6abSGuennadi Liakhovetski #define IPU_IMA_ADDR		(0x20 + IPU_BASE)
1260c99f6abSGuennadi Liakhovetski #define IPU_IMA_DATA		(0x24 + IPU_BASE)
1270c99f6abSGuennadi Liakhovetski #define IPU_INT_CTRL_1		(0x28 + IPU_BASE)
1280c99f6abSGuennadi Liakhovetski #define IPU_INT_CTRL_2		(0x2C + IPU_BASE)
1290c99f6abSGuennadi Liakhovetski #define IPU_INT_CTRL_3		(0x30 + IPU_BASE)
1300c99f6abSGuennadi Liakhovetski #define IPU_INT_CTRL_4		(0x34 + IPU_BASE)
1310c99f6abSGuennadi Liakhovetski #define IPU_INT_CTRL_5		(0x38 + IPU_BASE)
1320c99f6abSGuennadi Liakhovetski #define IPU_INT_STAT_1		(0x3C + IPU_BASE)
1330c99f6abSGuennadi Liakhovetski #define IPU_INT_STAT_2		(0x40 + IPU_BASE)
1340c99f6abSGuennadi Liakhovetski #define IPU_INT_STAT_3		(0x44 + IPU_BASE)
1350c99f6abSGuennadi Liakhovetski #define IPU_INT_STAT_4		(0x48 + IPU_BASE)
1360c99f6abSGuennadi Liakhovetski #define IPU_INT_STAT_5		(0x4C + IPU_BASE)
1370c99f6abSGuennadi Liakhovetski #define IPU_BRK_CTRL_1		(0x50 + IPU_BASE)
1380c99f6abSGuennadi Liakhovetski #define IPU_BRK_CTRL_2		(0x54 + IPU_BASE)
1390c99f6abSGuennadi Liakhovetski #define IPU_BRK_STAT		(0x58 + IPU_BASE)
1400c99f6abSGuennadi Liakhovetski #define IPU_DIAGB_CTRL		(0x5C + IPU_BASE)
1410c99f6abSGuennadi Liakhovetski 
1420c99f6abSGuennadi Liakhovetski /* Image Converter Registers */
1430c99f6abSGuennadi Liakhovetski #define IC_CONF			(0x88 + IPU_BASE)
1440c99f6abSGuennadi Liakhovetski #define IC_PRP_ENC_RSC		(0x8C + IPU_BASE)
1450c99f6abSGuennadi Liakhovetski #define IC_PRP_VF_RSC		(0x90 + IPU_BASE)
1460c99f6abSGuennadi Liakhovetski #define IC_PP_RSC		(0x94 + IPU_BASE)
1470c99f6abSGuennadi Liakhovetski #define IC_CMBP_1		(0x98 + IPU_BASE)
1480c99f6abSGuennadi Liakhovetski #define IC_CMBP_2		(0x9C + IPU_BASE)
1490c99f6abSGuennadi Liakhovetski #define PF_CONF			(0xA0 + IPU_BASE)
1500c99f6abSGuennadi Liakhovetski #define IDMAC_CONF		(0xA4 + IPU_BASE)
1510c99f6abSGuennadi Liakhovetski #define IDMAC_CHA_EN		(0xA8 + IPU_BASE)
1520c99f6abSGuennadi Liakhovetski #define IDMAC_CHA_PRI		(0xAC + IPU_BASE)
1530c99f6abSGuennadi Liakhovetski #define IDMAC_CHA_BUSY		(0xB0 + IPU_BASE)
1540c99f6abSGuennadi Liakhovetski 
1550c99f6abSGuennadi Liakhovetski /* Image Converter Register bits */
1560c99f6abSGuennadi Liakhovetski #define IC_CONF_PRPENC_EN	0x00000001
1570c99f6abSGuennadi Liakhovetski #define IC_CONF_PRPENC_CSC1	0x00000002
1580c99f6abSGuennadi Liakhovetski #define IC_CONF_PRPENC_ROT_EN	0x00000004
1590c99f6abSGuennadi Liakhovetski #define IC_CONF_PRPVF_EN	0x00000100
1600c99f6abSGuennadi Liakhovetski #define IC_CONF_PRPVF_CSC1	0x00000200
1610c99f6abSGuennadi Liakhovetski #define IC_CONF_PRPVF_CSC2	0x00000400
1620c99f6abSGuennadi Liakhovetski #define IC_CONF_PRPVF_CMB	0x00000800
1630c99f6abSGuennadi Liakhovetski #define IC_CONF_PRPVF_ROT_EN	0x00001000
1640c99f6abSGuennadi Liakhovetski #define IC_CONF_PP_EN		0x00010000
1650c99f6abSGuennadi Liakhovetski #define IC_CONF_PP_CSC1		0x00020000
1660c99f6abSGuennadi Liakhovetski #define IC_CONF_PP_CSC2		0x00040000
1670c99f6abSGuennadi Liakhovetski #define IC_CONF_PP_CMB		0x00080000
1680c99f6abSGuennadi Liakhovetski #define IC_CONF_PP_ROT_EN	0x00100000
1690c99f6abSGuennadi Liakhovetski #define IC_CONF_IC_GLB_LOC_A	0x10000000
1700c99f6abSGuennadi Liakhovetski #define IC_CONF_KEY_COLOR_EN	0x20000000
1710c99f6abSGuennadi Liakhovetski #define IC_CONF_RWS_EN		0x40000000
1720c99f6abSGuennadi Liakhovetski #define IC_CONF_CSI_MEM_WR_EN	0x80000000
1730c99f6abSGuennadi Liakhovetski 
1740c99f6abSGuennadi Liakhovetski /* SDC Registers */
1750c99f6abSGuennadi Liakhovetski #define SDC_COM_CONF		(0xB4 + IPU_BASE)
1760c99f6abSGuennadi Liakhovetski #define SDC_GW_CTRL		(0xB8 + IPU_BASE)
1770c99f6abSGuennadi Liakhovetski #define SDC_FG_POS		(0xBC + IPU_BASE)
1780c99f6abSGuennadi Liakhovetski #define SDC_BG_POS		(0xC0 + IPU_BASE)
1790c99f6abSGuennadi Liakhovetski #define SDC_CUR_POS		(0xC4 + IPU_BASE)
1800c99f6abSGuennadi Liakhovetski #define SDC_PWM_CTRL		(0xC8 + IPU_BASE)
1810c99f6abSGuennadi Liakhovetski #define SDC_CUR_MAP		(0xCC + IPU_BASE)
1820c99f6abSGuennadi Liakhovetski #define SDC_HOR_CONF		(0xD0 + IPU_BASE)
1830c99f6abSGuennadi Liakhovetski #define SDC_VER_CONF		(0xD4 + IPU_BASE)
1840c99f6abSGuennadi Liakhovetski #define SDC_SHARP_CONF_1	(0xD8 + IPU_BASE)
1850c99f6abSGuennadi Liakhovetski #define SDC_SHARP_CONF_2	(0xDC + IPU_BASE)
1860c99f6abSGuennadi Liakhovetski 
1870c99f6abSGuennadi Liakhovetski /* Register bits */
1880c99f6abSGuennadi Liakhovetski #define SDC_COM_TFT_COLOR	0x00000001UL
1890c99f6abSGuennadi Liakhovetski #define SDC_COM_FG_EN		0x00000010UL
1900c99f6abSGuennadi Liakhovetski #define SDC_COM_GWSEL		0x00000020UL
1910c99f6abSGuennadi Liakhovetski #define SDC_COM_GLB_A		0x00000040UL
1920c99f6abSGuennadi Liakhovetski #define SDC_COM_KEY_COLOR_G	0x00000080UL
1930c99f6abSGuennadi Liakhovetski #define SDC_COM_BG_EN		0x00000200UL
1940c99f6abSGuennadi Liakhovetski #define SDC_COM_SHARP		0x00001000UL
1950c99f6abSGuennadi Liakhovetski 
1960c99f6abSGuennadi Liakhovetski #define SDC_V_SYNC_WIDTH_L	0x00000001UL
1970c99f6abSGuennadi Liakhovetski 
1980c99f6abSGuennadi Liakhovetski /* Display Interface registers */
1990c99f6abSGuennadi Liakhovetski #define DI_DISP_IF_CONF		(0x0124 + IPU_BASE)
2000c99f6abSGuennadi Liakhovetski #define DI_DISP_SIG_POL		(0x0128 + IPU_BASE)
2010c99f6abSGuennadi Liakhovetski #define DI_SER_DISP1_CONF	(0x012C + IPU_BASE)
2020c99f6abSGuennadi Liakhovetski #define DI_SER_DISP2_CONF	(0x0130 + IPU_BASE)
2030c99f6abSGuennadi Liakhovetski #define DI_HSP_CLK_PER		(0x0134 + IPU_BASE)
2040c99f6abSGuennadi Liakhovetski #define DI_DISP0_TIME_CONF_1	(0x0138 + IPU_BASE)
2050c99f6abSGuennadi Liakhovetski #define DI_DISP0_TIME_CONF_2	(0x013C + IPU_BASE)
2060c99f6abSGuennadi Liakhovetski #define DI_DISP0_TIME_CONF_3	(0x0140 + IPU_BASE)
2070c99f6abSGuennadi Liakhovetski #define DI_DISP1_TIME_CONF_1	(0x0144 + IPU_BASE)
2080c99f6abSGuennadi Liakhovetski #define DI_DISP1_TIME_CONF_2	(0x0148 + IPU_BASE)
2090c99f6abSGuennadi Liakhovetski #define DI_DISP1_TIME_CONF_3	(0x014C + IPU_BASE)
2100c99f6abSGuennadi Liakhovetski #define DI_DISP2_TIME_CONF_1	(0x0150 + IPU_BASE)
2110c99f6abSGuennadi Liakhovetski #define DI_DISP2_TIME_CONF_2	(0x0154 + IPU_BASE)
2120c99f6abSGuennadi Liakhovetski #define DI_DISP2_TIME_CONF_3	(0x0158 + IPU_BASE)
2130c99f6abSGuennadi Liakhovetski #define DI_DISP3_TIME_CONF	(0x015C + IPU_BASE)
2140c99f6abSGuennadi Liakhovetski #define DI_DISP0_DB0_MAP	(0x0160 + IPU_BASE)
2150c99f6abSGuennadi Liakhovetski #define DI_DISP0_DB1_MAP	(0x0164 + IPU_BASE)
2160c99f6abSGuennadi Liakhovetski #define DI_DISP0_DB2_MAP	(0x0168 + IPU_BASE)
2170c99f6abSGuennadi Liakhovetski #define DI_DISP0_CB0_MAP	(0x016C + IPU_BASE)
2180c99f6abSGuennadi Liakhovetski #define DI_DISP0_CB1_MAP	(0x0170 + IPU_BASE)
2190c99f6abSGuennadi Liakhovetski #define DI_DISP0_CB2_MAP	(0x0174 + IPU_BASE)
2200c99f6abSGuennadi Liakhovetski #define DI_DISP1_DB0_MAP	(0x0178 + IPU_BASE)
2210c99f6abSGuennadi Liakhovetski #define DI_DISP1_DB1_MAP	(0x017C + IPU_BASE)
2220c99f6abSGuennadi Liakhovetski #define DI_DISP1_DB2_MAP	(0x0180 + IPU_BASE)
2230c99f6abSGuennadi Liakhovetski #define DI_DISP1_CB0_MAP	(0x0184 + IPU_BASE)
2240c99f6abSGuennadi Liakhovetski #define DI_DISP1_CB1_MAP	(0x0188 + IPU_BASE)
2250c99f6abSGuennadi Liakhovetski #define DI_DISP1_CB2_MAP	(0x018C + IPU_BASE)
2260c99f6abSGuennadi Liakhovetski #define DI_DISP2_DB0_MAP	(0x0190 + IPU_BASE)
2270c99f6abSGuennadi Liakhovetski #define DI_DISP2_DB1_MAP	(0x0194 + IPU_BASE)
2280c99f6abSGuennadi Liakhovetski #define DI_DISP2_DB2_MAP	(0x0198 + IPU_BASE)
2290c99f6abSGuennadi Liakhovetski #define DI_DISP2_CB0_MAP	(0x019C + IPU_BASE)
2300c99f6abSGuennadi Liakhovetski #define DI_DISP2_CB1_MAP	(0x01A0 + IPU_BASE)
2310c99f6abSGuennadi Liakhovetski #define DI_DISP2_CB2_MAP	(0x01A4 + IPU_BASE)
2320c99f6abSGuennadi Liakhovetski #define DI_DISP3_B0_MAP		(0x01A8 + IPU_BASE)
2330c99f6abSGuennadi Liakhovetski #define DI_DISP3_B1_MAP		(0x01AC + IPU_BASE)
2340c99f6abSGuennadi Liakhovetski #define DI_DISP3_B2_MAP		(0x01B0 + IPU_BASE)
2350c99f6abSGuennadi Liakhovetski #define DI_DISP_ACC_CC		(0x01B4 + IPU_BASE)
2360c99f6abSGuennadi Liakhovetski #define DI_DISP_LLA_CONF	(0x01B8 + IPU_BASE)
2370c99f6abSGuennadi Liakhovetski #define DI_DISP_LLA_DATA	(0x01BC + IPU_BASE)
2380c99f6abSGuennadi Liakhovetski 
2390c99f6abSGuennadi Liakhovetski /* DI_DISP_SIG_POL bits */
2400c99f6abSGuennadi Liakhovetski #define DI_D3_VSYNC_POL		(1 << 28)
2410c99f6abSGuennadi Liakhovetski #define DI_D3_HSYNC_POL		(1 << 27)
2420c99f6abSGuennadi Liakhovetski #define DI_D3_DRDY_SHARP_POL	(1 << 26)
2430c99f6abSGuennadi Liakhovetski #define DI_D3_CLK_POL		(1 << 25)
2440c99f6abSGuennadi Liakhovetski #define DI_D3_DATA_POL		(1 << 24)
2450c99f6abSGuennadi Liakhovetski 
2460c99f6abSGuennadi Liakhovetski /* DI_DISP_IF_CONF bits */
2470c99f6abSGuennadi Liakhovetski #define DI_D3_CLK_IDLE		(1 << 26)
2480c99f6abSGuennadi Liakhovetski #define DI_D3_CLK_SEL		(1 << 25)
2490c99f6abSGuennadi Liakhovetski #define DI_D3_DATAMSK		(1 << 24)
2500c99f6abSGuennadi Liakhovetski 
2510c99f6abSGuennadi Liakhovetski #define IOMUX_PADNUM_MASK	0x1ff
2520c99f6abSGuennadi Liakhovetski #define IOMUX_GPIONUM_SHIFT	9
2530c99f6abSGuennadi Liakhovetski #define IOMUX_GPIONUM_MASK	(0xff << IOMUX_GPIONUM_SHIFT)
2540c99f6abSGuennadi Liakhovetski 
2550c99f6abSGuennadi Liakhovetski #define IOMUX_PIN(gpionum, padnum) ((padnum) & IOMUX_PADNUM_MASK)
2560c99f6abSGuennadi Liakhovetski 
2570c99f6abSGuennadi Liakhovetski #define IOMUX_MODE_L(pin, mode) IOMUX_MODE(((pin) + 0xc) ^ 3, mode)
2580c99f6abSGuennadi Liakhovetski 
2590c99f6abSGuennadi Liakhovetski struct chan_param_mem_planar {
2600c99f6abSGuennadi Liakhovetski 	/* Word 0 */
2610c99f6abSGuennadi Liakhovetski 	u32	xv:10;
2620c99f6abSGuennadi Liakhovetski 	u32	yv:10;
2630c99f6abSGuennadi Liakhovetski 	u32	xb:12;
2640c99f6abSGuennadi Liakhovetski 
2650c99f6abSGuennadi Liakhovetski 	u32	yb:12;
2660c99f6abSGuennadi Liakhovetski 	u32	res1:2;
2670c99f6abSGuennadi Liakhovetski 	u32	nsb:1;
2680c99f6abSGuennadi Liakhovetski 	u32	lnpb:6;
2690c99f6abSGuennadi Liakhovetski 	u32	ubo_l:11;
2700c99f6abSGuennadi Liakhovetski 
2710c99f6abSGuennadi Liakhovetski 	u32	ubo_h:15;
2720c99f6abSGuennadi Liakhovetski 	u32	vbo_l:17;
2730c99f6abSGuennadi Liakhovetski 
2740c99f6abSGuennadi Liakhovetski 	u32	vbo_h:9;
2750c99f6abSGuennadi Liakhovetski 	u32	res2:3;
2760c99f6abSGuennadi Liakhovetski 	u32	fw:12;
2770c99f6abSGuennadi Liakhovetski 	u32	fh_l:8;
2780c99f6abSGuennadi Liakhovetski 
2790c99f6abSGuennadi Liakhovetski 	u32	fh_h:4;
2800c99f6abSGuennadi Liakhovetski 	u32	res3:28;
2810c99f6abSGuennadi Liakhovetski 
2820c99f6abSGuennadi Liakhovetski 	/* Word 1 */
2830c99f6abSGuennadi Liakhovetski 	u32	eba0;
2840c99f6abSGuennadi Liakhovetski 
2850c99f6abSGuennadi Liakhovetski 	u32	eba1;
2860c99f6abSGuennadi Liakhovetski 
2870c99f6abSGuennadi Liakhovetski 	u32	bpp:3;
2880c99f6abSGuennadi Liakhovetski 	u32	sl:14;
2890c99f6abSGuennadi Liakhovetski 	u32	pfs:3;
2900c99f6abSGuennadi Liakhovetski 	u32	bam:3;
2910c99f6abSGuennadi Liakhovetski 	u32	res4:2;
2920c99f6abSGuennadi Liakhovetski 	u32	npb:6;
2930c99f6abSGuennadi Liakhovetski 	u32	res5:1;
2940c99f6abSGuennadi Liakhovetski 
2950c99f6abSGuennadi Liakhovetski 	u32	sat:2;
2960c99f6abSGuennadi Liakhovetski 	u32	res6:30;
2970c99f6abSGuennadi Liakhovetski } __attribute__ ((packed));
2980c99f6abSGuennadi Liakhovetski 
2990c99f6abSGuennadi Liakhovetski struct chan_param_mem_interleaved {
3000c99f6abSGuennadi Liakhovetski 	/* Word 0 */
3010c99f6abSGuennadi Liakhovetski 	u32	xv:10;
3020c99f6abSGuennadi Liakhovetski 	u32	yv:10;
3030c99f6abSGuennadi Liakhovetski 	u32	xb:12;
3040c99f6abSGuennadi Liakhovetski 
3050c99f6abSGuennadi Liakhovetski 	u32	yb:12;
3060c99f6abSGuennadi Liakhovetski 	u32	sce:1;
3070c99f6abSGuennadi Liakhovetski 	u32	res1:1;
3080c99f6abSGuennadi Liakhovetski 	u32	nsb:1;
3090c99f6abSGuennadi Liakhovetski 	u32	lnpb:6;
3100c99f6abSGuennadi Liakhovetski 	u32	sx:10;
3110c99f6abSGuennadi Liakhovetski 	u32	sy_l:1;
3120c99f6abSGuennadi Liakhovetski 
3130c99f6abSGuennadi Liakhovetski 	u32	sy_h:9;
3140c99f6abSGuennadi Liakhovetski 	u32	ns:10;
3150c99f6abSGuennadi Liakhovetski 	u32	sm:10;
3160c99f6abSGuennadi Liakhovetski 	u32	sdx_l:3;
3170c99f6abSGuennadi Liakhovetski 
3180c99f6abSGuennadi Liakhovetski 	u32	sdx_h:2;
3190c99f6abSGuennadi Liakhovetski 	u32	sdy:5;
3200c99f6abSGuennadi Liakhovetski 	u32	sdrx:1;
3210c99f6abSGuennadi Liakhovetski 	u32	sdry:1;
3220c99f6abSGuennadi Liakhovetski 	u32	sdr1:1;
3230c99f6abSGuennadi Liakhovetski 	u32	res2:2;
3240c99f6abSGuennadi Liakhovetski 	u32	fw:12;
3250c99f6abSGuennadi Liakhovetski 	u32	fh_l:8;
3260c99f6abSGuennadi Liakhovetski 
3270c99f6abSGuennadi Liakhovetski 	u32	fh_h:4;
3280c99f6abSGuennadi Liakhovetski 	u32	res3:28;
3290c99f6abSGuennadi Liakhovetski 
3300c99f6abSGuennadi Liakhovetski 	/* Word 1 */
3310c99f6abSGuennadi Liakhovetski 	u32	eba0;
3320c99f6abSGuennadi Liakhovetski 
3330c99f6abSGuennadi Liakhovetski 	u32	eba1;
3340c99f6abSGuennadi Liakhovetski 
3350c99f6abSGuennadi Liakhovetski 	u32	bpp:3;
3360c99f6abSGuennadi Liakhovetski 	u32	sl:14;
3370c99f6abSGuennadi Liakhovetski 	u32	pfs:3;
3380c99f6abSGuennadi Liakhovetski 	u32	bam:3;
3390c99f6abSGuennadi Liakhovetski 	u32	res4:2;
3400c99f6abSGuennadi Liakhovetski 	u32	npb:6;
3410c99f6abSGuennadi Liakhovetski 	u32	res5:1;
3420c99f6abSGuennadi Liakhovetski 
3430c99f6abSGuennadi Liakhovetski 	u32	sat:2;
3440c99f6abSGuennadi Liakhovetski 	u32	scc:1;
3450c99f6abSGuennadi Liakhovetski 	u32	ofs0:5;
3460c99f6abSGuennadi Liakhovetski 	u32	ofs1:5;
3470c99f6abSGuennadi Liakhovetski 	u32	ofs2:5;
3480c99f6abSGuennadi Liakhovetski 	u32	ofs3:5;
3490c99f6abSGuennadi Liakhovetski 	u32	wid0:3;
3500c99f6abSGuennadi Liakhovetski 	u32	wid1:3;
3510c99f6abSGuennadi Liakhovetski 	u32	wid2:3;
3520c99f6abSGuennadi Liakhovetski 
3530c99f6abSGuennadi Liakhovetski 	u32	wid3:3;
3540c99f6abSGuennadi Liakhovetski 	u32	dec_sel:1;
3550c99f6abSGuennadi Liakhovetski 	u32	res6:28;
3560c99f6abSGuennadi Liakhovetski } __attribute__ ((packed));
3570c99f6abSGuennadi Liakhovetski 
3580c99f6abSGuennadi Liakhovetski union chan_param_mem {
3590c99f6abSGuennadi Liakhovetski 	struct chan_param_mem_planar		pp;
3600c99f6abSGuennadi Liakhovetski 	struct chan_param_mem_interleaved	ip;
3610c99f6abSGuennadi Liakhovetski };
3620c99f6abSGuennadi Liakhovetski 
363*62a22dcaSHelmut Raiger DECLARE_GLOBAL_DATA_PTR;
3640c99f6abSGuennadi Liakhovetski 
365*62a22dcaSHelmut Raiger /* graphics setup */
366*62a22dcaSHelmut Raiger static GraphicDevice panel;
367*62a22dcaSHelmut Raiger static struct ctfb_res_modes *mode;
368*62a22dcaSHelmut Raiger static struct ctfb_res_modes var_mode;
3690c99f6abSGuennadi Liakhovetski 
3700c99f6abSGuennadi Liakhovetski /*
3710c99f6abSGuennadi Liakhovetski  * sdc_init_panel() - initialize a synchronous LCD panel.
3720c99f6abSGuennadi Liakhovetski  * @width:		width of panel in pixels.
3730c99f6abSGuennadi Liakhovetski  * @height:		height of panel in pixels.
374*62a22dcaSHelmut Raiger  * @di_setup:	pixel format of the frame buffer
375*62a22dcaSHelmut Raiger  * @di_panel:	either SHARP or normal TFT
3760c99f6abSGuennadi Liakhovetski  * @return:		0 on success or negative error code on failure.
3770c99f6abSGuennadi Liakhovetski  */
378*62a22dcaSHelmut Raiger static int sdc_init_panel(u16 width, u16 height,
379*62a22dcaSHelmut Raiger 		enum pixel_fmt di_setup, enum ipu_panel di_panel)
3800c99f6abSGuennadi Liakhovetski {
381*62a22dcaSHelmut Raiger 	u32 reg, div;
3820c99f6abSGuennadi Liakhovetski 	uint32_t old_conf;
383*62a22dcaSHelmut Raiger 	int clock;
384*62a22dcaSHelmut Raiger 
385*62a22dcaSHelmut Raiger 	debug("%s(width=%d, height=%d)\n", __func__, width, height);
386*62a22dcaSHelmut Raiger 
387*62a22dcaSHelmut Raiger 	/* Init clocking, the IPU receives its clock from the hsp divder */
388*62a22dcaSHelmut Raiger 	clock = mxc_get_clock(MXC_IPU_CLK);
389*62a22dcaSHelmut Raiger 	if (clock < 0)
390*62a22dcaSHelmut Raiger 		return -EACCES;
3910c99f6abSGuennadi Liakhovetski 
3920c99f6abSGuennadi Liakhovetski 	/* Init panel size and blanking periods */
393*62a22dcaSHelmut Raiger 	reg = width + mode->left_margin + mode->right_margin - 1;
394*62a22dcaSHelmut Raiger 	if (reg > 1023) {
395*62a22dcaSHelmut Raiger 		printf("mx3fb: Display width too large, coerced to 1023!");
396*62a22dcaSHelmut Raiger 		reg = 1023;
397*62a22dcaSHelmut Raiger 	}
398*62a22dcaSHelmut Raiger 	reg = ((mode->hsync_len - 1) << 26) | (reg << 16);
399*62a22dcaSHelmut Raiger 	writel(reg, SDC_HOR_CONF);
4000c99f6abSGuennadi Liakhovetski 
401*62a22dcaSHelmut Raiger 	reg = height + mode->upper_margin + mode->lower_margin - 1;
402*62a22dcaSHelmut Raiger 	if (reg > 1023) {
403*62a22dcaSHelmut Raiger 		printf("mx3fb: Display height too large, coerced to 1023!");
404*62a22dcaSHelmut Raiger 		reg = 1023;
405*62a22dcaSHelmut Raiger 	}
406*62a22dcaSHelmut Raiger 	reg = ((mode->vsync_len - 1) << 26) | SDC_V_SYNC_WIDTH_L | (reg << 16);
407*62a22dcaSHelmut Raiger 	writel(reg, SDC_VER_CONF);
4080c99f6abSGuennadi Liakhovetski 
409*62a22dcaSHelmut Raiger 	switch (di_panel) {
4100c99f6abSGuennadi Liakhovetski 	case IPU_PANEL_SHARP_TFT:
411*62a22dcaSHelmut Raiger 		writel(0x00FD0102L, SDC_SHARP_CONF_1);
412*62a22dcaSHelmut Raiger 		writel(0x00F500F4L, SDC_SHARP_CONF_2);
413*62a22dcaSHelmut Raiger 		writel(SDC_COM_SHARP | SDC_COM_TFT_COLOR, SDC_COM_CONF);
414*62a22dcaSHelmut Raiger 		/* TODO: probably IF_CONF must be adapted (see below)! */
4150c99f6abSGuennadi Liakhovetski 		break;
4160c99f6abSGuennadi Liakhovetski 	case IPU_PANEL_TFT:
417*62a22dcaSHelmut Raiger 		writel(SDC_COM_TFT_COLOR, SDC_COM_CONF);
4180c99f6abSGuennadi Liakhovetski 		break;
4190c99f6abSGuennadi Liakhovetski 	default:
4200c99f6abSGuennadi Liakhovetski 		return -EINVAL;
4210c99f6abSGuennadi Liakhovetski 	}
4220c99f6abSGuennadi Liakhovetski 
4230c99f6abSGuennadi Liakhovetski 	/*
424*62a22dcaSHelmut Raiger 	 * Calculate divider: The fractional part is 4 bits so simply
425*62a22dcaSHelmut Raiger 	 * multiple by 2^4 to get it.
426*62a22dcaSHelmut Raiger 	 *
427*62a22dcaSHelmut Raiger 	 * Opposed to the kernel driver mode->pixclock is the time of one
428*62a22dcaSHelmut Raiger 	 * pixel in pico seconds, so:
429*62a22dcaSHelmut Raiger 	 *		pixel_clk = 1e12 / mode->pixclock
430*62a22dcaSHelmut Raiger 	 *		div = ipu_clk * 16 / pixel_clk
431*62a22dcaSHelmut Raiger 	 * leads to:
432*62a22dcaSHelmut Raiger 	 *		div = ipu_clk * 16 / (1e12 / mode->pixclock)
433*62a22dcaSHelmut Raiger 	 * or:
434*62a22dcaSHelmut Raiger 	 *		div = ipu_clk * 16 * mode->pixclock / 1e12
435*62a22dcaSHelmut Raiger 	 *
436*62a22dcaSHelmut Raiger 	 * To avoid integer overflows this is split into 2 shifts and
437*62a22dcaSHelmut Raiger 	 * one divide with sufficient accuracy:
438*62a22dcaSHelmut Raiger 	 *		16*1024*128*476837 =  0.9999996682e12
4390c99f6abSGuennadi Liakhovetski 	 */
440*62a22dcaSHelmut Raiger 	div = ((clock/1024) * (mode->pixclock/128)) / 476837;
441*62a22dcaSHelmut Raiger 	debug("hsp_clk is %d, div=%d\n", clock, div);
442*62a22dcaSHelmut Raiger 	/* coerce to not less than 4.0, not more than 255.9375 */
443*62a22dcaSHelmut Raiger 	if (div < 0x40)
444*62a22dcaSHelmut Raiger 		div = 0x40;
445*62a22dcaSHelmut Raiger 	else if (div > 0xFFF)
446*62a22dcaSHelmut Raiger 		div = 0xFFF;
447*62a22dcaSHelmut Raiger 	/* DISP3_IF_CLK_DOWN_WR is half the divider value and 2 less
448*62a22dcaSHelmut Raiger 	 * fraction bits. Subtract 1 extra from DISP3_IF_CLK_DOWN_WR
449*62a22dcaSHelmut Raiger 	 * based on timing debug DISP3_IF_CLK_UP_WR is 0
450*62a22dcaSHelmut Raiger 	 */
451*62a22dcaSHelmut Raiger 	writel((((div / 8) - 1) << 22) | div, DI_DISP3_TIME_CONF);
4520c99f6abSGuennadi Liakhovetski 
453*62a22dcaSHelmut Raiger 	/* DI settings for display 3: clock idle (bit 26) during vsync */
454*62a22dcaSHelmut Raiger 	old_conf = readl(DI_DISP_IF_CONF) & 0x78FFFFFF;
455*62a22dcaSHelmut Raiger 	writel(old_conf | IF_CONF, DI_DISP_IF_CONF);
4560c99f6abSGuennadi Liakhovetski 
457*62a22dcaSHelmut Raiger 	/* only set display 3 polarity bits */
458*62a22dcaSHelmut Raiger 	old_conf = readl(DI_DISP_SIG_POL) & 0xE0FFFFFF;
459*62a22dcaSHelmut Raiger 	writel(old_conf | mode->sync, DI_DISP_SIG_POL);
4600c99f6abSGuennadi Liakhovetski 
461*62a22dcaSHelmut Raiger 	writel(fmt_cfg[di_setup].b0, DI_DISP3_B0_MAP);
462*62a22dcaSHelmut Raiger 	writel(fmt_cfg[di_setup].b1, DI_DISP3_B1_MAP);
463*62a22dcaSHelmut Raiger 	writel(fmt_cfg[di_setup].b2, DI_DISP3_B2_MAP);
464*62a22dcaSHelmut Raiger 	writel(readl(DI_DISP_ACC_CC) |
465*62a22dcaSHelmut Raiger 		  ((fmt_cfg[di_setup].acc - 1) << 12), DI_DISP_ACC_CC);
4660c99f6abSGuennadi Liakhovetski 
467*62a22dcaSHelmut Raiger 	debug("DI_DISP_IF_CONF = 0x%08X\n",	readl(DI_DISP_IF_CONF));
468*62a22dcaSHelmut Raiger 	debug("DI_DISP_SIG_POL = 0x%08X\n", readl(DI_DISP_SIG_POL));
469*62a22dcaSHelmut Raiger 	debug("DI_DISP3_TIME_CONF = 0x%08X\n", readl(DI_DISP3_TIME_CONF));
470*62a22dcaSHelmut Raiger 	debug("SDC_HOR_CONF = 0x%08X\n", readl(SDC_HOR_CONF));
471*62a22dcaSHelmut Raiger 	debug("SDC_VER_CONF = 0x%08X\n", readl(SDC_VER_CONF));
4720c99f6abSGuennadi Liakhovetski 
4730c99f6abSGuennadi Liakhovetski 	return 0;
4740c99f6abSGuennadi Liakhovetski }
4750c99f6abSGuennadi Liakhovetski 
4760c99f6abSGuennadi Liakhovetski static void ipu_ch_param_set_size(union chan_param_mem *params,
477*62a22dcaSHelmut Raiger 				  uint pixelfmt, uint16_t width,
4780c99f6abSGuennadi Liakhovetski 				  uint16_t height, uint16_t stride)
4790c99f6abSGuennadi Liakhovetski {
480*62a22dcaSHelmut Raiger 	debug("%s(pixelfmt=%d, width=%d, height=%d, stride=%d)\n",
481*62a22dcaSHelmut Raiger 			__func__, pixelfmt, width, height, stride);
482*62a22dcaSHelmut Raiger 
4830c99f6abSGuennadi Liakhovetski 	params->pp.fw		= width - 1;
4840c99f6abSGuennadi Liakhovetski 	params->pp.fh_l		= height - 1;
4850c99f6abSGuennadi Liakhovetski 	params->pp.fh_h		= (height - 1) >> 8;
4860c99f6abSGuennadi Liakhovetski 	params->pp.sl		= stride - 1;
4870c99f6abSGuennadi Liakhovetski 
4880c99f6abSGuennadi Liakhovetski 	/* See above, for further formats see the Linux driver */
489*62a22dcaSHelmut Raiger 	switch (pixelfmt) {
490*62a22dcaSHelmut Raiger 	case GDF_16BIT_565RGB:
4910c99f6abSGuennadi Liakhovetski 		params->ip.bpp	= 2;
4920c99f6abSGuennadi Liakhovetski 		params->ip.pfs	= 4;
4930c99f6abSGuennadi Liakhovetski 		params->ip.npb	= 7;
4940c99f6abSGuennadi Liakhovetski 		params->ip.sat	= 2;		/* SAT = 32-bit access */
4950c99f6abSGuennadi Liakhovetski 		params->ip.ofs0	= 0;		/* Red bit offset */
4960c99f6abSGuennadi Liakhovetski 		params->ip.ofs1	= 5;		/* Green bit offset */
4970c99f6abSGuennadi Liakhovetski 		params->ip.ofs2	= 11;		/* Blue bit offset */
4980c99f6abSGuennadi Liakhovetski 		params->ip.ofs3	= 16;		/* Alpha bit offset */
4990c99f6abSGuennadi Liakhovetski 		params->ip.wid0	= 4;		/* Red bit width - 1 */
5000c99f6abSGuennadi Liakhovetski 		params->ip.wid1	= 5;		/* Green bit width - 1 */
5010c99f6abSGuennadi Liakhovetski 		params->ip.wid2	= 4;		/* Blue bit width - 1 */
5020c99f6abSGuennadi Liakhovetski 		break;
503*62a22dcaSHelmut Raiger 	case GDF_32BIT_X888RGB:
5040c99f6abSGuennadi Liakhovetski 		params->ip.bpp	= 1;		/* 24 BPP & RGB PFS */
5050c99f6abSGuennadi Liakhovetski 		params->ip.pfs	= 4;
5060c99f6abSGuennadi Liakhovetski 		params->ip.npb	= 7;
5070c99f6abSGuennadi Liakhovetski 		params->ip.sat	= 2;		/* SAT = 32-bit access */
5080c99f6abSGuennadi Liakhovetski 		params->ip.ofs0	= 16;		/* Red bit offset */
5090c99f6abSGuennadi Liakhovetski 		params->ip.ofs1	= 8;		/* Green bit offset */
5100c99f6abSGuennadi Liakhovetski 		params->ip.ofs2	= 0;		/* Blue bit offset */
5110c99f6abSGuennadi Liakhovetski 		params->ip.ofs3	= 24;		/* Alpha bit offset */
5120c99f6abSGuennadi Liakhovetski 		params->ip.wid0	= 7;		/* Red bit width - 1 */
5130c99f6abSGuennadi Liakhovetski 		params->ip.wid1	= 7;		/* Green bit width - 1 */
5140c99f6abSGuennadi Liakhovetski 		params->ip.wid2	= 7;		/* Blue bit width - 1 */
5150c99f6abSGuennadi Liakhovetski 		break;
5160c99f6abSGuennadi Liakhovetski 	default:
517*62a22dcaSHelmut Raiger 		printf("mx3fb: Pixel format not supported!\n");
5180c99f6abSGuennadi Liakhovetski 		break;
5190c99f6abSGuennadi Liakhovetski 	}
5200c99f6abSGuennadi Liakhovetski 
5210c99f6abSGuennadi Liakhovetski 	params->pp.nsb = 1;
5220c99f6abSGuennadi Liakhovetski }
5230c99f6abSGuennadi Liakhovetski 
5240c99f6abSGuennadi Liakhovetski static void ipu_ch_param_set_buffer(union chan_param_mem *params,
5250c99f6abSGuennadi Liakhovetski 				    void *buf0, void *buf1)
5260c99f6abSGuennadi Liakhovetski {
5270c99f6abSGuennadi Liakhovetski 	params->pp.eba0 = (u32)buf0;
5280c99f6abSGuennadi Liakhovetski 	params->pp.eba1 = (u32)buf1;
5290c99f6abSGuennadi Liakhovetski }
5300c99f6abSGuennadi Liakhovetski 
5310c99f6abSGuennadi Liakhovetski static void ipu_write_param_mem(uint32_t addr, uint32_t *data,
5320c99f6abSGuennadi Liakhovetski 				uint32_t num_words)
5330c99f6abSGuennadi Liakhovetski {
5340c99f6abSGuennadi Liakhovetski 	for (; num_words > 0; num_words--) {
535*62a22dcaSHelmut Raiger 		writel(addr, IPU_IMA_ADDR);
536*62a22dcaSHelmut Raiger 		writel(*data++, IPU_IMA_DATA);
5370c99f6abSGuennadi Liakhovetski 		addr++;
5380c99f6abSGuennadi Liakhovetski 		if ((addr & 0x7) == 5) {
5390c99f6abSGuennadi Liakhovetski 			addr &= ~0x7;	/* set to word 0 */
5400c99f6abSGuennadi Liakhovetski 			addr += 8;	/* increment to next row */
5410c99f6abSGuennadi Liakhovetski 		}
5420c99f6abSGuennadi Liakhovetski 	}
5430c99f6abSGuennadi Liakhovetski }
5440c99f6abSGuennadi Liakhovetski 
5450c99f6abSGuennadi Liakhovetski static uint32_t dma_param_addr(enum ipu_channel channel)
5460c99f6abSGuennadi Liakhovetski {
5470c99f6abSGuennadi Liakhovetski 	/* Channel Parameter Memory */
5480c99f6abSGuennadi Liakhovetski 	return 0x10000 | (channel << 4);
5490c99f6abSGuennadi Liakhovetski }
5500c99f6abSGuennadi Liakhovetski 
5510c99f6abSGuennadi Liakhovetski static void ipu_init_channel_buffer(enum ipu_channel channel, void *fbmem)
5520c99f6abSGuennadi Liakhovetski {
5530c99f6abSGuennadi Liakhovetski 	union chan_param_mem params = {};
5540c99f6abSGuennadi Liakhovetski 	uint32_t reg;
5550c99f6abSGuennadi Liakhovetski 	uint32_t stride_bytes;
5560c99f6abSGuennadi Liakhovetski 
557*62a22dcaSHelmut Raiger 	stride_bytes = (panel.plnSizeX * panel.gdfBytesPP + 3) & ~3;
558*62a22dcaSHelmut Raiger 
559*62a22dcaSHelmut Raiger 	debug("%s(channel=%d, fbmem=%p)\n", __func__, channel, fbmem);
5600c99f6abSGuennadi Liakhovetski 
5610c99f6abSGuennadi Liakhovetski 	/* Build parameter memory data for DMA channel */
562*62a22dcaSHelmut Raiger 	ipu_ch_param_set_size(&params, panel.gdfIndex,
563*62a22dcaSHelmut Raiger 			      panel.plnSizeX, panel.plnSizeY, stride_bytes);
5640c99f6abSGuennadi Liakhovetski 	ipu_ch_param_set_buffer(&params, fbmem, NULL);
5650c99f6abSGuennadi Liakhovetski 	params.pp.bam = 0;
5660c99f6abSGuennadi Liakhovetski 	/* Some channels (rotation) have restriction on burst length */
5670c99f6abSGuennadi Liakhovetski 
5680c99f6abSGuennadi Liakhovetski 	switch (channel) {
5690c99f6abSGuennadi Liakhovetski 	case IDMAC_SDC_0:
5700c99f6abSGuennadi Liakhovetski 		/* In original code only IPU_PIX_FMT_RGB565 was setting burst */
5710c99f6abSGuennadi Liakhovetski 		params.pp.npb = 16 - 1;
5720c99f6abSGuennadi Liakhovetski 		break;
5730c99f6abSGuennadi Liakhovetski 	default:
5740c99f6abSGuennadi Liakhovetski 		break;
5750c99f6abSGuennadi Liakhovetski 	}
5760c99f6abSGuennadi Liakhovetski 
5770c99f6abSGuennadi Liakhovetski 	ipu_write_param_mem(dma_param_addr(channel), (uint32_t *)&params, 10);
5780c99f6abSGuennadi Liakhovetski 
5790c99f6abSGuennadi Liakhovetski 	/* Disable double-buffering */
580*62a22dcaSHelmut Raiger 	reg = readl(IPU_CHA_DB_MODE_SEL);
5810c99f6abSGuennadi Liakhovetski 	reg &= ~(1UL << channel);
582*62a22dcaSHelmut Raiger 	writel(reg, IPU_CHA_DB_MODE_SEL);
5830c99f6abSGuennadi Liakhovetski }
5840c99f6abSGuennadi Liakhovetski 
5850c99f6abSGuennadi Liakhovetski static void ipu_channel_set_priority(enum ipu_channel channel,
5860c99f6abSGuennadi Liakhovetski 				     int prio)
5870c99f6abSGuennadi Liakhovetski {
588*62a22dcaSHelmut Raiger 	u32 reg = readl(IDMAC_CHA_PRI);
5890c99f6abSGuennadi Liakhovetski 
5900c99f6abSGuennadi Liakhovetski 	if (prio)
5910c99f6abSGuennadi Liakhovetski 		reg |= 1UL << channel;
5920c99f6abSGuennadi Liakhovetski 	else
5930c99f6abSGuennadi Liakhovetski 		reg &= ~(1UL << channel);
5940c99f6abSGuennadi Liakhovetski 
595*62a22dcaSHelmut Raiger 	writel(reg, IDMAC_CHA_PRI);
5960c99f6abSGuennadi Liakhovetski }
5970c99f6abSGuennadi Liakhovetski 
5980c99f6abSGuennadi Liakhovetski /*
5990c99f6abSGuennadi Liakhovetski  * ipu_enable_channel() - enable an IPU channel.
6000c99f6abSGuennadi Liakhovetski  * @channel:	channel ID.
6010c99f6abSGuennadi Liakhovetski  * @return:	0 on success or negative error code on failure.
6020c99f6abSGuennadi Liakhovetski  */
6030c99f6abSGuennadi Liakhovetski static int ipu_enable_channel(enum ipu_channel channel)
6040c99f6abSGuennadi Liakhovetski {
6050c99f6abSGuennadi Liakhovetski 	uint32_t reg;
6060c99f6abSGuennadi Liakhovetski 
6070c99f6abSGuennadi Liakhovetski 	/* Reset to buffer 0 */
608*62a22dcaSHelmut Raiger 	writel(1UL << channel, IPU_CHA_CUR_BUF);
6090c99f6abSGuennadi Liakhovetski 
6100c99f6abSGuennadi Liakhovetski 	switch (channel) {
6110c99f6abSGuennadi Liakhovetski 	case IDMAC_SDC_0:
6120c99f6abSGuennadi Liakhovetski 		ipu_channel_set_priority(channel, 1);
6130c99f6abSGuennadi Liakhovetski 		break;
6140c99f6abSGuennadi Liakhovetski 	default:
6150c99f6abSGuennadi Liakhovetski 		break;
6160c99f6abSGuennadi Liakhovetski 	}
6170c99f6abSGuennadi Liakhovetski 
618*62a22dcaSHelmut Raiger 	reg = readl(IDMAC_CHA_EN);
619*62a22dcaSHelmut Raiger 	writel(reg | (1UL << channel), IDMAC_CHA_EN);
6200c99f6abSGuennadi Liakhovetski 
6210c99f6abSGuennadi Liakhovetski 	return 0;
6220c99f6abSGuennadi Liakhovetski }
6230c99f6abSGuennadi Liakhovetski 
6240c99f6abSGuennadi Liakhovetski static int ipu_update_channel_buffer(enum ipu_channel channel, void *buf)
6250c99f6abSGuennadi Liakhovetski {
6260c99f6abSGuennadi Liakhovetski 	uint32_t reg;
6270c99f6abSGuennadi Liakhovetski 
628*62a22dcaSHelmut Raiger 	reg = readl(IPU_CHA_BUF0_RDY);
6290c99f6abSGuennadi Liakhovetski 	if (reg & (1UL << channel))
6300c99f6abSGuennadi Liakhovetski 		return -EACCES;
6310c99f6abSGuennadi Liakhovetski 
6320c99f6abSGuennadi Liakhovetski 	/* 44.3.3.1.9 - Row Number 1 (WORD1, offset 0) */
633*62a22dcaSHelmut Raiger 	writel(dma_param_addr(channel) + 0x0008UL, IPU_IMA_ADDR);
634*62a22dcaSHelmut Raiger 	writel((u32)buf, IPU_IMA_DATA);
6350c99f6abSGuennadi Liakhovetski 
6360c99f6abSGuennadi Liakhovetski 	return 0;
6370c99f6abSGuennadi Liakhovetski }
6380c99f6abSGuennadi Liakhovetski 
6390c99f6abSGuennadi Liakhovetski static int idmac_tx_submit(enum ipu_channel channel, void *buf)
6400c99f6abSGuennadi Liakhovetski {
6410c99f6abSGuennadi Liakhovetski 	int ret;
6420c99f6abSGuennadi Liakhovetski 
6430c99f6abSGuennadi Liakhovetski 	ipu_init_channel_buffer(channel, buf);
6440c99f6abSGuennadi Liakhovetski 
6450c99f6abSGuennadi Liakhovetski 
6460c99f6abSGuennadi Liakhovetski 	/* ipu_idmac.c::ipu_submit_channel_buffers() */
6470c99f6abSGuennadi Liakhovetski 	ret = ipu_update_channel_buffer(channel, buf);
6480c99f6abSGuennadi Liakhovetski 	if (ret < 0)
6490c99f6abSGuennadi Liakhovetski 		return ret;
6500c99f6abSGuennadi Liakhovetski 
6510c99f6abSGuennadi Liakhovetski 	/* ipu_idmac.c::ipu_select_buffer() */
6520c99f6abSGuennadi Liakhovetski 	/* Mark buffer 0 as ready. */
653*62a22dcaSHelmut Raiger 	writel(1UL << channel, IPU_CHA_BUF0_RDY);
6540c99f6abSGuennadi Liakhovetski 
6550c99f6abSGuennadi Liakhovetski 
6560c99f6abSGuennadi Liakhovetski 	ret = ipu_enable_channel(channel);
6570c99f6abSGuennadi Liakhovetski 	return ret;
6580c99f6abSGuennadi Liakhovetski }
6590c99f6abSGuennadi Liakhovetski 
6600c99f6abSGuennadi Liakhovetski static void sdc_enable_channel(void *fbmem)
6610c99f6abSGuennadi Liakhovetski {
6620c99f6abSGuennadi Liakhovetski 	int ret;
6630c99f6abSGuennadi Liakhovetski 	u32 reg;
6640c99f6abSGuennadi Liakhovetski 
6650c99f6abSGuennadi Liakhovetski 	ret = idmac_tx_submit(IDMAC_SDC_0, fbmem);
6660c99f6abSGuennadi Liakhovetski 
6670c99f6abSGuennadi Liakhovetski 	/* mx3fb.c::sdc_fb_init() */
6680c99f6abSGuennadi Liakhovetski 	if (ret >= 0) {
669*62a22dcaSHelmut Raiger 		reg = readl(SDC_COM_CONF);
670*62a22dcaSHelmut Raiger 		writel(reg | SDC_COM_BG_EN, SDC_COM_CONF);
6710c99f6abSGuennadi Liakhovetski 	}
6720c99f6abSGuennadi Liakhovetski 
6730c99f6abSGuennadi Liakhovetski 	/*
6740c99f6abSGuennadi Liakhovetski 	 * Attention! Without this msleep the channel keeps generating
6750c99f6abSGuennadi Liakhovetski 	 * interrupts. Next sdc_set_brightness() is going to be called
6760c99f6abSGuennadi Liakhovetski 	 * from mx3fb_blank().
6770c99f6abSGuennadi Liakhovetski 	 */
678*62a22dcaSHelmut Raiger 	udelay(2000);
6790c99f6abSGuennadi Liakhovetski }
6800c99f6abSGuennadi Liakhovetski 
6810c99f6abSGuennadi Liakhovetski /*
6820c99f6abSGuennadi Liakhovetski  * mx3fb_set_par() - set framebuffer parameters and change the operating mode.
6830c99f6abSGuennadi Liakhovetski  * @return:	0 on success or negative error code on failure.
684*62a22dcaSHelmut Raiger  *  TODO: currently only 666 and TFT as DI setup supported
6850c99f6abSGuennadi Liakhovetski  */
6860c99f6abSGuennadi Liakhovetski static int mx3fb_set_par(void)
6870c99f6abSGuennadi Liakhovetski {
6880c99f6abSGuennadi Liakhovetski 	int ret;
6890c99f6abSGuennadi Liakhovetski 
690*62a22dcaSHelmut Raiger 	ret = sdc_init_panel(panel.plnSizeX, panel.plnSizeY,
691*62a22dcaSHelmut Raiger 			IPU_PIX_FMT_RGB666, IPU_PANEL_TFT);
6920c99f6abSGuennadi Liakhovetski 	if (ret < 0)
6930c99f6abSGuennadi Liakhovetski 		return ret;
6940c99f6abSGuennadi Liakhovetski 
695*62a22dcaSHelmut Raiger 	writel((mode->left_margin << 16) | mode->upper_margin, SDC_BG_POS);
6960c99f6abSGuennadi Liakhovetski 
6970c99f6abSGuennadi Liakhovetski 	return 0;
6980c99f6abSGuennadi Liakhovetski }
6990c99f6abSGuennadi Liakhovetski 
700*62a22dcaSHelmut Raiger static void ll_disp3_enable(void *base)
7010c99f6abSGuennadi Liakhovetski {
7020c99f6abSGuennadi Liakhovetski 	u32 reg;
7030c99f6abSGuennadi Liakhovetski 
704*62a22dcaSHelmut Raiger 	debug("%s(base=0x%x)\n", __func__, (u32) base);
7050c99f6abSGuennadi Liakhovetski 	/* pcm037.c::mxc_board_init() */
7060c99f6abSGuennadi Liakhovetski 
7070c99f6abSGuennadi Liakhovetski 	/* Display Interface #3 */
7080c99f6abSGuennadi Liakhovetski 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD0, MUX_CTL_FUNC));
7090c99f6abSGuennadi Liakhovetski 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD1, MUX_CTL_FUNC));
7100c99f6abSGuennadi Liakhovetski 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD2, MUX_CTL_FUNC));
7110c99f6abSGuennadi Liakhovetski 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD3, MUX_CTL_FUNC));
7120c99f6abSGuennadi Liakhovetski 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD4, MUX_CTL_FUNC));
7130c99f6abSGuennadi Liakhovetski 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD5, MUX_CTL_FUNC));
7140c99f6abSGuennadi Liakhovetski 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD6, MUX_CTL_FUNC));
7150c99f6abSGuennadi Liakhovetski 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD7, MUX_CTL_FUNC));
7160c99f6abSGuennadi Liakhovetski 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD8, MUX_CTL_FUNC));
7170c99f6abSGuennadi Liakhovetski 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD9, MUX_CTL_FUNC));
7180c99f6abSGuennadi Liakhovetski 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD10, MUX_CTL_FUNC));
7190c99f6abSGuennadi Liakhovetski 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD11, MUX_CTL_FUNC));
7200c99f6abSGuennadi Liakhovetski 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD12, MUX_CTL_FUNC));
7210c99f6abSGuennadi Liakhovetski 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD13, MUX_CTL_FUNC));
7220c99f6abSGuennadi Liakhovetski 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD14, MUX_CTL_FUNC));
7230c99f6abSGuennadi Liakhovetski 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD15, MUX_CTL_FUNC));
7240c99f6abSGuennadi Liakhovetski 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD16, MUX_CTL_FUNC));
7250c99f6abSGuennadi Liakhovetski 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD17, MUX_CTL_FUNC));
7260c99f6abSGuennadi Liakhovetski 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_VSYNC3, MUX_CTL_FUNC));
7270c99f6abSGuennadi Liakhovetski 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_HSYNC, MUX_CTL_FUNC));
7280c99f6abSGuennadi Liakhovetski 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_FPSHIFT, MUX_CTL_FUNC));
7290c99f6abSGuennadi Liakhovetski 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_DRDY0, MUX_CTL_FUNC));
7300c99f6abSGuennadi Liakhovetski 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_D3_REV, MUX_CTL_FUNC));
7310c99f6abSGuennadi Liakhovetski 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_CONTRAST, MUX_CTL_FUNC));
7320c99f6abSGuennadi Liakhovetski 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_D3_SPL, MUX_CTL_FUNC));
7330c99f6abSGuennadi Liakhovetski 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_D3_CLS, MUX_CTL_FUNC));
7340c99f6abSGuennadi Liakhovetski 
7350c99f6abSGuennadi Liakhovetski 
7360c99f6abSGuennadi Liakhovetski 	/* ipu_idmac.c::ipu_probe() */
7370c99f6abSGuennadi Liakhovetski 
7380c99f6abSGuennadi Liakhovetski 	/* Start the clock */
7390c99f6abSGuennadi Liakhovetski 	__REG(CCM_CGR1) = __REG(CCM_CGR1) | (3 << 22);
7400c99f6abSGuennadi Liakhovetski 
7410c99f6abSGuennadi Liakhovetski 
7420c99f6abSGuennadi Liakhovetski 	/* ipu_idmac.c::ipu_idmac_init() */
7430c99f6abSGuennadi Liakhovetski 
7440c99f6abSGuennadi Liakhovetski 	/* Service request counter to maximum - shouldn't be needed */
745*62a22dcaSHelmut Raiger 	writel(0x00000070, IDMAC_CONF);
7460c99f6abSGuennadi Liakhovetski 
7470c99f6abSGuennadi Liakhovetski 
7480c99f6abSGuennadi Liakhovetski 	/* ipu_idmac.c::ipu_init_channel() */
7490c99f6abSGuennadi Liakhovetski 
7500c99f6abSGuennadi Liakhovetski 	/* Enable IPU sub modules */
751*62a22dcaSHelmut Raiger 	reg = readl(IPU_CONF) | IPU_CONF_SDC_EN | IPU_CONF_DI_EN;
752*62a22dcaSHelmut Raiger 	writel(reg, IPU_CONF);
7530c99f6abSGuennadi Liakhovetski 
7540c99f6abSGuennadi Liakhovetski 
7550c99f6abSGuennadi Liakhovetski 	/* mx3fb.c::init_fb_chan() */
7560c99f6abSGuennadi Liakhovetski 
7570c99f6abSGuennadi Liakhovetski 	/* set Display Interface clock period */
758*62a22dcaSHelmut Raiger 	writel(0x00100010L, DI_HSP_CLK_PER);
7590c99f6abSGuennadi Liakhovetski 	/* Might need to trigger HSP clock change - see 44.3.3.8.5 */
7600c99f6abSGuennadi Liakhovetski 
7610c99f6abSGuennadi Liakhovetski 
7620c99f6abSGuennadi Liakhovetski 	/* mx3fb.c::sdc_set_brightness() */
7630c99f6abSGuennadi Liakhovetski 
7640c99f6abSGuennadi Liakhovetski 	/* This might be board-specific */
765*62a22dcaSHelmut Raiger 	writel(0x03000000UL | 255 << 16, SDC_PWM_CTRL);
7660c99f6abSGuennadi Liakhovetski 
7670c99f6abSGuennadi Liakhovetski 
7680c99f6abSGuennadi Liakhovetski 	/* mx3fb.c::sdc_set_global_alpha() */
7690c99f6abSGuennadi Liakhovetski 
7700c99f6abSGuennadi Liakhovetski 	/* Use global - not per-pixel - Alpha-blending */
771*62a22dcaSHelmut Raiger 	reg = readl(SDC_GW_CTRL) & 0x00FFFFFFL;
772*62a22dcaSHelmut Raiger 	writel(reg | ((uint32_t) 0xff << 24), SDC_GW_CTRL);
7730c99f6abSGuennadi Liakhovetski 
774*62a22dcaSHelmut Raiger 	reg = readl(SDC_COM_CONF);
775*62a22dcaSHelmut Raiger 	writel(reg | SDC_COM_GLB_A, SDC_COM_CONF);
7760c99f6abSGuennadi Liakhovetski 
7770c99f6abSGuennadi Liakhovetski 
7780c99f6abSGuennadi Liakhovetski 	/* mx3fb.c::sdc_set_color_key() */
7790c99f6abSGuennadi Liakhovetski 
7800c99f6abSGuennadi Liakhovetski 	/* Disable colour-keying for background */
781*62a22dcaSHelmut Raiger 	reg = readl(SDC_COM_CONF) &
7820c99f6abSGuennadi Liakhovetski 		~(SDC_COM_GWSEL | SDC_COM_KEY_COLOR_G);
783*62a22dcaSHelmut Raiger 	writel(reg, SDC_COM_CONF);
7840c99f6abSGuennadi Liakhovetski 
7850c99f6abSGuennadi Liakhovetski 
7860c99f6abSGuennadi Liakhovetski 	mx3fb_set_par();
7870c99f6abSGuennadi Liakhovetski 
788*62a22dcaSHelmut Raiger 	sdc_enable_channel(base);
7890c99f6abSGuennadi Liakhovetski 
7900c99f6abSGuennadi Liakhovetski 	/*
7910c99f6abSGuennadi Liakhovetski 	 * Linux driver calls sdc_set_brightness() here again,
7920c99f6abSGuennadi Liakhovetski 	 * once is enough for us
7930c99f6abSGuennadi Liakhovetski 	 */
794*62a22dcaSHelmut Raiger 	debug("%s() done\n", __func__);
7950c99f6abSGuennadi Liakhovetski }
7960c99f6abSGuennadi Liakhovetski 
797*62a22dcaSHelmut Raiger /* ------------------------ public part ------------------- */
7980c99f6abSGuennadi Liakhovetski ulong calc_fbsize(void)
7990c99f6abSGuennadi Liakhovetski {
800*62a22dcaSHelmut Raiger 	return panel.plnSizeX * panel.plnSizeY * panel.gdfBytesPP;
8010c99f6abSGuennadi Liakhovetski }
8020c99f6abSGuennadi Liakhovetski 
803*62a22dcaSHelmut Raiger /*
804*62a22dcaSHelmut Raiger  * The current implementation is only tested for GDF_16BIT_565RGB!
805*62a22dcaSHelmut Raiger  * It was switched from the original CONFIG_LCD setup to CONFIG_VIDEO,
806*62a22dcaSHelmut Raiger  * because the lcd code seemed loaded with color table stuff, that
807*62a22dcaSHelmut Raiger  * does not relate to most modern TFTs. cfb_console.c looks more
808*62a22dcaSHelmut Raiger  * straight forward.
809*62a22dcaSHelmut Raiger  * This is the environment setting for the original setup
810*62a22dcaSHelmut Raiger  *	"unknown=video=ctfb:x:240,y:320,depth:16,mode:0,pclk:185925,le:9,ri:17,
811*62a22dcaSHelmut Raiger  *		up:7,lo:10,hs:1,vs:1,sync:100663296,vmode:0"
812*62a22dcaSHelmut Raiger  *	"videomode=unknown"
813*62a22dcaSHelmut Raiger  *
814*62a22dcaSHelmut Raiger  * Settings for VBEST VGG322403 display:
815*62a22dcaSHelmut Raiger  *	"videomode=video=ctfb:x:320,y:240,depth:16,mode:0,pclk:156000,
816*62a22dcaSHelmut Raiger  *		"le:20,ri:68,up:7,lo:29,hs:30,vs:3,sync:100663296,vmode:0"
817*62a22dcaSHelmut Raiger  *
818*62a22dcaSHelmut Raiger  * Settings for COM57H5M10XRC display:
819*62a22dcaSHelmut Raiger  *	"videomode=video=ctfb:x:640,y:480,depth:16,mode:0,pclk:40000,
820*62a22dcaSHelmut Raiger  *		"le:120,ri:40,up:35,lo:10,hs:30,vs:3,sync:100663296,vmode:0"
821*62a22dcaSHelmut Raiger  */
822*62a22dcaSHelmut Raiger void *video_hw_init(void)
8230c99f6abSGuennadi Liakhovetski {
824*62a22dcaSHelmut Raiger 	char *penv;
825*62a22dcaSHelmut Raiger 	u32 memsize;
826*62a22dcaSHelmut Raiger 	unsigned long t1, hsynch, vsynch;
827*62a22dcaSHelmut Raiger 	int bits_per_pixel, i, tmp, vesa_idx = 0, videomode;
828*62a22dcaSHelmut Raiger 
829*62a22dcaSHelmut Raiger 	tmp = 0;
830*62a22dcaSHelmut Raiger 
831*62a22dcaSHelmut Raiger 	puts("Video: ");
832*62a22dcaSHelmut Raiger 
833*62a22dcaSHelmut Raiger 	videomode = CONFIG_SYS_DEFAULT_VIDEO_MODE;
834*62a22dcaSHelmut Raiger 	/* get video mode via environment */
835*62a22dcaSHelmut Raiger 	penv = getenv("videomode");
836*62a22dcaSHelmut Raiger 	if (penv) {
837*62a22dcaSHelmut Raiger 		/* decide if it is a string */
838*62a22dcaSHelmut Raiger 		if (penv[0] <= '9') {
839*62a22dcaSHelmut Raiger 			videomode = (int) simple_strtoul(penv, NULL, 16);
840*62a22dcaSHelmut Raiger 			tmp = 1;
841*62a22dcaSHelmut Raiger 		}
842*62a22dcaSHelmut Raiger 	} else {
843*62a22dcaSHelmut Raiger 		tmp = 1;
844*62a22dcaSHelmut Raiger 	}
845*62a22dcaSHelmut Raiger 	if (tmp) {
846*62a22dcaSHelmut Raiger 		/* parameter are vesa modes */
847*62a22dcaSHelmut Raiger 		/* search params */
848*62a22dcaSHelmut Raiger 		for (i = 0; i < VESA_MODES_COUNT; i++) {
849*62a22dcaSHelmut Raiger 			if (vesa_modes[i].vesanr == videomode)
850*62a22dcaSHelmut Raiger 				break;
851*62a22dcaSHelmut Raiger 		}
852*62a22dcaSHelmut Raiger 		if (i == VESA_MODES_COUNT) {
853*62a22dcaSHelmut Raiger 			printf("No VESA Mode found, switching to mode 0x%x ",
854*62a22dcaSHelmut Raiger 					CONFIG_SYS_DEFAULT_VIDEO_MODE);
855*62a22dcaSHelmut Raiger 			i = 0;
856*62a22dcaSHelmut Raiger 		}
857*62a22dcaSHelmut Raiger 		mode = (struct ctfb_res_modes *)
858*62a22dcaSHelmut Raiger 				&res_mode_init[vesa_modes[i].resindex];
859*62a22dcaSHelmut Raiger 		bits_per_pixel = vesa_modes[i].bits_per_pixel;
860*62a22dcaSHelmut Raiger 		vesa_idx = vesa_modes[i].resindex;
861*62a22dcaSHelmut Raiger 	} else {
862*62a22dcaSHelmut Raiger 		mode = (struct ctfb_res_modes *) &var_mode;
863*62a22dcaSHelmut Raiger 		bits_per_pixel = video_get_params(mode, penv);
864*62a22dcaSHelmut Raiger 	}
865*62a22dcaSHelmut Raiger 
866*62a22dcaSHelmut Raiger 	/* calculate hsynch and vsynch freq (info only) */
867*62a22dcaSHelmut Raiger 	t1 = (mode->left_margin + mode->xres +
868*62a22dcaSHelmut Raiger 	      mode->right_margin + mode->hsync_len) / 8;
869*62a22dcaSHelmut Raiger 	t1 *= 8;
870*62a22dcaSHelmut Raiger 	t1 *= mode->pixclock;
871*62a22dcaSHelmut Raiger 	t1 /= 1000;
872*62a22dcaSHelmut Raiger 	hsynch = 1000000000L / t1;
873*62a22dcaSHelmut Raiger 	t1 *= (mode->upper_margin + mode->yres +
874*62a22dcaSHelmut Raiger 	       mode->lower_margin + mode->vsync_len);
875*62a22dcaSHelmut Raiger 	t1 /= 1000;
876*62a22dcaSHelmut Raiger 	vsynch = 1000000000L / t1;
877*62a22dcaSHelmut Raiger 
878*62a22dcaSHelmut Raiger 	/* fill in Graphic device struct */
879*62a22dcaSHelmut Raiger 	sprintf(panel.modeIdent, "%dx%dx%d %ldkHz %ldHz",
880*62a22dcaSHelmut Raiger 			mode->xres, mode->yres,
881*62a22dcaSHelmut Raiger 			bits_per_pixel, (hsynch / 1000), (vsynch / 1000));
882*62a22dcaSHelmut Raiger 	printf("%s\n", panel.modeIdent);
883*62a22dcaSHelmut Raiger 	panel.winSizeX = mode->xres;
884*62a22dcaSHelmut Raiger 	panel.winSizeY = mode->yres;
885*62a22dcaSHelmut Raiger 	panel.plnSizeX = mode->xres;
886*62a22dcaSHelmut Raiger 	panel.plnSizeY = mode->yres;
887*62a22dcaSHelmut Raiger 
888*62a22dcaSHelmut Raiger 	switch (bits_per_pixel) {
889*62a22dcaSHelmut Raiger 	case 24:
890*62a22dcaSHelmut Raiger 		panel.gdfBytesPP = 4;
891*62a22dcaSHelmut Raiger 		panel.gdfIndex = GDF_32BIT_X888RGB;
892*62a22dcaSHelmut Raiger 		break;
893*62a22dcaSHelmut Raiger 	case 16:
894*62a22dcaSHelmut Raiger 		panel.gdfBytesPP = 2;
895*62a22dcaSHelmut Raiger 		panel.gdfIndex = GDF_16BIT_565RGB;
896*62a22dcaSHelmut Raiger 		break;
897*62a22dcaSHelmut Raiger 	default:
898*62a22dcaSHelmut Raiger 		panel.gdfBytesPP = 1;
899*62a22dcaSHelmut Raiger 		panel.gdfIndex = GDF__8BIT_INDEX;
900*62a22dcaSHelmut Raiger 		break;
901*62a22dcaSHelmut Raiger 	}
902*62a22dcaSHelmut Raiger 
903*62a22dcaSHelmut Raiger 	/* set up Hardware */
904*62a22dcaSHelmut Raiger 	memsize = calc_fbsize();
905*62a22dcaSHelmut Raiger 
906*62a22dcaSHelmut Raiger 	debug("%s() allocating %d bytes\n", __func__, memsize);
907*62a22dcaSHelmut Raiger 
908*62a22dcaSHelmut Raiger 	/* fill in missing Graphic device struct */
909*62a22dcaSHelmut Raiger 	panel.frameAdrs = (u32) malloc(memsize);
910*62a22dcaSHelmut Raiger 	if (panel.frameAdrs == 0) {
911*62a22dcaSHelmut Raiger 		printf("%s() malloc(%d) failed\n", __func__, memsize);
912*62a22dcaSHelmut Raiger 		return 0;
913*62a22dcaSHelmut Raiger 	}
914*62a22dcaSHelmut Raiger 	panel.memSize = memsize;
915*62a22dcaSHelmut Raiger 
916*62a22dcaSHelmut Raiger 	ll_disp3_enable((void *) panel.frameAdrs);
917*62a22dcaSHelmut Raiger 	memset((void *) panel.frameAdrs, 0, memsize);
918*62a22dcaSHelmut Raiger 
919*62a22dcaSHelmut Raiger 	debug("%s() done, framebuffer at 0x%x, size=%d cleared\n",
920*62a22dcaSHelmut Raiger 			__func__, panel.frameAdrs, memsize);
921*62a22dcaSHelmut Raiger 
922*62a22dcaSHelmut Raiger 	return (void *) &panel;
923*62a22dcaSHelmut Raiger }
924*62a22dcaSHelmut Raiger 
925*62a22dcaSHelmut Raiger void video_set_lut(unsigned int index,	/* color number */
926*62a22dcaSHelmut Raiger 		    unsigned char r,	/* red */
927*62a22dcaSHelmut Raiger 		    unsigned char g,	/* green */
928*62a22dcaSHelmut Raiger 		    unsigned char b	/* blue */
929*62a22dcaSHelmut Raiger 		    )
930*62a22dcaSHelmut Raiger {
931*62a22dcaSHelmut Raiger 	return;
9320c99f6abSGuennadi Liakhovetski }
933