12c943804SSimon Glass /*
22c943804SSimon Glass * Copyright (C) 2016 Google, Inc
32c943804SSimon Glass *
42c943804SSimon Glass * SPDX-License-Identifier: GPL-2.0
52c943804SSimon Glass */
62c943804SSimon Glass
72c943804SSimon Glass #include <common.h>
82c943804SSimon Glass #include <bios_emul.h>
92c943804SSimon Glass #include <dm.h>
102c943804SSimon Glass #include <errno.h>
112c943804SSimon Glass #include <fdtdec.h>
122c943804SSimon Glass #include <pci_rom.h>
132c943804SSimon Glass #include <vbe.h>
142c943804SSimon Glass #include <asm/intel_regs.h>
152c943804SSimon Glass #include <asm/io.h>
162c943804SSimon Glass #include <asm/mtrr.h>
172c943804SSimon Glass #include <asm/pci.h>
182c943804SSimon Glass #include <asm/arch/pch.h>
192c943804SSimon Glass #include <asm/arch/sandybridge.h>
202c943804SSimon Glass
2105af050eSSimon Glass DECLARE_GLOBAL_DATA_PTR;
2205af050eSSimon Glass
232c943804SSimon Glass struct gt_powermeter {
242c943804SSimon Glass u16 reg;
252c943804SSimon Glass u32 value;
262c943804SSimon Glass };
272c943804SSimon Glass
282c943804SSimon Glass /* These are magic values - unfortunately the meaning is unknown */
292c943804SSimon Glass static const struct gt_powermeter snb_pm_gt1[] = {
302c943804SSimon Glass { 0xa200, 0xcc000000 },
312c943804SSimon Glass { 0xa204, 0x07000040 },
322c943804SSimon Glass { 0xa208, 0x0000fe00 },
332c943804SSimon Glass { 0xa20c, 0x00000000 },
342c943804SSimon Glass { 0xa210, 0x17000000 },
352c943804SSimon Glass { 0xa214, 0x00000021 },
362c943804SSimon Glass { 0xa218, 0x0817fe19 },
372c943804SSimon Glass { 0xa21c, 0x00000000 },
382c943804SSimon Glass { 0xa220, 0x00000000 },
392c943804SSimon Glass { 0xa224, 0xcc000000 },
402c943804SSimon Glass { 0xa228, 0x07000040 },
412c943804SSimon Glass { 0xa22c, 0x0000fe00 },
422c943804SSimon Glass { 0xa230, 0x00000000 },
432c943804SSimon Glass { 0xa234, 0x17000000 },
442c943804SSimon Glass { 0xa238, 0x00000021 },
452c943804SSimon Glass { 0xa23c, 0x0817fe19 },
462c943804SSimon Glass { 0xa240, 0x00000000 },
472c943804SSimon Glass { 0xa244, 0x00000000 },
482c943804SSimon Glass { 0xa248, 0x8000421e },
492c943804SSimon Glass { 0 }
502c943804SSimon Glass };
512c943804SSimon Glass
522c943804SSimon Glass static const struct gt_powermeter snb_pm_gt2[] = {
532c943804SSimon Glass { 0xa200, 0x330000a6 },
542c943804SSimon Glass { 0xa204, 0x402d0031 },
552c943804SSimon Glass { 0xa208, 0x00165f83 },
562c943804SSimon Glass { 0xa20c, 0xf1000000 },
572c943804SSimon Glass { 0xa210, 0x00000000 },
582c943804SSimon Glass { 0xa214, 0x00160016 },
592c943804SSimon Glass { 0xa218, 0x002a002b },
602c943804SSimon Glass { 0xa21c, 0x00000000 },
612c943804SSimon Glass { 0xa220, 0x00000000 },
622c943804SSimon Glass { 0xa224, 0x330000a6 },
632c943804SSimon Glass { 0xa228, 0x402d0031 },
642c943804SSimon Glass { 0xa22c, 0x00165f83 },
652c943804SSimon Glass { 0xa230, 0xf1000000 },
662c943804SSimon Glass { 0xa234, 0x00000000 },
672c943804SSimon Glass { 0xa238, 0x00160016 },
682c943804SSimon Glass { 0xa23c, 0x002a002b },
692c943804SSimon Glass { 0xa240, 0x00000000 },
702c943804SSimon Glass { 0xa244, 0x00000000 },
712c943804SSimon Glass { 0xa248, 0x8000421e },
722c943804SSimon Glass { 0 }
732c943804SSimon Glass };
742c943804SSimon Glass
752c943804SSimon Glass static const struct gt_powermeter ivb_pm_gt1[] = {
762c943804SSimon Glass { 0xa800, 0x00000000 },
772c943804SSimon Glass { 0xa804, 0x00021c00 },
782c943804SSimon Glass { 0xa808, 0x00000403 },
792c943804SSimon Glass { 0xa80c, 0x02001700 },
802c943804SSimon Glass { 0xa810, 0x05000200 },
812c943804SSimon Glass { 0xa814, 0x00000000 },
822c943804SSimon Glass { 0xa818, 0x00690500 },
832c943804SSimon Glass { 0xa81c, 0x0000007f },
842c943804SSimon Glass { 0xa820, 0x01002501 },
852c943804SSimon Glass { 0xa824, 0x00000300 },
862c943804SSimon Glass { 0xa828, 0x01000331 },
872c943804SSimon Glass { 0xa82c, 0x0000000c },
882c943804SSimon Glass { 0xa830, 0x00010016 },
892c943804SSimon Glass { 0xa834, 0x01100101 },
902c943804SSimon Glass { 0xa838, 0x00010103 },
912c943804SSimon Glass { 0xa83c, 0x00041300 },
922c943804SSimon Glass { 0xa840, 0x00000b30 },
932c943804SSimon Glass { 0xa844, 0x00000000 },
942c943804SSimon Glass { 0xa848, 0x7f000000 },
952c943804SSimon Glass { 0xa84c, 0x05000008 },
962c943804SSimon Glass { 0xa850, 0x00000001 },
972c943804SSimon Glass { 0xa854, 0x00000004 },
982c943804SSimon Glass { 0xa858, 0x00000007 },
992c943804SSimon Glass { 0xa85c, 0x00000000 },
1002c943804SSimon Glass { 0xa860, 0x00010000 },
1012c943804SSimon Glass { 0xa248, 0x0000221e },
1022c943804SSimon Glass { 0xa900, 0x00000000 },
1032c943804SSimon Glass { 0xa904, 0x00001c00 },
1042c943804SSimon Glass { 0xa908, 0x00000000 },
1052c943804SSimon Glass { 0xa90c, 0x06000000 },
1062c943804SSimon Glass { 0xa910, 0x09000200 },
1072c943804SSimon Glass { 0xa914, 0x00000000 },
1082c943804SSimon Glass { 0xa918, 0x00590000 },
1092c943804SSimon Glass { 0xa91c, 0x00000000 },
1102c943804SSimon Glass { 0xa920, 0x04002501 },
1112c943804SSimon Glass { 0xa924, 0x00000100 },
1122c943804SSimon Glass { 0xa928, 0x03000410 },
1132c943804SSimon Glass { 0xa92c, 0x00000000 },
1142c943804SSimon Glass { 0xa930, 0x00020000 },
1152c943804SSimon Glass { 0xa934, 0x02070106 },
1162c943804SSimon Glass { 0xa938, 0x00010100 },
1172c943804SSimon Glass { 0xa93c, 0x00401c00 },
1182c943804SSimon Glass { 0xa940, 0x00000000 },
1192c943804SSimon Glass { 0xa944, 0x00000000 },
1202c943804SSimon Glass { 0xa948, 0x10000e00 },
1212c943804SSimon Glass { 0xa94c, 0x02000004 },
1222c943804SSimon Glass { 0xa950, 0x00000001 },
1232c943804SSimon Glass { 0xa954, 0x00000004 },
1242c943804SSimon Glass { 0xa960, 0x00060000 },
1252c943804SSimon Glass { 0xaa3c, 0x00001c00 },
1262c943804SSimon Glass { 0xaa54, 0x00000004 },
1272c943804SSimon Glass { 0xaa60, 0x00060000 },
1282c943804SSimon Glass { 0 }
1292c943804SSimon Glass };
1302c943804SSimon Glass
1312c943804SSimon Glass static const struct gt_powermeter ivb_pm_gt2[] = {
1322c943804SSimon Glass { 0xa800, 0x10000000 },
1332c943804SSimon Glass { 0xa804, 0x00033800 },
1342c943804SSimon Glass { 0xa808, 0x00000902 },
1352c943804SSimon Glass { 0xa80c, 0x0c002f00 },
1362c943804SSimon Glass { 0xa810, 0x12000400 },
1372c943804SSimon Glass { 0xa814, 0x00000000 },
1382c943804SSimon Glass { 0xa818, 0x00d20800 },
1392c943804SSimon Glass { 0xa81c, 0x00000002 },
1402c943804SSimon Glass { 0xa820, 0x03004b02 },
1412c943804SSimon Glass { 0xa824, 0x00000600 },
1422c943804SSimon Glass { 0xa828, 0x07000773 },
1432c943804SSimon Glass { 0xa82c, 0x00000000 },
1442c943804SSimon Glass { 0xa830, 0x00010032 },
1452c943804SSimon Glass { 0xa834, 0x1520040d },
1462c943804SSimon Glass { 0xa838, 0x00020105 },
1472c943804SSimon Glass { 0xa83c, 0x00083700 },
1482c943804SSimon Glass { 0xa840, 0x0000151d },
1492c943804SSimon Glass { 0xa844, 0x00000000 },
1502c943804SSimon Glass { 0xa848, 0x20001b00 },
1512c943804SSimon Glass { 0xa84c, 0x0a000010 },
1522c943804SSimon Glass { 0xa850, 0x00000000 },
1532c943804SSimon Glass { 0xa854, 0x00000008 },
1542c943804SSimon Glass { 0xa858, 0x00000008 },
1552c943804SSimon Glass { 0xa85c, 0x00000000 },
1562c943804SSimon Glass { 0xa860, 0x00020000 },
1572c943804SSimon Glass { 0xa248, 0x0000221e },
1582c943804SSimon Glass { 0xa900, 0x00000000 },
1592c943804SSimon Glass { 0xa904, 0x00003500 },
1602c943804SSimon Glass { 0xa908, 0x00000000 },
1612c943804SSimon Glass { 0xa90c, 0x0c000000 },
1622c943804SSimon Glass { 0xa910, 0x12000500 },
1632c943804SSimon Glass { 0xa914, 0x00000000 },
1642c943804SSimon Glass { 0xa918, 0x00b20000 },
1652c943804SSimon Glass { 0xa91c, 0x00000000 },
1662c943804SSimon Glass { 0xa920, 0x08004b02 },
1672c943804SSimon Glass { 0xa924, 0x00000200 },
1682c943804SSimon Glass { 0xa928, 0x07000820 },
1692c943804SSimon Glass { 0xa92c, 0x00000000 },
1702c943804SSimon Glass { 0xa930, 0x00030000 },
1712c943804SSimon Glass { 0xa934, 0x050f020d },
1722c943804SSimon Glass { 0xa938, 0x00020300 },
1732c943804SSimon Glass { 0xa93c, 0x00903900 },
1742c943804SSimon Glass { 0xa940, 0x00000000 },
1752c943804SSimon Glass { 0xa944, 0x00000000 },
1762c943804SSimon Glass { 0xa948, 0x20001b00 },
1772c943804SSimon Glass { 0xa94c, 0x0a000010 },
1782c943804SSimon Glass { 0xa950, 0x00000000 },
1792c943804SSimon Glass { 0xa954, 0x00000008 },
1802c943804SSimon Glass { 0xa960, 0x00110000 },
1812c943804SSimon Glass { 0xaa3c, 0x00003900 },
1822c943804SSimon Glass { 0xaa54, 0x00000008 },
1832c943804SSimon Glass { 0xaa60, 0x00110000 },
1842c943804SSimon Glass { 0 }
1852c943804SSimon Glass };
1862c943804SSimon Glass
1872c943804SSimon Glass static const struct gt_powermeter ivb_pm_gt2_17w[] = {
1882c943804SSimon Glass { 0xa800, 0x20000000 },
1892c943804SSimon Glass { 0xa804, 0x000e3800 },
1902c943804SSimon Glass { 0xa808, 0x00000806 },
1912c943804SSimon Glass { 0xa80c, 0x0c002f00 },
1922c943804SSimon Glass { 0xa810, 0x0c000800 },
1932c943804SSimon Glass { 0xa814, 0x00000000 },
1942c943804SSimon Glass { 0xa818, 0x00d20d00 },
1952c943804SSimon Glass { 0xa81c, 0x000000ff },
1962c943804SSimon Glass { 0xa820, 0x03004b02 },
1972c943804SSimon Glass { 0xa824, 0x00000600 },
1982c943804SSimon Glass { 0xa828, 0x07000773 },
1992c943804SSimon Glass { 0xa82c, 0x00000000 },
2002c943804SSimon Glass { 0xa830, 0x00020032 },
2012c943804SSimon Glass { 0xa834, 0x1520040d },
2022c943804SSimon Glass { 0xa838, 0x00020105 },
2032c943804SSimon Glass { 0xa83c, 0x00083700 },
2042c943804SSimon Glass { 0xa840, 0x000016ff },
2052c943804SSimon Glass { 0xa844, 0x00000000 },
2062c943804SSimon Glass { 0xa848, 0xff000000 },
2072c943804SSimon Glass { 0xa84c, 0x0a000010 },
2082c943804SSimon Glass { 0xa850, 0x00000002 },
2092c943804SSimon Glass { 0xa854, 0x00000008 },
2102c943804SSimon Glass { 0xa858, 0x0000000f },
2112c943804SSimon Glass { 0xa85c, 0x00000000 },
2122c943804SSimon Glass { 0xa860, 0x00020000 },
2132c943804SSimon Glass { 0xa248, 0x0000221e },
2142c943804SSimon Glass { 0xa900, 0x00000000 },
2152c943804SSimon Glass { 0xa904, 0x00003800 },
2162c943804SSimon Glass { 0xa908, 0x00000000 },
2172c943804SSimon Glass { 0xa90c, 0x0c000000 },
2182c943804SSimon Glass { 0xa910, 0x12000800 },
2192c943804SSimon Glass { 0xa914, 0x00000000 },
2202c943804SSimon Glass { 0xa918, 0x00b20000 },
2212c943804SSimon Glass { 0xa91c, 0x00000000 },
2222c943804SSimon Glass { 0xa920, 0x08004b02 },
2232c943804SSimon Glass { 0xa924, 0x00000300 },
2242c943804SSimon Glass { 0xa928, 0x01000820 },
2252c943804SSimon Glass { 0xa92c, 0x00000000 },
2262c943804SSimon Glass { 0xa930, 0x00030000 },
2272c943804SSimon Glass { 0xa934, 0x15150406 },
2282c943804SSimon Glass { 0xa938, 0x00020300 },
2292c943804SSimon Glass { 0xa93c, 0x00903900 },
2302c943804SSimon Glass { 0xa940, 0x00000000 },
2312c943804SSimon Glass { 0xa944, 0x00000000 },
2322c943804SSimon Glass { 0xa948, 0x20001b00 },
2332c943804SSimon Glass { 0xa94c, 0x0a000010 },
2342c943804SSimon Glass { 0xa950, 0x00000000 },
2352c943804SSimon Glass { 0xa954, 0x00000008 },
2362c943804SSimon Glass { 0xa960, 0x00110000 },
2372c943804SSimon Glass { 0xaa3c, 0x00003900 },
2382c943804SSimon Glass { 0xaa54, 0x00000008 },
2392c943804SSimon Glass { 0xaa60, 0x00110000 },
2402c943804SSimon Glass { 0 }
2412c943804SSimon Glass };
2422c943804SSimon Glass
2432c943804SSimon Glass static const struct gt_powermeter ivb_pm_gt2_35w[] = {
2442c943804SSimon Glass { 0xa800, 0x00000000 },
2452c943804SSimon Glass { 0xa804, 0x00030400 },
2462c943804SSimon Glass { 0xa808, 0x00000806 },
2472c943804SSimon Glass { 0xa80c, 0x0c002f00 },
2482c943804SSimon Glass { 0xa810, 0x0c000300 },
2492c943804SSimon Glass { 0xa814, 0x00000000 },
2502c943804SSimon Glass { 0xa818, 0x00d20d00 },
2512c943804SSimon Glass { 0xa81c, 0x000000ff },
2522c943804SSimon Glass { 0xa820, 0x03004b02 },
2532c943804SSimon Glass { 0xa824, 0x00000600 },
2542c943804SSimon Glass { 0xa828, 0x07000773 },
2552c943804SSimon Glass { 0xa82c, 0x00000000 },
2562c943804SSimon Glass { 0xa830, 0x00020032 },
2572c943804SSimon Glass { 0xa834, 0x1520040d },
2582c943804SSimon Glass { 0xa838, 0x00020105 },
2592c943804SSimon Glass { 0xa83c, 0x00083700 },
2602c943804SSimon Glass { 0xa840, 0x000016ff },
2612c943804SSimon Glass { 0xa844, 0x00000000 },
2622c943804SSimon Glass { 0xa848, 0xff000000 },
2632c943804SSimon Glass { 0xa84c, 0x0a000010 },
2642c943804SSimon Glass { 0xa850, 0x00000001 },
2652c943804SSimon Glass { 0xa854, 0x00000008 },
2662c943804SSimon Glass { 0xa858, 0x00000008 },
2672c943804SSimon Glass { 0xa85c, 0x00000000 },
2682c943804SSimon Glass { 0xa860, 0x00020000 },
2692c943804SSimon Glass { 0xa248, 0x0000221e },
2702c943804SSimon Glass { 0xa900, 0x00000000 },
2712c943804SSimon Glass { 0xa904, 0x00003800 },
2722c943804SSimon Glass { 0xa908, 0x00000000 },
2732c943804SSimon Glass { 0xa90c, 0x0c000000 },
2742c943804SSimon Glass { 0xa910, 0x12000800 },
2752c943804SSimon Glass { 0xa914, 0x00000000 },
2762c943804SSimon Glass { 0xa918, 0x00b20000 },
2772c943804SSimon Glass { 0xa91c, 0x00000000 },
2782c943804SSimon Glass { 0xa920, 0x08004b02 },
2792c943804SSimon Glass { 0xa924, 0x00000300 },
2802c943804SSimon Glass { 0xa928, 0x01000820 },
2812c943804SSimon Glass { 0xa92c, 0x00000000 },
2822c943804SSimon Glass { 0xa930, 0x00030000 },
2832c943804SSimon Glass { 0xa934, 0x15150406 },
2842c943804SSimon Glass { 0xa938, 0x00020300 },
2852c943804SSimon Glass { 0xa93c, 0x00903900 },
2862c943804SSimon Glass { 0xa940, 0x00000000 },
2872c943804SSimon Glass { 0xa944, 0x00000000 },
2882c943804SSimon Glass { 0xa948, 0x20001b00 },
2892c943804SSimon Glass { 0xa94c, 0x0a000010 },
2902c943804SSimon Glass { 0xa950, 0x00000000 },
2912c943804SSimon Glass { 0xa954, 0x00000008 },
2922c943804SSimon Glass { 0xa960, 0x00110000 },
2932c943804SSimon Glass { 0xaa3c, 0x00003900 },
2942c943804SSimon Glass { 0xaa54, 0x00000008 },
2952c943804SSimon Glass { 0xaa60, 0x00110000 },
2962c943804SSimon Glass { 0 }
2972c943804SSimon Glass };
2982c943804SSimon Glass
gtt_read(void * bar,u32 reg)2992c943804SSimon Glass static inline u32 gtt_read(void *bar, u32 reg)
3002c943804SSimon Glass {
3012c943804SSimon Glass return readl(bar + reg);
3022c943804SSimon Glass }
3032c943804SSimon Glass
gtt_write(void * bar,u32 reg,u32 data)3042c943804SSimon Glass static inline void gtt_write(void *bar, u32 reg, u32 data)
3052c943804SSimon Glass {
3062c943804SSimon Glass writel(data, bar + reg);
3072c943804SSimon Glass }
3082c943804SSimon Glass
gtt_write_powermeter(void * bar,const struct gt_powermeter * pm)3092c943804SSimon Glass static void gtt_write_powermeter(void *bar, const struct gt_powermeter *pm)
3102c943804SSimon Glass {
3112c943804SSimon Glass for (; pm && pm->reg; pm++)
3122c943804SSimon Glass gtt_write(bar, pm->reg, pm->value);
3132c943804SSimon Glass }
3142c943804SSimon Glass
3152c943804SSimon Glass #define GTT_RETRY 1000
gtt_poll(void * bar,u32 reg,u32 mask,u32 value)3162c943804SSimon Glass static int gtt_poll(void *bar, u32 reg, u32 mask, u32 value)
3172c943804SSimon Glass {
3182c943804SSimon Glass unsigned try = GTT_RETRY;
3192c943804SSimon Glass u32 data;
3202c943804SSimon Glass
3212c943804SSimon Glass while (try--) {
3222c943804SSimon Glass data = gtt_read(bar, reg);
3232c943804SSimon Glass if ((data & mask) == value)
3242c943804SSimon Glass return 1;
3252c943804SSimon Glass udelay(10);
3262c943804SSimon Glass }
3272c943804SSimon Glass
3282c943804SSimon Glass printf("GT init timeout\n");
3292c943804SSimon Glass return 0;
3302c943804SSimon Glass }
3312c943804SSimon Glass
gma_pm_init_pre_vbios(void * gtt_bar,int rev)3322c943804SSimon Glass static int gma_pm_init_pre_vbios(void *gtt_bar, int rev)
3332c943804SSimon Glass {
3342c943804SSimon Glass u32 reg32;
3352c943804SSimon Glass
3362c943804SSimon Glass debug("GT Power Management Init, silicon = %#x\n", rev);
3372c943804SSimon Glass
3382c943804SSimon Glass if (rev < IVB_STEP_C0) {
3392c943804SSimon Glass /* 1: Enable force wake */
3402c943804SSimon Glass gtt_write(gtt_bar, 0xa18c, 0x00000001);
3412c943804SSimon Glass gtt_poll(gtt_bar, 0x130090, (1 << 0), (1 << 0));
3422c943804SSimon Glass } else {
3432c943804SSimon Glass gtt_write(gtt_bar, 0xa180, 1 << 5);
3442c943804SSimon Glass gtt_write(gtt_bar, 0xa188, 0xffff0001);
3452c943804SSimon Glass gtt_poll(gtt_bar, 0x130040, (1 << 0), (1 << 0));
3462c943804SSimon Glass }
3472c943804SSimon Glass
3482c943804SSimon Glass if ((rev & BASE_REV_MASK) == BASE_REV_SNB) {
3492c943804SSimon Glass /* 1d: Set GTT+0x42004 [15:14]=11 (SnB C1+) */
3502c943804SSimon Glass reg32 = gtt_read(gtt_bar, 0x42004);
3512c943804SSimon Glass reg32 |= (1 << 14) | (1 << 15);
3522c943804SSimon Glass gtt_write(gtt_bar, 0x42004, reg32);
3532c943804SSimon Glass }
3542c943804SSimon Glass
3552c943804SSimon Glass if (rev >= IVB_STEP_A0) {
3562c943804SSimon Glass /* Display Reset Acknowledge Settings */
3572c943804SSimon Glass reg32 = gtt_read(gtt_bar, 0x45010);
3582c943804SSimon Glass reg32 |= (1 << 1) | (1 << 0);
3592c943804SSimon Glass gtt_write(gtt_bar, 0x45010, reg32);
3602c943804SSimon Glass }
3612c943804SSimon Glass
3622c943804SSimon Glass /* 2: Get GT SKU from GTT+0x911c[13] */
3632c943804SSimon Glass reg32 = gtt_read(gtt_bar, 0x911c);
3642c943804SSimon Glass if ((rev & BASE_REV_MASK) == BASE_REV_SNB) {
3652c943804SSimon Glass if (reg32 & (1 << 13)) {
3662c943804SSimon Glass debug("SNB GT1 Power Meter Weights\n");
3672c943804SSimon Glass gtt_write_powermeter(gtt_bar, snb_pm_gt1);
3682c943804SSimon Glass } else {
3692c943804SSimon Glass debug("SNB GT2 Power Meter Weights\n");
3702c943804SSimon Glass gtt_write_powermeter(gtt_bar, snb_pm_gt2);
3712c943804SSimon Glass }
3722c943804SSimon Glass } else {
3732c943804SSimon Glass u32 unit = readl(MCHBAR_REG(0x5938)) & 0xf;
3742c943804SSimon Glass
3752c943804SSimon Glass if (reg32 & (1 << 13)) {
3762c943804SSimon Glass /* GT1 SKU */
3772c943804SSimon Glass debug("IVB GT1 Power Meter Weights\n");
3782c943804SSimon Glass gtt_write_powermeter(gtt_bar, ivb_pm_gt1);
3792c943804SSimon Glass } else {
3802c943804SSimon Glass /* GT2 SKU */
3812c943804SSimon Glass u32 tdp = readl(MCHBAR_REG(0x5930)) & 0x7fff;
3822c943804SSimon Glass tdp /= (1 << unit);
3832c943804SSimon Glass
3842c943804SSimon Glass if (tdp <= 17) {
3852c943804SSimon Glass /* <=17W ULV */
3862c943804SSimon Glass debug("IVB GT2 17W Power Meter Weights\n");
3872c943804SSimon Glass gtt_write_powermeter(gtt_bar, ivb_pm_gt2_17w);
3882c943804SSimon Glass } else if ((tdp >= 25) && (tdp <= 35)) {
3892c943804SSimon Glass /* 25W-35W */
3902c943804SSimon Glass debug("IVB GT2 25W-35W Power Meter Weights\n");
3912c943804SSimon Glass gtt_write_powermeter(gtt_bar, ivb_pm_gt2_35w);
3922c943804SSimon Glass } else {
3932c943804SSimon Glass /* All others */
3942c943804SSimon Glass debug("IVB GT2 35W Power Meter Weights\n");
3952c943804SSimon Glass gtt_write_powermeter(gtt_bar, ivb_pm_gt2_35w);
3962c943804SSimon Glass }
3972c943804SSimon Glass }
3982c943804SSimon Glass }
3992c943804SSimon Glass
4002c943804SSimon Glass /* 3: Gear ratio map */
4012c943804SSimon Glass gtt_write(gtt_bar, 0xa004, 0x00000010);
4022c943804SSimon Glass
4032c943804SSimon Glass /* 4: GFXPAUSE */
4042c943804SSimon Glass gtt_write(gtt_bar, 0xa000, 0x00070020);
4052c943804SSimon Glass
4062c943804SSimon Glass /* 5: Dynamic EU trip control */
4072c943804SSimon Glass gtt_write(gtt_bar, 0xa080, 0x00000004);
4082c943804SSimon Glass
4092c943804SSimon Glass /* 6: ECO bits */
4102c943804SSimon Glass reg32 = gtt_read(gtt_bar, 0xa180);
4112c943804SSimon Glass reg32 |= (1 << 26) | (1 << 31);
4122c943804SSimon Glass /* (bit 20=1 for SNB step D1+ / IVB A0+) */
4132c943804SSimon Glass if (rev >= SNB_STEP_D1)
4142c943804SSimon Glass reg32 |= (1 << 20);
4152c943804SSimon Glass gtt_write(gtt_bar, 0xa180, reg32);
4162c943804SSimon Glass
4172c943804SSimon Glass /* 6a: for SnB step D2+ only */
4182c943804SSimon Glass if (((rev & BASE_REV_MASK) == BASE_REV_SNB) &&
4192c943804SSimon Glass (rev >= SNB_STEP_D2)) {
4202c943804SSimon Glass reg32 = gtt_read(gtt_bar, 0x9400);
4212c943804SSimon Glass reg32 |= (1 << 7);
4222c943804SSimon Glass gtt_write(gtt_bar, 0x9400, reg32);
4232c943804SSimon Glass
4242c943804SSimon Glass reg32 = gtt_read(gtt_bar, 0x941c);
4252c943804SSimon Glass reg32 &= 0xf;
4262c943804SSimon Glass reg32 |= (1 << 1);
4272c943804SSimon Glass gtt_write(gtt_bar, 0x941c, reg32);
4282c943804SSimon Glass gtt_poll(gtt_bar, 0x941c, (1 << 1), (0 << 1));
4292c943804SSimon Glass }
4302c943804SSimon Glass
4312c943804SSimon Glass if ((rev & BASE_REV_MASK) == BASE_REV_IVB) {
4322c943804SSimon Glass reg32 = gtt_read(gtt_bar, 0x907c);
4332c943804SSimon Glass reg32 |= (1 << 16);
4342c943804SSimon Glass gtt_write(gtt_bar, 0x907c, reg32);
4352c943804SSimon Glass
4362c943804SSimon Glass /* 6b: Clocking reset controls */
4372c943804SSimon Glass gtt_write(gtt_bar, 0x9424, 0x00000001);
4382c943804SSimon Glass } else {
4392c943804SSimon Glass /* 6b: Clocking reset controls */
4402c943804SSimon Glass gtt_write(gtt_bar, 0x9424, 0x00000000);
4412c943804SSimon Glass }
4422c943804SSimon Glass
4432c943804SSimon Glass /* 7 */
4442c943804SSimon Glass if (gtt_poll(gtt_bar, 0x138124, (1 << 31), (0 << 31))) {
4452c943804SSimon Glass gtt_write(gtt_bar, 0x138128, 0x00000029); /* Mailbox Data */
4462c943804SSimon Glass /* Mailbox Cmd for RC6 VID */
4472c943804SSimon Glass gtt_write(gtt_bar, 0x138124, 0x80000004);
4482c943804SSimon Glass if (gtt_poll(gtt_bar, 0x138124, (1 << 31), (0 << 31)))
4492c943804SSimon Glass gtt_write(gtt_bar, 0x138124, 0x8000000a);
4502c943804SSimon Glass gtt_poll(gtt_bar, 0x138124, (1 << 31), (0 << 31));
4512c943804SSimon Glass }
4522c943804SSimon Glass
4532c943804SSimon Glass /* 8 */
4542c943804SSimon Glass gtt_write(gtt_bar, 0xa090, 0x00000000); /* RC Control */
4552c943804SSimon Glass gtt_write(gtt_bar, 0xa098, 0x03e80000); /* RC1e Wake Rate Limit */
4562c943804SSimon Glass gtt_write(gtt_bar, 0xa09c, 0x0028001e); /* RC6/6p Wake Rate Limit */
4572c943804SSimon Glass gtt_write(gtt_bar, 0xa0a0, 0x0000001e); /* RC6pp Wake Rate Limit */
4582c943804SSimon Glass gtt_write(gtt_bar, 0xa0a8, 0x0001e848); /* RC Evaluation Interval */
4592c943804SSimon Glass gtt_write(gtt_bar, 0xa0ac, 0x00000019); /* RC Idle Hysteresis */
4602c943804SSimon Glass
4612c943804SSimon Glass /* 9 */
4622c943804SSimon Glass gtt_write(gtt_bar, 0x2054, 0x0000000a); /* Render Idle Max Count */
4632c943804SSimon Glass gtt_write(gtt_bar, 0x12054, 0x0000000a); /* Video Idle Max Count */
4642c943804SSimon Glass gtt_write(gtt_bar, 0x22054, 0x0000000a); /* Blitter Idle Max Count */
4652c943804SSimon Glass
4662c943804SSimon Glass /* 10 */
4672c943804SSimon Glass gtt_write(gtt_bar, 0xa0b0, 0x00000000); /* Unblock Ack to Busy */
4682c943804SSimon Glass gtt_write(gtt_bar, 0xa0b4, 0x000003e8); /* RC1e Threshold */
4692c943804SSimon Glass gtt_write(gtt_bar, 0xa0b8, 0x0000c350); /* RC6 Threshold */
4702c943804SSimon Glass gtt_write(gtt_bar, 0xa0bc, 0x000186a0); /* RC6p Threshold */
4712c943804SSimon Glass gtt_write(gtt_bar, 0xa0c0, 0x0000fa00); /* RC6pp Threshold */
4722c943804SSimon Glass
4732c943804SSimon Glass /* 11 */
4742c943804SSimon Glass gtt_write(gtt_bar, 0xa010, 0x000f4240); /* RP Down Timeout */
4752c943804SSimon Glass gtt_write(gtt_bar, 0xa014, 0x12060000); /* RP Interrupt Limits */
4762c943804SSimon Glass gtt_write(gtt_bar, 0xa02c, 0x00015f90); /* RP Up Threshold */
4772c943804SSimon Glass gtt_write(gtt_bar, 0xa030, 0x000186a0); /* RP Down Threshold */
4782c943804SSimon Glass gtt_write(gtt_bar, 0xa068, 0x000186a0); /* RP Up EI */
4792c943804SSimon Glass gtt_write(gtt_bar, 0xa06c, 0x000493e0); /* RP Down EI */
4802c943804SSimon Glass gtt_write(gtt_bar, 0xa070, 0x0000000a); /* RP Idle Hysteresis */
4812c943804SSimon Glass
4822c943804SSimon Glass /* 11a: Enable Render Standby (RC6) */
4832c943804SSimon Glass if ((rev & BASE_REV_MASK) == BASE_REV_IVB) {
4842c943804SSimon Glass /*
4852c943804SSimon Glass * IvyBridge should also support DeepRenderStandby.
4862c943804SSimon Glass *
4872c943804SSimon Glass * Unfortunately it does not work reliably on all SKUs so
4882c943804SSimon Glass * disable it here and it can be enabled by the kernel.
4892c943804SSimon Glass */
4902c943804SSimon Glass gtt_write(gtt_bar, 0xa090, 0x88040000); /* HW RC Control */
4912c943804SSimon Glass } else {
4922c943804SSimon Glass gtt_write(gtt_bar, 0xa090, 0x88040000); /* HW RC Control */
4932c943804SSimon Glass }
4942c943804SSimon Glass
4952c943804SSimon Glass /* 12: Normal Frequency Request */
4962c943804SSimon Glass /* RPNFREQ_VAL comes from MCHBAR 0x5998 23:16 (8 bits!? use 7) */
4972c943804SSimon Glass reg32 = readl(MCHBAR_REG(0x5998));
4982c943804SSimon Glass reg32 >>= 16;
4992c943804SSimon Glass reg32 &= 0xef;
5002c943804SSimon Glass reg32 <<= 25;
5012c943804SSimon Glass gtt_write(gtt_bar, 0xa008, reg32);
5022c943804SSimon Glass
5032c943804SSimon Glass /* 13: RP Control */
5042c943804SSimon Glass gtt_write(gtt_bar, 0xa024, 0x00000592);
5052c943804SSimon Glass
5062c943804SSimon Glass /* 14: Enable PM Interrupts */
5072c943804SSimon Glass gtt_write(gtt_bar, 0x4402c, 0x03000076);
5082c943804SSimon Glass
5092c943804SSimon Glass /* Clear 0x6c024 [8:6] */
5102c943804SSimon Glass reg32 = gtt_read(gtt_bar, 0x6c024);
5112c943804SSimon Glass reg32 &= ~0x000001c0;
5122c943804SSimon Glass gtt_write(gtt_bar, 0x6c024, reg32);
5132c943804SSimon Glass
5142c943804SSimon Glass return 0;
5152c943804SSimon Glass }
5162c943804SSimon Glass
gma_pm_init_post_vbios(struct udevice * dev,int rev,void * gtt_bar)5172c943804SSimon Glass static int gma_pm_init_post_vbios(struct udevice *dev, int rev, void *gtt_bar)
5182c943804SSimon Glass {
5192c943804SSimon Glass const void *blob = gd->fdt_blob;
520*e160f7d4SSimon Glass int node = dev_of_offset(dev);
5212c943804SSimon Glass u32 reg32, cycle_delay;
5222c943804SSimon Glass
5232c943804SSimon Glass debug("GT Power Management Init (post VBIOS)\n");
5242c943804SSimon Glass
5252c943804SSimon Glass /* 15: Deassert Force Wake */
5262c943804SSimon Glass if (rev < IVB_STEP_C0) {
5272c943804SSimon Glass gtt_write(gtt_bar, 0xa18c, gtt_read(gtt_bar, 0xa18c) & ~1);
5282c943804SSimon Glass gtt_poll(gtt_bar, 0x130090, (1 << 0), (0 << 0));
5292c943804SSimon Glass } else {
5302c943804SSimon Glass gtt_write(gtt_bar, 0xa188, 0x1fffe);
5312c943804SSimon Glass if (gtt_poll(gtt_bar, 0x130040, (1 << 0), (0 << 0))) {
5322c943804SSimon Glass gtt_write(gtt_bar, 0xa188,
5332c943804SSimon Glass gtt_read(gtt_bar, 0xa188) | 1);
5342c943804SSimon Glass }
5352c943804SSimon Glass }
5362c943804SSimon Glass
5372c943804SSimon Glass /* 16: SW RC Control */
5382c943804SSimon Glass gtt_write(gtt_bar, 0xa094, 0x00060000);
5392c943804SSimon Glass
5402c943804SSimon Glass /* Setup Digital Port Hotplug */
5412c943804SSimon Glass reg32 = gtt_read(gtt_bar, 0xc4030);
5422c943804SSimon Glass if (!reg32) {
5432c943804SSimon Glass u32 dp_hotplug[3];
5442c943804SSimon Glass
5452c943804SSimon Glass if (fdtdec_get_int_array(blob, node, "intel,dp_hotplug",
5462c943804SSimon Glass dp_hotplug, ARRAY_SIZE(dp_hotplug)))
5472c943804SSimon Glass return -EINVAL;
5482c943804SSimon Glass
5492c943804SSimon Glass reg32 = (dp_hotplug[0] & 0x7) << 2;
5502c943804SSimon Glass reg32 |= (dp_hotplug[0] & 0x7) << 10;
5512c943804SSimon Glass reg32 |= (dp_hotplug[0] & 0x7) << 18;
5522c943804SSimon Glass gtt_write(gtt_bar, 0xc4030, reg32);
5532c943804SSimon Glass }
5542c943804SSimon Glass
5552c943804SSimon Glass /* Setup Panel Power On Delays */
5562c943804SSimon Glass reg32 = gtt_read(gtt_bar, 0xc7208);
5572c943804SSimon Glass if (!reg32) {
5582c943804SSimon Glass reg32 = (unsigned)fdtdec_get_int(blob, node,
5592c943804SSimon Glass "panel-port-select", 0) << 30;
5602c943804SSimon Glass reg32 |= fdtdec_get_int(blob, node, "panel-power-up-delay", 0)
5612c943804SSimon Glass << 16;
5622c943804SSimon Glass reg32 |= fdtdec_get_int(blob, node,
5632c943804SSimon Glass "panel-power-backlight-on-delay", 0);
5642c943804SSimon Glass gtt_write(gtt_bar, 0xc7208, reg32);
5652c943804SSimon Glass }
5662c943804SSimon Glass
5672c943804SSimon Glass /* Setup Panel Power Off Delays */
5682c943804SSimon Glass reg32 = gtt_read(gtt_bar, 0xc720c);
5692c943804SSimon Glass if (!reg32) {
5702c943804SSimon Glass reg32 = fdtdec_get_int(blob, node, "panel-power-down-delay", 0)
5712c943804SSimon Glass << 16;
5722c943804SSimon Glass reg32 |= fdtdec_get_int(blob, node,
5732c943804SSimon Glass "panel-power-backlight-off-delay", 0);
5742c943804SSimon Glass gtt_write(gtt_bar, 0xc720c, reg32);
5752c943804SSimon Glass }
5762c943804SSimon Glass
5772c943804SSimon Glass /* Setup Panel Power Cycle Delay */
5782c943804SSimon Glass cycle_delay = fdtdec_get_int(blob, node,
5792c943804SSimon Glass "intel,panel-power-cycle-delay", 0);
5802c943804SSimon Glass if (cycle_delay) {
5812c943804SSimon Glass reg32 = gtt_read(gtt_bar, 0xc7210);
5822c943804SSimon Glass reg32 &= ~0xff;
5832c943804SSimon Glass reg32 |= cycle_delay;
5842c943804SSimon Glass gtt_write(gtt_bar, 0xc7210, reg32);
5852c943804SSimon Glass }
5862c943804SSimon Glass
5872c943804SSimon Glass /* Enable Backlight if needed */
5882c943804SSimon Glass reg32 = fdtdec_get_int(blob, node, "intel,cpu-backlight", 0);
5892c943804SSimon Glass if (reg32) {
5902c943804SSimon Glass gtt_write(gtt_bar, 0x48250, (1 << 31));
5912c943804SSimon Glass gtt_write(gtt_bar, 0x48254, reg32);
5922c943804SSimon Glass }
5932c943804SSimon Glass reg32 = fdtdec_get_int(blob, node, "intel,pch-backlight", 0);
5942c943804SSimon Glass if (reg32) {
5952c943804SSimon Glass gtt_write(gtt_bar, 0xc8250, (1 << 31));
5962c943804SSimon Glass gtt_write(gtt_bar, 0xc8254, reg32);
5972c943804SSimon Glass }
5982c943804SSimon Glass
5992c943804SSimon Glass return 0;
6002c943804SSimon Glass }
6012c943804SSimon Glass
6022c943804SSimon Glass /*
6032c943804SSimon Glass * Some vga option roms are used for several chipsets but they only have one
6042c943804SSimon Glass * PCI ID in their header. If we encounter such an option rom, we need to do
6052c943804SSimon Glass * the mapping ourselves.
6062c943804SSimon Glass */
6072c943804SSimon Glass
board_map_oprom_vendev(uint32_t vendev)6082c943804SSimon Glass uint32_t board_map_oprom_vendev(uint32_t vendev)
6092c943804SSimon Glass {
6102c943804SSimon Glass switch (vendev) {
6112c943804SSimon Glass case 0x80860102: /* GT1 Desktop */
6122c943804SSimon Glass case 0x8086010a: /* GT1 Server */
6132c943804SSimon Glass case 0x80860112: /* GT2 Desktop */
6142c943804SSimon Glass case 0x80860116: /* GT2 Mobile */
6152c943804SSimon Glass case 0x80860122: /* GT2 Desktop >=1.3GHz */
6162c943804SSimon Glass case 0x80860126: /* GT2 Mobile >=1.3GHz */
6172c943804SSimon Glass case 0x80860156: /* IVB */
6182c943804SSimon Glass case 0x80860166: /* IVB */
6192c943804SSimon Glass return 0x80860106; /* GT1 Mobile */
6202c943804SSimon Glass }
6212c943804SSimon Glass
6222c943804SSimon Glass return vendev;
6232c943804SSimon Glass }
6242c943804SSimon Glass
int15_handler(void)6252c943804SSimon Glass static int int15_handler(void)
6262c943804SSimon Glass {
6272c943804SSimon Glass int res = 0;
6282c943804SSimon Glass
6292c943804SSimon Glass debug("%s: INT15 function %04x!\n", __func__, M.x86.R_AX);
6302c943804SSimon Glass
6312c943804SSimon Glass switch (M.x86.R_AX) {
6322c943804SSimon Glass case 0x5f34:
6332c943804SSimon Glass /*
6342c943804SSimon Glass * Set Panel Fitting Hook:
6352c943804SSimon Glass * bit 2 = Graphics Stretching
6362c943804SSimon Glass * bit 1 = Text Stretching
6372c943804SSimon Glass * bit 0 = Centering (do not set with bit1 or bit2)
6382c943804SSimon Glass * 0 = video bios default
6392c943804SSimon Glass */
6402c943804SSimon Glass M.x86.R_AX = 0x005f;
6412c943804SSimon Glass M.x86.R_CL = 0x00; /* Use video bios default */
6422c943804SSimon Glass res = 1;
6432c943804SSimon Glass break;
6442c943804SSimon Glass case 0x5f35:
6452c943804SSimon Glass /*
6462c943804SSimon Glass * Boot Display Device Hook:
6472c943804SSimon Glass * bit 0 = CRT
6482c943804SSimon Glass * bit 1 = TV (eDP)
6492c943804SSimon Glass * bit 2 = EFP
6502c943804SSimon Glass * bit 3 = LFP
6512c943804SSimon Glass * bit 4 = CRT2
6522c943804SSimon Glass * bit 5 = TV2 (eDP)
6532c943804SSimon Glass * bit 6 = EFP2
6542c943804SSimon Glass * bit 7 = LFP2
6552c943804SSimon Glass */
6562c943804SSimon Glass M.x86.R_AX = 0x005f;
6572c943804SSimon Glass M.x86.R_CX = 0x0000; /* Use video bios default */
6582c943804SSimon Glass res = 1;
6592c943804SSimon Glass break;
6602c943804SSimon Glass case 0x5f51:
6612c943804SSimon Glass /*
6622c943804SSimon Glass * Hook to select active LFP configuration:
6632c943804SSimon Glass * 00h = No LVDS, VBIOS does not enable LVDS
6642c943804SSimon Glass * 01h = Int-LVDS, LFP driven by integrated LVDS decoder
6652c943804SSimon Glass * 02h = SVDO-LVDS, LFP driven by SVDO decoder
6662c943804SSimon Glass * 03h = eDP, LFP Driven by Int-DisplayPort encoder
6672c943804SSimon Glass */
6682c943804SSimon Glass M.x86.R_AX = 0x005f;
6692c943804SSimon Glass M.x86.R_CX = 0x0003; /* eDP */
6702c943804SSimon Glass res = 1;
6712c943804SSimon Glass break;
6722c943804SSimon Glass case 0x5f70:
6732c943804SSimon Glass switch (M.x86.R_CH) {
6742c943804SSimon Glass case 0:
6752c943804SSimon Glass /* Get Mux */
6762c943804SSimon Glass M.x86.R_AX = 0x005f;
6772c943804SSimon Glass M.x86.R_CX = 0x0000;
6782c943804SSimon Glass res = 1;
6792c943804SSimon Glass break;
6802c943804SSimon Glass case 1:
6812c943804SSimon Glass /* Set Mux */
6822c943804SSimon Glass M.x86.R_AX = 0x005f;
6832c943804SSimon Glass M.x86.R_CX = 0x0000;
6842c943804SSimon Glass res = 1;
6852c943804SSimon Glass break;
6862c943804SSimon Glass case 2:
6872c943804SSimon Glass /* Get SG/Non-SG mode */
6882c943804SSimon Glass M.x86.R_AX = 0x005f;
6892c943804SSimon Glass M.x86.R_CX = 0x0000;
6902c943804SSimon Glass res = 1;
6912c943804SSimon Glass break;
6922c943804SSimon Glass default:
6932c943804SSimon Glass /* Interrupt was not handled */
6942c943804SSimon Glass debug("Unknown INT15 5f70 function: 0x%02x\n",
6952c943804SSimon Glass M.x86.R_CH);
6962c943804SSimon Glass break;
6972c943804SSimon Glass }
6982c943804SSimon Glass break;
6992c943804SSimon Glass case 0x5fac:
7002c943804SSimon Glass res = 1;
7012c943804SSimon Glass break;
7022c943804SSimon Glass default:
7032c943804SSimon Glass debug("Unknown INT15 function %04x!\n", M.x86.R_AX);
7042c943804SSimon Glass break;
7052c943804SSimon Glass }
7062c943804SSimon Glass return res;
7072c943804SSimon Glass }
7082c943804SSimon Glass
sandybridge_setup_graphics(struct udevice * dev,struct udevice * video_dev)7092c943804SSimon Glass static void sandybridge_setup_graphics(struct udevice *dev,
7102c943804SSimon Glass struct udevice *video_dev)
7112c943804SSimon Glass {
7122c943804SSimon Glass u32 reg32;
7132c943804SSimon Glass u16 reg16;
7142c943804SSimon Glass u8 reg8;
7152c943804SSimon Glass
7162c943804SSimon Glass dm_pci_read_config16(video_dev, PCI_DEVICE_ID, ®16);
7172c943804SSimon Glass switch (reg16) {
7182c943804SSimon Glass case 0x0102: /* GT1 Desktop */
7192c943804SSimon Glass case 0x0106: /* GT1 Mobile */
7202c943804SSimon Glass case 0x010a: /* GT1 Server */
7212c943804SSimon Glass case 0x0112: /* GT2 Desktop */
7222c943804SSimon Glass case 0x0116: /* GT2 Mobile */
7232c943804SSimon Glass case 0x0122: /* GT2 Desktop >=1.3GHz */
7242c943804SSimon Glass case 0x0126: /* GT2 Mobile >=1.3GHz */
7252c943804SSimon Glass case 0x0156: /* IvyBridge */
7262c943804SSimon Glass case 0x0166: /* IvyBridge */
7272c943804SSimon Glass break;
7282c943804SSimon Glass default:
7292c943804SSimon Glass debug("Graphics not supported by this CPU/chipset\n");
7302c943804SSimon Glass return;
7312c943804SSimon Glass }
7322c943804SSimon Glass
7332c943804SSimon Glass debug("Initialising Graphics\n");
7342c943804SSimon Glass
7352c943804SSimon Glass /* Setup IGD memory by setting GGC[7:3] = 1 for 32MB */
7362c943804SSimon Glass dm_pci_read_config16(dev, GGC, ®16);
7372c943804SSimon Glass reg16 &= ~0x00f8;
7382c943804SSimon Glass reg16 |= 1 << 3;
7392c943804SSimon Glass /* Program GTT memory by setting GGC[9:8] = 2MB */
7402c943804SSimon Glass reg16 &= ~0x0300;
7412c943804SSimon Glass reg16 |= 2 << 8;
7422c943804SSimon Glass /* Enable VGA decode */
7432c943804SSimon Glass reg16 &= ~0x0002;
7442c943804SSimon Glass dm_pci_write_config16(dev, GGC, reg16);
7452c943804SSimon Glass
7462c943804SSimon Glass /* Enable 256MB aperture */
7472c943804SSimon Glass dm_pci_read_config8(video_dev, MSAC, ®8);
7482c943804SSimon Glass reg8 &= ~0x06;
7492c943804SSimon Glass reg8 |= 0x02;
7502c943804SSimon Glass dm_pci_write_config8(video_dev, MSAC, reg8);
7512c943804SSimon Glass
7522c943804SSimon Glass /* Erratum workarounds */
7532c943804SSimon Glass reg32 = readl(MCHBAR_REG(0x5f00));
7542c943804SSimon Glass reg32 |= (1 << 9) | (1 << 10);
7552c943804SSimon Glass writel(reg32, MCHBAR_REG(0x5f00));
7562c943804SSimon Glass
7572c943804SSimon Glass /* Enable SA Clock Gating */
7582c943804SSimon Glass reg32 = readl(MCHBAR_REG(0x5f00));
7592c943804SSimon Glass writel(reg32 | 1, MCHBAR_REG(0x5f00));
7602c943804SSimon Glass
7612c943804SSimon Glass /* GPU RC6 workaround for sighting 366252 */
7622c943804SSimon Glass reg32 = readl(MCHBAR_REG(0x5d14));
7632c943804SSimon Glass reg32 |= (1 << 31);
7642c943804SSimon Glass writel(reg32, MCHBAR_REG(0x5d14));
7652c943804SSimon Glass
7662c943804SSimon Glass /* VLW */
7672c943804SSimon Glass reg32 = readl(MCHBAR_REG(0x6120));
7682c943804SSimon Glass reg32 &= ~(1 << 0);
7692c943804SSimon Glass writel(reg32, MCHBAR_REG(0x6120));
7702c943804SSimon Glass
7712c943804SSimon Glass reg32 = readl(MCHBAR_REG(0x5418));
7722c943804SSimon Glass reg32 |= (1 << 4) | (1 << 5);
7732c943804SSimon Glass writel(reg32, MCHBAR_REG(0x5418));
7742c943804SSimon Glass }
7752c943804SSimon Glass
gma_func0_init(struct udevice * dev)7762c943804SSimon Glass static int gma_func0_init(struct udevice *dev)
7772c943804SSimon Glass {
7782c943804SSimon Glass struct udevice *nbridge;
7792c943804SSimon Glass void *gtt_bar;
7802c943804SSimon Glass ulong base;
7812c943804SSimon Glass u32 reg32;
7822c943804SSimon Glass int ret;
7832c943804SSimon Glass int rev;
7842c943804SSimon Glass
7852c943804SSimon Glass /* Enable PCH Display Port */
7862c943804SSimon Glass writew(0x0010, RCB_REG(DISPBDF));
7872c943804SSimon Glass setbits_le32(RCB_REG(FD2), PCH_ENABLE_DBDF);
7882c943804SSimon Glass
7892c943804SSimon Glass ret = uclass_first_device_err(UCLASS_NORTHBRIDGE, &nbridge);
7902c943804SSimon Glass if (ret)
7912c943804SSimon Glass return ret;
7922c943804SSimon Glass rev = bridge_silicon_revision(nbridge);
7932c943804SSimon Glass sandybridge_setup_graphics(nbridge, dev);
7942c943804SSimon Glass
7952c943804SSimon Glass /* IGD needs to be Bus Master */
7962c943804SSimon Glass dm_pci_read_config32(dev, PCI_COMMAND, ®32);
7972c943804SSimon Glass reg32 |= PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY | PCI_COMMAND_IO;
7982c943804SSimon Glass dm_pci_write_config32(dev, PCI_COMMAND, reg32);
7992c943804SSimon Glass
8002c943804SSimon Glass /* Use write-combining for the graphics memory, 256MB */
8012c943804SSimon Glass base = dm_pci_read_bar32(dev, 2);
8022c943804SSimon Glass mtrr_add_request(MTRR_TYPE_WRCOMB, base, 256 << 20);
8032c943804SSimon Glass mtrr_commit(true);
8042c943804SSimon Glass
805c7ccb2c0SSimon Glass gtt_bar = (void *)(ulong)dm_pci_read_bar32(dev, 0);
8062c943804SSimon Glass debug("GT bar %p\n", gtt_bar);
8072c943804SSimon Glass ret = gma_pm_init_pre_vbios(gtt_bar, rev);
8082c943804SSimon Glass if (ret)
8092c943804SSimon Glass return ret;
8102c943804SSimon Glass
8112c943804SSimon Glass return rev;
8122c943804SSimon Glass }
8132c943804SSimon Glass
bd82x6x_video_probe(struct udevice * dev)8142c943804SSimon Glass static int bd82x6x_video_probe(struct udevice *dev)
8152c943804SSimon Glass {
8162c943804SSimon Glass void *gtt_bar;
8172c943804SSimon Glass int ret, rev;
8182c943804SSimon Glass
8192c943804SSimon Glass rev = gma_func0_init(dev);
8202c943804SSimon Glass if (rev < 0)
8212c943804SSimon Glass return rev;
8222c943804SSimon Glass ret = vbe_setup_video(dev, int15_handler);
8232c943804SSimon Glass if (ret)
8242c943804SSimon Glass return ret;
8252c943804SSimon Glass
8262c943804SSimon Glass /* Post VBIOS init */
827c7ccb2c0SSimon Glass gtt_bar = (void *)(ulong)dm_pci_read_bar32(dev, 0);
8282c943804SSimon Glass ret = gma_pm_init_post_vbios(dev, rev, gtt_bar);
8292c943804SSimon Glass if (ret)
8302c943804SSimon Glass return ret;
8312c943804SSimon Glass
8322c943804SSimon Glass return 0;
8332c943804SSimon Glass }
8342c943804SSimon Glass
8352c943804SSimon Glass static const struct udevice_id bd82x6x_video_ids[] = {
8362c943804SSimon Glass { .compatible = "intel,gma" },
8372c943804SSimon Glass { }
8382c943804SSimon Glass };
8392c943804SSimon Glass
8402c943804SSimon Glass U_BOOT_DRIVER(bd82x6x_video) = {
8412c943804SSimon Glass .name = "bd82x6x_video",
8422c943804SSimon Glass .id = UCLASS_VIDEO,
8432c943804SSimon Glass .of_match = bd82x6x_video_ids,
8442c943804SSimon Glass .probe = bd82x6x_video_probe,
8452c943804SSimon Glass };
846