1575001e4SStefano Babic /* 2575001e4SStefano Babic * Porting to u-boot: 3575001e4SStefano Babic * 4575001e4SStefano Babic * (C) Copyright 2010 5575001e4SStefano Babic * Stefano Babic, DENX Software Engineering, sbabic@denx.de 6575001e4SStefano Babic * 7575001e4SStefano Babic * Linux IPU driver for MX51: 8575001e4SStefano Babic * 9575001e4SStefano Babic * (C) Copyright 2005-2009 Freescale Semiconductor, Inc. 10575001e4SStefano Babic * 111a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 12575001e4SStefano Babic */ 13575001e4SStefano Babic 14575001e4SStefano Babic #ifndef __IPU_REGS_INCLUDED__ 15575001e4SStefano Babic #define __IPU_REGS_INCLUDED__ 16575001e4SStefano Babic 17575001e4SStefano Babic #define IPU_DISP0_BASE 0x00000000 18575001e4SStefano Babic #define IPU_MCU_T_DEFAULT 8 19575001e4SStefano Babic #define IPU_DISP1_BASE (IPU_MCU_T_DEFAULT << 25) 20fff6ef72SFabio Estevam #define IPU_CM_REG_BASE 0x00000000 21fff6ef72SFabio Estevam #define IPU_STAT_REG_BASE 0x00000200 22fff6ef72SFabio Estevam #define IPU_IDMAC_REG_BASE 0x00008000 23fff6ef72SFabio Estevam #define IPU_ISP_REG_BASE 0x00010000 24fff6ef72SFabio Estevam #define IPU_DP_REG_BASE 0x00018000 25fff6ef72SFabio Estevam #define IPU_IC_REG_BASE 0x00020000 26fff6ef72SFabio Estevam #define IPU_IRT_REG_BASE 0x00028000 27fff6ef72SFabio Estevam #define IPU_CSI0_REG_BASE 0x00030000 28fff6ef72SFabio Estevam #define IPU_CSI1_REG_BASE 0x00038000 29fff6ef72SFabio Estevam #define IPU_DI0_REG_BASE 0x00040000 30fff6ef72SFabio Estevam #define IPU_DI1_REG_BASE 0x00048000 31fff6ef72SFabio Estevam #define IPU_SMFC_REG_BASE 0x00050000 32fff6ef72SFabio Estevam #define IPU_DC_REG_BASE 0x00058000 33fff6ef72SFabio Estevam #define IPU_DMFC_REG_BASE 0x00060000 3405d4df1dSFabio Estevam #define IPU_VDI_REG_BASE 0x00680000 3505d4df1dSFabio Estevam #if defined(CONFIG_MX51) || defined(CONFIG_MX53) 36fff6ef72SFabio Estevam #define IPU_CPMEM_REG_BASE 0x01000000 37fff6ef72SFabio Estevam #define IPU_LUT_REG_BASE 0x01020000 38fff6ef72SFabio Estevam #define IPU_SRM_REG_BASE 0x01040000 39fff6ef72SFabio Estevam #define IPU_TPM_REG_BASE 0x01060000 40fff6ef72SFabio Estevam #define IPU_DC_TMPL_REG_BASE 0x01080000 41fff6ef72SFabio Estevam #define IPU_ISP_TBPR_REG_BASE 0x010C0000 425ea6d7c8STroy Kisky #elif defined(CONFIG_MX6) 4305d4df1dSFabio Estevam #define IPU_CPMEM_REG_BASE 0x00100000 4405d4df1dSFabio Estevam #define IPU_LUT_REG_BASE 0x00120000 4505d4df1dSFabio Estevam #define IPU_SRM_REG_BASE 0x00140000 4605d4df1dSFabio Estevam #define IPU_TPM_REG_BASE 0x00160000 4705d4df1dSFabio Estevam #define IPU_DC_TMPL_REG_BASE 0x00180000 4805d4df1dSFabio Estevam #define IPU_ISP_TBPR_REG_BASE 0x001C0000 4905d4df1dSFabio Estevam #endif 50575001e4SStefano Babic 5105d4df1dSFabio Estevam #define IPU_CTRL_BASE_ADDR (IPU_SOC_BASE_ADDR + IPU_SOC_OFFSET) 52575001e4SStefano Babic 53575001e4SStefano Babic extern u32 *ipu_dc_tmpl_reg; 54575001e4SStefano Babic 55575001e4SStefano Babic #define DC_EVT_NF 0 56575001e4SStefano Babic #define DC_EVT_NL 1 57575001e4SStefano Babic #define DC_EVT_EOF 2 58575001e4SStefano Babic #define DC_EVT_NFIELD 3 59575001e4SStefano Babic #define DC_EVT_EOL 4 60575001e4SStefano Babic #define DC_EVT_EOFIELD 5 61575001e4SStefano Babic #define DC_EVT_NEW_ADDR 6 62575001e4SStefano Babic #define DC_EVT_NEW_CHAN 7 63575001e4SStefano Babic #define DC_EVT_NEW_DATA 8 64575001e4SStefano Babic 65575001e4SStefano Babic #define DC_EVT_NEW_ADDR_W_0 0 66575001e4SStefano Babic #define DC_EVT_NEW_ADDR_W_1 1 67575001e4SStefano Babic #define DC_EVT_NEW_CHAN_W_0 2 68575001e4SStefano Babic #define DC_EVT_NEW_CHAN_W_1 3 69575001e4SStefano Babic #define DC_EVT_NEW_DATA_W_0 4 70575001e4SStefano Babic #define DC_EVT_NEW_DATA_W_1 5 71575001e4SStefano Babic #define DC_EVT_NEW_ADDR_R_0 6 72575001e4SStefano Babic #define DC_EVT_NEW_ADDR_R_1 7 73575001e4SStefano Babic #define DC_EVT_NEW_CHAN_R_0 8 74575001e4SStefano Babic #define DC_EVT_NEW_CHAN_R_1 9 75575001e4SStefano Babic #define DC_EVT_NEW_DATA_R_0 10 76575001e4SStefano Babic #define DC_EVT_NEW_DATA_R_1 11 77575001e4SStefano Babic 78575001e4SStefano Babic /* Software reset for ipu */ 79575001e4SStefano Babic #define SW_IPU_RST 8 80575001e4SStefano Babic 81575001e4SStefano Babic enum { 82575001e4SStefano Babic IPU_CONF_DP_EN = 0x00000020, 83575001e4SStefano Babic IPU_CONF_DI0_EN = 0x00000040, 84575001e4SStefano Babic IPU_CONF_DI1_EN = 0x00000080, 85575001e4SStefano Babic IPU_CONF_DMFC_EN = 0x00000400, 86575001e4SStefano Babic IPU_CONF_DC_EN = 0x00000200, 87575001e4SStefano Babic 88575001e4SStefano Babic DI0_COUNTER_RELEASE = 0x01000000, 89575001e4SStefano Babic DI1_COUNTER_RELEASE = 0x02000000, 90575001e4SStefano Babic 91575001e4SStefano Babic DI_DW_GEN_ACCESS_SIZE_OFFSET = 24, 92575001e4SStefano Babic DI_DW_GEN_COMPONENT_SIZE_OFFSET = 16, 93575001e4SStefano Babic 94575001e4SStefano Babic DI_GEN_DI_CLK_EXT = 0x100000, 95575001e4SStefano Babic DI_GEN_POLARITY_1 = 0x00000001, 96575001e4SStefano Babic DI_GEN_POLARITY_2 = 0x00000002, 97575001e4SStefano Babic DI_GEN_POLARITY_3 = 0x00000004, 98575001e4SStefano Babic DI_GEN_POLARITY_4 = 0x00000008, 99575001e4SStefano Babic DI_GEN_POLARITY_5 = 0x00000010, 100575001e4SStefano Babic DI_GEN_POLARITY_6 = 0x00000020, 101575001e4SStefano Babic DI_GEN_POLARITY_7 = 0x00000040, 102575001e4SStefano Babic DI_GEN_POLARITY_8 = 0x00000080, 103575001e4SStefano Babic DI_GEN_POL_CLK = 0x20000, 104575001e4SStefano Babic 105575001e4SStefano Babic DI_POL_DRDY_DATA_POLARITY = 0x00000080, 106575001e4SStefano Babic DI_POL_DRDY_POLARITY_15 = 0x00000010, 107575001e4SStefano Babic DI_VSYNC_SEL_OFFSET = 13, 108575001e4SStefano Babic 109575001e4SStefano Babic DC_WR_CH_CONF_FIELD_MODE = 0x00000200, 110575001e4SStefano Babic DC_WR_CH_CONF_PROG_TYPE_OFFSET = 5, 111575001e4SStefano Babic DC_WR_CH_CONF_PROG_TYPE_MASK = 0x000000E0, 112575001e4SStefano Babic DC_WR_CH_CONF_PROG_DI_ID = 0x00000004, 113575001e4SStefano Babic DC_WR_CH_CONF_PROG_DISP_ID_OFFSET = 3, 114575001e4SStefano Babic DC_WR_CH_CONF_PROG_DISP_ID_MASK = 0x00000018, 115575001e4SStefano Babic 116575001e4SStefano Babic DP_COM_CONF_FG_EN = 0x00000001, 117575001e4SStefano Babic DP_COM_CONF_GWSEL = 0x00000002, 118575001e4SStefano Babic DP_COM_CONF_GWAM = 0x00000004, 119575001e4SStefano Babic DP_COM_CONF_GWCKE = 0x00000008, 120575001e4SStefano Babic DP_COM_CONF_CSC_DEF_MASK = 0x00000300, 121575001e4SStefano Babic DP_COM_CONF_CSC_DEF_OFFSET = 8, 122575001e4SStefano Babic DP_COM_CONF_CSC_DEF_FG = 0x00000300, 123575001e4SStefano Babic DP_COM_CONF_CSC_DEF_BG = 0x00000200, 124575001e4SStefano Babic DP_COM_CONF_CSC_DEF_BOTH = 0x00000100, 125575001e4SStefano Babic DP_COM_CONF_GAMMA_EN = 0x00001000, 126575001e4SStefano Babic DP_COM_CONF_GAMMA_YUV_EN = 0x00002000, 127575001e4SStefano Babic }; 128575001e4SStefano Babic 129575001e4SStefano Babic enum di_pins { 130575001e4SStefano Babic DI_PIN11 = 0, 131575001e4SStefano Babic DI_PIN12 = 1, 132575001e4SStefano Babic DI_PIN13 = 2, 133575001e4SStefano Babic DI_PIN14 = 3, 134575001e4SStefano Babic DI_PIN15 = 4, 135575001e4SStefano Babic DI_PIN16 = 5, 136575001e4SStefano Babic DI_PIN17 = 6, 137575001e4SStefano Babic DI_PIN_CS = 7, 138575001e4SStefano Babic 139575001e4SStefano Babic DI_PIN_SER_CLK = 0, 140575001e4SStefano Babic DI_PIN_SER_RS = 1, 141575001e4SStefano Babic }; 142575001e4SStefano Babic 143575001e4SStefano Babic enum di_sync_wave { 144575001e4SStefano Babic DI_SYNC_NONE = -1, 145575001e4SStefano Babic DI_SYNC_CLK = 0, 146575001e4SStefano Babic DI_SYNC_INT_HSYNC = 1, 147575001e4SStefano Babic DI_SYNC_HSYNC = 2, 148575001e4SStefano Babic DI_SYNC_VSYNC = 3, 149575001e4SStefano Babic DI_SYNC_DE = 5, 150575001e4SStefano Babic }; 151575001e4SStefano Babic 152575001e4SStefano Babic struct ipu_cm { 153575001e4SStefano Babic u32 conf; 154575001e4SStefano Babic u32 sisg_ctrl0; 155575001e4SStefano Babic u32 sisg_ctrl1; 156575001e4SStefano Babic u32 sisg_set[6]; 157575001e4SStefano Babic u32 sisg_clear[6]; 158575001e4SStefano Babic u32 int_ctrl[15]; 159575001e4SStefano Babic u32 sdma_event[10]; 160575001e4SStefano Babic u32 srm_pri1; 161575001e4SStefano Babic u32 srm_pri2; 162575001e4SStefano Babic u32 fs_proc_flow[3]; 163575001e4SStefano Babic u32 fs_disp_flow[2]; 164575001e4SStefano Babic u32 skip; 165575001e4SStefano Babic u32 disp_alt_conf; 166575001e4SStefano Babic u32 disp_gen; 167575001e4SStefano Babic u32 disp_alt[4]; 168575001e4SStefano Babic u32 snoop; 169575001e4SStefano Babic u32 mem_rst; 170575001e4SStefano Babic u32 pm; 171575001e4SStefano Babic u32 gpr; 172575001e4SStefano Babic u32 reserved0[26]; 173575001e4SStefano Babic u32 ch_db_mode_sel[2]; 174f794b532SLiu Ying u32 reserved1[4]; 175575001e4SStefano Babic u32 alt_ch_db_mode_sel[2]; 176575001e4SStefano Babic u32 reserved2[2]; 177575001e4SStefano Babic u32 ch_trb_mode_sel[2]; 178575001e4SStefano Babic }; 179575001e4SStefano Babic 180575001e4SStefano Babic struct ipu_idmac { 181575001e4SStefano Babic u32 conf; 182575001e4SStefano Babic u32 ch_en[2]; 183575001e4SStefano Babic u32 sep_alpha; 184575001e4SStefano Babic u32 alt_sep_alpha; 185575001e4SStefano Babic u32 ch_pri[2]; 186575001e4SStefano Babic u32 wm_en[2]; 187575001e4SStefano Babic u32 lock_en[2]; 188575001e4SStefano Babic u32 sub_addr[5]; 189575001e4SStefano Babic u32 bndm_en[2]; 190575001e4SStefano Babic u32 sc_cord[2]; 191d47c9616SLiu Ying u32 reserved[44]; 192575001e4SStefano Babic u32 ch_busy[2]; 193575001e4SStefano Babic }; 194575001e4SStefano Babic 195575001e4SStefano Babic struct ipu_com_async { 196575001e4SStefano Babic u32 com_conf_async; 197575001e4SStefano Babic u32 graph_wind_ctrl_async; 198575001e4SStefano Babic u32 fg_pos_async; 199575001e4SStefano Babic u32 cur_pos_async; 200575001e4SStefano Babic u32 cur_map_async; 201575001e4SStefano Babic u32 gamma_c_async[8]; 202575001e4SStefano Babic u32 gamma_s_async[4]; 203575001e4SStefano Babic u32 dp_csca_async[4]; 204575001e4SStefano Babic u32 dp_csc_async[2]; 205575001e4SStefano Babic }; 206575001e4SStefano Babic 207575001e4SStefano Babic struct ipu_dp { 208575001e4SStefano Babic u32 com_conf_sync; 209575001e4SStefano Babic u32 graph_wind_ctrl_sync; 210575001e4SStefano Babic u32 fg_pos_sync; 211575001e4SStefano Babic u32 cur_pos_sync; 212575001e4SStefano Babic u32 cur_map_sync; 213575001e4SStefano Babic u32 gamma_c_sync[8]; 214575001e4SStefano Babic u32 gamma_s_sync[4]; 215575001e4SStefano Babic u32 csca_sync[4]; 216575001e4SStefano Babic u32 csc_sync[2]; 217575001e4SStefano Babic u32 cur_pos_alt; 218575001e4SStefano Babic struct ipu_com_async async[2]; 219575001e4SStefano Babic }; 220575001e4SStefano Babic 221575001e4SStefano Babic struct ipu_di { 222575001e4SStefano Babic u32 general; 223575001e4SStefano Babic u32 bs_clkgen0; 224575001e4SStefano Babic u32 bs_clkgen1; 225575001e4SStefano Babic u32 sw_gen0[9]; 226575001e4SStefano Babic u32 sw_gen1[9]; 227575001e4SStefano Babic u32 sync_as; 228575001e4SStefano Babic u32 dw_gen[12]; 229575001e4SStefano Babic u32 dw_set[48]; 230575001e4SStefano Babic u32 stp_rep[4]; 231575001e4SStefano Babic u32 stp_rep9; 232575001e4SStefano Babic u32 ser_conf; 233575001e4SStefano Babic u32 ssc; 234575001e4SStefano Babic u32 pol; 235575001e4SStefano Babic u32 aw0; 236575001e4SStefano Babic u32 aw1; 237575001e4SStefano Babic u32 scr_conf; 238575001e4SStefano Babic u32 stat; 239575001e4SStefano Babic }; 240575001e4SStefano Babic 241575001e4SStefano Babic struct ipu_stat { 242575001e4SStefano Babic u32 int_stat[15]; 243575001e4SStefano Babic u32 cur_buf[2]; 244575001e4SStefano Babic u32 alt_cur_buf_0; 245575001e4SStefano Babic u32 alt_cur_buf_1; 246575001e4SStefano Babic u32 srm_stat; 247575001e4SStefano Babic u32 proc_task_stat; 248575001e4SStefano Babic u32 disp_task_stat; 249575001e4SStefano Babic u32 triple_cur_buf[4]; 250575001e4SStefano Babic u32 ch_buf0_rdy[2]; 251575001e4SStefano Babic u32 ch_buf1_rdy[2]; 252575001e4SStefano Babic u32 alt_ch_buf0_rdy[2]; 253575001e4SStefano Babic u32 alt_ch_buf1_rdy[2]; 254575001e4SStefano Babic u32 ch_buf2_rdy[2]; 255575001e4SStefano Babic }; 256575001e4SStefano Babic 257575001e4SStefano Babic struct ipu_dc_ch { 258575001e4SStefano Babic u32 wr_ch_conf; 259575001e4SStefano Babic u32 wr_ch_addr; 260575001e4SStefano Babic u32 rl[5]; 261575001e4SStefano Babic }; 262575001e4SStefano Babic 263575001e4SStefano Babic struct ipu_dc { 264575001e4SStefano Babic struct ipu_dc_ch dc_ch0_1_2[3]; 265575001e4SStefano Babic u32 cmd_ch_conf_3; 266575001e4SStefano Babic u32 cmd_ch_conf_4; 267575001e4SStefano Babic struct ipu_dc_ch dc_ch5_6[2]; 268575001e4SStefano Babic struct ipu_dc_ch dc_ch8; 269575001e4SStefano Babic u32 rl6_ch_8; 270575001e4SStefano Babic struct ipu_dc_ch dc_ch9; 271575001e4SStefano Babic u32 rl6_ch_9; 272575001e4SStefano Babic u32 gen; 273575001e4SStefano Babic u32 disp_conf1[4]; 274575001e4SStefano Babic u32 disp_conf2[4]; 275575001e4SStefano Babic u32 di0_conf[2]; 276575001e4SStefano Babic u32 di1_conf[2]; 277575001e4SStefano Babic u32 dc_map_ptr[15]; 278575001e4SStefano Babic u32 dc_map_val[12]; 279575001e4SStefano Babic u32 udge[16]; 280575001e4SStefano Babic u32 lla[2]; 281575001e4SStefano Babic u32 r_lla[2]; 282575001e4SStefano Babic u32 wr_ch_addr_5_alt; 283575001e4SStefano Babic u32 stat; 284575001e4SStefano Babic }; 285575001e4SStefano Babic 286575001e4SStefano Babic struct ipu_dmfc { 287575001e4SStefano Babic u32 rd_chan; 288575001e4SStefano Babic u32 wr_chan; 289575001e4SStefano Babic u32 wr_chan_def; 290575001e4SStefano Babic u32 dp_chan; 291575001e4SStefano Babic u32 dp_chan_def; 292575001e4SStefano Babic u32 general[2]; 293575001e4SStefano Babic u32 ic_ctrl; 294575001e4SStefano Babic u32 wr_chan_alt; 295575001e4SStefano Babic u32 wr_chan_def_alt; 296575001e4SStefano Babic u32 general1_alt; 297575001e4SStefano Babic u32 stat; 298575001e4SStefano Babic }; 299575001e4SStefano Babic 300575001e4SStefano Babic #define IPU_CM_REG ((struct ipu_cm *)(IPU_CTRL_BASE_ADDR + \ 301575001e4SStefano Babic IPU_CM_REG_BASE)) 302575001e4SStefano Babic #define IPU_CONF (&IPU_CM_REG->conf) 303575001e4SStefano Babic #define IPU_SRM_PRI1 (&IPU_CM_REG->srm_pri1) 304575001e4SStefano Babic #define IPU_SRM_PRI2 (&IPU_CM_REG->srm_pri2) 305575001e4SStefano Babic #define IPU_FS_PROC_FLOW1 (&IPU_CM_REG->fs_proc_flow[0]) 306575001e4SStefano Babic #define IPU_FS_PROC_FLOW2 (&IPU_CM_REG->fs_proc_flow[1]) 307575001e4SStefano Babic #define IPU_FS_PROC_FLOW3 (&IPU_CM_REG->fs_proc_flow[2]) 308575001e4SStefano Babic #define IPU_FS_DISP_FLOW1 (&IPU_CM_REG->fs_disp_flow[0]) 309575001e4SStefano Babic #define IPU_DISP_GEN (&IPU_CM_REG->disp_gen) 310575001e4SStefano Babic #define IPU_MEM_RST (&IPU_CM_REG->mem_rst) 311575001e4SStefano Babic #define IPU_GPR (&IPU_CM_REG->gpr) 312575001e4SStefano Babic #define IPU_CHA_DB_MODE_SEL(ch) (&IPU_CM_REG->ch_db_mode_sel[ch / 32]) 313575001e4SStefano Babic 314575001e4SStefano Babic #define IPU_STAT ((struct ipu_stat *)(IPU_CTRL_BASE_ADDR + \ 315575001e4SStefano Babic IPU_STAT_REG_BASE)) 316e66866c5SLiu Ying #define IPU_INT_STAT(n) (&IPU_STAT->int_stat[(n) - 1]) 317575001e4SStefano Babic #define IPU_CHA_CUR_BUF(ch) (&IPU_STAT->cur_buf[ch / 32]) 318575001e4SStefano Babic #define IPU_CHA_BUF0_RDY(ch) (&IPU_STAT->ch_buf0_rdy[ch / 32]) 319575001e4SStefano Babic #define IPU_CHA_BUF1_RDY(ch) (&IPU_STAT->ch_buf1_rdy[ch / 32]) 320e66866c5SLiu Ying #define IPUIRQ_2_STATREG(irq) (IPU_INT_STAT(1) + ((irq) / 32)) 321e66866c5SLiu Ying #define IPUIRQ_2_MASK(irq) (1UL << ((irq) & 0x1F)) 322575001e4SStefano Babic 323575001e4SStefano Babic #define IPU_INT_CTRL(n) (&IPU_CM_REG->int_ctrl[(n) - 1]) 324575001e4SStefano Babic 325575001e4SStefano Babic #define IDMAC_REG ((struct ipu_idmac *)(IPU_CTRL_BASE_ADDR + \ 326575001e4SStefano Babic IPU_IDMAC_REG_BASE)) 327575001e4SStefano Babic #define IDMAC_CONF (&IDMAC_REG->conf) 328575001e4SStefano Babic #define IDMAC_CHA_EN(ch) (&IDMAC_REG->ch_en[ch / 32]) 329575001e4SStefano Babic #define IDMAC_CHA_PRI(ch) (&IDMAC_REG->ch_pri[ch / 32]) 330575001e4SStefano Babic 331575001e4SStefano Babic #define DI_REG(di) ((struct ipu_di *)(IPU_CTRL_BASE_ADDR + \ 332575001e4SStefano Babic ((di == 1) ? IPU_DI1_REG_BASE : \ 333575001e4SStefano Babic IPU_DI0_REG_BASE))) 334575001e4SStefano Babic #define DI_GENERAL(di) (&DI_REG(di)->general) 335575001e4SStefano Babic #define DI_BS_CLKGEN0(di) (&DI_REG(di)->bs_clkgen0) 336575001e4SStefano Babic #define DI_BS_CLKGEN1(di) (&DI_REG(di)->bs_clkgen1) 337575001e4SStefano Babic 338575001e4SStefano Babic #define DI_SW_GEN0(di, gen) (&DI_REG(di)->sw_gen0[gen - 1]) 339575001e4SStefano Babic #define DI_SW_GEN1(di, gen) (&DI_REG(di)->sw_gen1[gen - 1]) 340575001e4SStefano Babic #define DI_STP_REP(di, gen) (&DI_REG(di)->stp_rep[(gen - 1) / 2]) 341*3dbdb4ddSPeng Fan #define DI_STP_REP9(di) (&DI_REG(di)->stp_rep9) 342575001e4SStefano Babic #define DI_SYNC_AS_GEN(di) (&DI_REG(di)->sync_as) 343575001e4SStefano Babic #define DI_DW_GEN(di, gen) (&DI_REG(di)->dw_gen[gen]) 344575001e4SStefano Babic #define DI_DW_SET(di, gen, set) (&DI_REG(di)->dw_set[gen + 12 * set]) 345575001e4SStefano Babic #define DI_POL(di) (&DI_REG(di)->pol) 346575001e4SStefano Babic #define DI_SCR_CONF(di) (&DI_REG(di)->scr_conf) 347575001e4SStefano Babic 348575001e4SStefano Babic #define DMFC_REG ((struct ipu_dmfc *)(IPU_CTRL_BASE_ADDR + \ 349575001e4SStefano Babic IPU_DMFC_REG_BASE)) 350575001e4SStefano Babic #define DMFC_WR_CHAN (&DMFC_REG->wr_chan) 351575001e4SStefano Babic #define DMFC_WR_CHAN_DEF (&DMFC_REG->wr_chan_def) 352575001e4SStefano Babic #define DMFC_DP_CHAN (&DMFC_REG->dp_chan) 353575001e4SStefano Babic #define DMFC_DP_CHAN_DEF (&DMFC_REG->dp_chan_def) 354575001e4SStefano Babic #define DMFC_GENERAL1 (&DMFC_REG->general[0]) 355575001e4SStefano Babic #define DMFC_IC_CTRL (&DMFC_REG->ic_ctrl) 356575001e4SStefano Babic 357575001e4SStefano Babic 358575001e4SStefano Babic #define DC_REG ((struct ipu_dc *)(IPU_CTRL_BASE_ADDR + \ 359575001e4SStefano Babic IPU_DC_REG_BASE)) 360575001e4SStefano Babic #define DC_MAP_CONF_PTR(n) (&DC_REG->dc_map_ptr[n / 2]) 361575001e4SStefano Babic #define DC_MAP_CONF_VAL(n) (&DC_REG->dc_map_val[n / 2]) 362575001e4SStefano Babic 363575001e4SStefano Babic 364575001e4SStefano Babic static inline struct ipu_dc_ch *dc_ch_offset(int ch) 365575001e4SStefano Babic { 366575001e4SStefano Babic switch (ch) { 367575001e4SStefano Babic case 0: 368575001e4SStefano Babic case 1: 369575001e4SStefano Babic case 2: 370575001e4SStefano Babic return &DC_REG->dc_ch0_1_2[ch]; 371575001e4SStefano Babic case 5: 372575001e4SStefano Babic case 6: 373575001e4SStefano Babic return &DC_REG->dc_ch5_6[ch - 5]; 374575001e4SStefano Babic case 8: 375575001e4SStefano Babic return &DC_REG->dc_ch8; 376575001e4SStefano Babic case 9: 377575001e4SStefano Babic return &DC_REG->dc_ch9; 378575001e4SStefano Babic default: 379575001e4SStefano Babic printf("%s: invalid channel %d\n", __func__, ch); 380575001e4SStefano Babic return NULL; 381575001e4SStefano Babic } 382575001e4SStefano Babic 383575001e4SStefano Babic } 384575001e4SStefano Babic 385575001e4SStefano Babic #define DC_RL_CH(ch, evt) (&dc_ch_offset(ch)->rl[evt / 2]) 386575001e4SStefano Babic 387575001e4SStefano Babic #define DC_WR_CH_CONF(ch) (&dc_ch_offset(ch)->wr_ch_conf) 388575001e4SStefano Babic #define DC_WR_CH_ADDR(ch) (&dc_ch_offset(ch)->wr_ch_addr) 389575001e4SStefano Babic 390575001e4SStefano Babic #define DC_WR_CH_CONF_1 DC_WR_CH_CONF(1) 391575001e4SStefano Babic #define DC_WR_CH_CONF_5 DC_WR_CH_CONF(5) 392575001e4SStefano Babic 393575001e4SStefano Babic #define DC_GEN (&DC_REG->gen) 394575001e4SStefano Babic #define DC_DISP_CONF2(disp) (&DC_REG->disp_conf2[disp]) 395575001e4SStefano Babic #define DC_STAT (&DC_REG->stat) 396575001e4SStefano Babic 397575001e4SStefano Babic #define DP_SYNC 0 398575001e4SStefano Babic #define DP_ASYNC0 0x60 399575001e4SStefano Babic #define DP_ASYNC1 0xBC 400575001e4SStefano Babic 401575001e4SStefano Babic #define DP_REG ((struct ipu_dp *)(IPU_CTRL_BASE_ADDR + \ 402575001e4SStefano Babic IPU_DP_REG_BASE)) 403564964bdSMarek Vasut #define DP_COM_CONF() (&DP_REG->com_conf_sync) 404564964bdSMarek Vasut #define DP_GRAPH_WIND_CTRL() (&DP_REG->graph_wind_ctrl_sync) 405564964bdSMarek Vasut #define DP_CSC_A_0() (&DP_REG->csca_sync[0]) 406564964bdSMarek Vasut #define DP_CSC_A_1() (&DP_REG->csca_sync[1]) 407564964bdSMarek Vasut #define DP_CSC_A_2() (&DP_REG->csca_sync[2]) 408564964bdSMarek Vasut #define DP_CSC_A_3() (&DP_REG->csca_sync[3]) 409575001e4SStefano Babic 410564964bdSMarek Vasut #define DP_CSC_0() (&DP_REG->csc_sync[0]) 411564964bdSMarek Vasut #define DP_CSC_1() (&DP_REG->csc_sync[1]) 412575001e4SStefano Babic 413575001e4SStefano Babic /* DC template opcodes */ 414575001e4SStefano Babic #define WROD(lf) (0x18 | (lf << 1)) 415575001e4SStefano Babic 416575001e4SStefano Babic #endif 417