xref: /rk3399_rockchip-uboot/drivers/video/ipu_common.c (revision cb9f8e6a737e60f460896111b32bbebc45aa1cd1)
1575001e4SStefano Babic /*
2575001e4SStefano Babic  * Porting to u-boot:
3575001e4SStefano Babic  *
4575001e4SStefano Babic  * (C) Copyright 2010
5575001e4SStefano Babic  * Stefano Babic, DENX Software Engineering, sbabic@denx.de
6575001e4SStefano Babic  *
7575001e4SStefano Babic  * Linux IPU driver for MX51:
8575001e4SStefano Babic  *
9575001e4SStefano Babic  * (C) Copyright 2005-2010 Freescale Semiconductor, Inc.
10575001e4SStefano Babic  *
111a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
12575001e4SStefano Babic  */
13575001e4SStefano Babic 
14575001e4SStefano Babic /* #define DEBUG */
15575001e4SStefano Babic #include <common.h>
16575001e4SStefano Babic #include <linux/types.h>
17575001e4SStefano Babic #include <linux/err.h>
18575001e4SStefano Babic #include <asm/io.h>
19575001e4SStefano Babic #include <asm/errno.h>
20575001e4SStefano Babic #include <asm/arch/imx-regs.h>
21575001e4SStefano Babic #include <asm/arch/crm_regs.h>
22575001e4SStefano Babic #include "ipu.h"
23575001e4SStefano Babic #include "ipu_regs.h"
24575001e4SStefano Babic 
25575001e4SStefano Babic extern struct mxc_ccm_reg *mxc_ccm;
26575001e4SStefano Babic extern u32 *ipu_cpmem_base;
27575001e4SStefano Babic 
28575001e4SStefano Babic struct ipu_ch_param_word {
29575001e4SStefano Babic 	uint32_t data[5];
30575001e4SStefano Babic 	uint32_t res[3];
31575001e4SStefano Babic };
32575001e4SStefano Babic 
33575001e4SStefano Babic struct ipu_ch_param {
34575001e4SStefano Babic 	struct ipu_ch_param_word word[2];
35575001e4SStefano Babic };
36575001e4SStefano Babic 
37575001e4SStefano Babic #define ipu_ch_param_addr(ch) (((struct ipu_ch_param *)ipu_cpmem_base) + (ch))
38575001e4SStefano Babic 
39575001e4SStefano Babic #define _param_word(base, w) \
40575001e4SStefano Babic 	(((struct ipu_ch_param *)(base))->word[(w)].data)
41575001e4SStefano Babic 
42575001e4SStefano Babic #define ipu_ch_param_set_field(base, w, bit, size, v) { \
43575001e4SStefano Babic 	int i = (bit) / 32; \
44575001e4SStefano Babic 	int off = (bit) % 32; \
45575001e4SStefano Babic 	_param_word(base, w)[i] |= (v) << off; \
46575001e4SStefano Babic 	if (((bit) + (size) - 1) / 32 > i) { \
47575001e4SStefano Babic 		_param_word(base, w)[i + 1] |= (v) >> (off ? (32 - off) : 0); \
48575001e4SStefano Babic 	} \
49575001e4SStefano Babic }
50575001e4SStefano Babic 
51575001e4SStefano Babic #define ipu_ch_param_mod_field(base, w, bit, size, v) { \
52575001e4SStefano Babic 	int i = (bit) / 32; \
53575001e4SStefano Babic 	int off = (bit) % 32; \
54575001e4SStefano Babic 	u32 mask = (1UL << size) - 1; \
55575001e4SStefano Babic 	u32 temp = _param_word(base, w)[i]; \
56575001e4SStefano Babic 	temp &= ~(mask << off); \
57575001e4SStefano Babic 	_param_word(base, w)[i] = temp | (v) << off; \
58575001e4SStefano Babic 	if (((bit) + (size) - 1) / 32 > i) { \
59575001e4SStefano Babic 		temp = _param_word(base, w)[i + 1]; \
60575001e4SStefano Babic 		temp &= ~(mask >> (32 - off)); \
61575001e4SStefano Babic 		_param_word(base, w)[i + 1] = \
62575001e4SStefano Babic 			temp | ((v) >> (off ? (32 - off) : 0)); \
63575001e4SStefano Babic 	} \
64575001e4SStefano Babic }
65575001e4SStefano Babic 
66575001e4SStefano Babic #define ipu_ch_param_read_field(base, w, bit, size) ({ \
67575001e4SStefano Babic 	u32 temp2; \
68575001e4SStefano Babic 	int i = (bit) / 32; \
69575001e4SStefano Babic 	int off = (bit) % 32; \
70575001e4SStefano Babic 	u32 mask = (1UL << size) - 1; \
71575001e4SStefano Babic 	u32 temp1 = _param_word(base, w)[i]; \
72575001e4SStefano Babic 	temp1 = mask & (temp1 >> off); \
73575001e4SStefano Babic 	if (((bit)+(size) - 1) / 32 > i) { \
74575001e4SStefano Babic 		temp2 = _param_word(base, w)[i + 1]; \
75575001e4SStefano Babic 		temp2 &= mask >> (off ? (32 - off) : 0); \
76575001e4SStefano Babic 		temp1 |= temp2 << (off ? (32 - off) : 0); \
77575001e4SStefano Babic 	} \
78575001e4SStefano Babic 	temp1; \
79575001e4SStefano Babic })
80575001e4SStefano Babic 
81945d069fSLiu Ying #define IPU_SW_RST_TOUT_USEC	(10000)
82575001e4SStefano Babic 
83575001e4SStefano Babic void clk_enable(struct clk *clk)
84575001e4SStefano Babic {
85575001e4SStefano Babic 	if (clk) {
86575001e4SStefano Babic 		if (clk->usecount++ == 0) {
87575001e4SStefano Babic 			clk->enable(clk);
88575001e4SStefano Babic 		}
89575001e4SStefano Babic 	}
90575001e4SStefano Babic }
91575001e4SStefano Babic 
92575001e4SStefano Babic void clk_disable(struct clk *clk)
93575001e4SStefano Babic {
94575001e4SStefano Babic 	if (clk) {
95575001e4SStefano Babic 		if (!(--clk->usecount)) {
96575001e4SStefano Babic 			if (clk->disable)
97575001e4SStefano Babic 				clk->disable(clk);
98575001e4SStefano Babic 		}
99575001e4SStefano Babic 	}
100575001e4SStefano Babic }
101575001e4SStefano Babic 
102575001e4SStefano Babic int clk_get_usecount(struct clk *clk)
103575001e4SStefano Babic {
104575001e4SStefano Babic 	if (clk == NULL)
105575001e4SStefano Babic 		return 0;
106575001e4SStefano Babic 
107575001e4SStefano Babic 	return clk->usecount;
108575001e4SStefano Babic }
109575001e4SStefano Babic 
110575001e4SStefano Babic u32 clk_get_rate(struct clk *clk)
111575001e4SStefano Babic {
112575001e4SStefano Babic 	if (!clk)
113575001e4SStefano Babic 		return 0;
114575001e4SStefano Babic 
115575001e4SStefano Babic 	return clk->rate;
116575001e4SStefano Babic }
117575001e4SStefano Babic 
118575001e4SStefano Babic struct clk *clk_get_parent(struct clk *clk)
119575001e4SStefano Babic {
120575001e4SStefano Babic 	if (!clk)
121575001e4SStefano Babic 		return 0;
122575001e4SStefano Babic 
123575001e4SStefano Babic 	return clk->parent;
124575001e4SStefano Babic }
125575001e4SStefano Babic 
126575001e4SStefano Babic int clk_set_rate(struct clk *clk, unsigned long rate)
127575001e4SStefano Babic {
128575001e4SStefano Babic 	if (clk && clk->set_rate)
129575001e4SStefano Babic 		clk->set_rate(clk, rate);
130575001e4SStefano Babic 	return clk->rate;
131575001e4SStefano Babic }
132575001e4SStefano Babic 
133575001e4SStefano Babic long clk_round_rate(struct clk *clk, unsigned long rate)
134575001e4SStefano Babic {
135575001e4SStefano Babic 	if (clk == NULL || !clk->round_rate)
136575001e4SStefano Babic 		return 0;
137575001e4SStefano Babic 
138575001e4SStefano Babic 	return clk->round_rate(clk, rate);
139575001e4SStefano Babic }
140575001e4SStefano Babic 
141575001e4SStefano Babic int clk_set_parent(struct clk *clk, struct clk *parent)
142575001e4SStefano Babic {
143575001e4SStefano Babic 	clk->parent = parent;
144575001e4SStefano Babic 	if (clk->set_parent)
145575001e4SStefano Babic 		return clk->set_parent(clk, parent);
146575001e4SStefano Babic 	return 0;
147575001e4SStefano Babic }
148575001e4SStefano Babic 
149575001e4SStefano Babic static int clk_ipu_enable(struct clk *clk)
150575001e4SStefano Babic {
151575001e4SStefano Babic 	u32 reg;
152575001e4SStefano Babic 
153575001e4SStefano Babic 	reg = __raw_readl(clk->enable_reg);
154575001e4SStefano Babic 	reg |= MXC_CCM_CCGR_CG_MASK << clk->enable_shift;
155575001e4SStefano Babic 	__raw_writel(reg, clk->enable_reg);
156575001e4SStefano Babic 
1570bb7e316SEric Nelson #if defined(CONFIG_MX51) || defined(CONFIG_MX53)
158575001e4SStefano Babic 	/* Handshake with IPU when certain clock rates are changed. */
159575001e4SStefano Babic 	reg = __raw_readl(&mxc_ccm->ccdr);
160575001e4SStefano Babic 	reg &= ~MXC_CCM_CCDR_IPU_HS_MASK;
161575001e4SStefano Babic 	__raw_writel(reg, &mxc_ccm->ccdr);
162575001e4SStefano Babic 
163575001e4SStefano Babic 	/* Handshake with IPU when LPM is entered as its enabled. */
164575001e4SStefano Babic 	reg = __raw_readl(&mxc_ccm->clpcr);
165575001e4SStefano Babic 	reg &= ~MXC_CCM_CLPCR_BYPASS_IPU_LPM_HS;
166575001e4SStefano Babic 	__raw_writel(reg, &mxc_ccm->clpcr);
167e4942ad7SFabio Estevam #endif
168575001e4SStefano Babic 	return 0;
169575001e4SStefano Babic }
170575001e4SStefano Babic 
171575001e4SStefano Babic static void clk_ipu_disable(struct clk *clk)
172575001e4SStefano Babic {
173575001e4SStefano Babic 	u32 reg;
174575001e4SStefano Babic 
175575001e4SStefano Babic 	reg = __raw_readl(clk->enable_reg);
176575001e4SStefano Babic 	reg &= ~(MXC_CCM_CCGR_CG_MASK << clk->enable_shift);
177575001e4SStefano Babic 	__raw_writel(reg, clk->enable_reg);
178575001e4SStefano Babic 
1790bb7e316SEric Nelson #if defined(CONFIG_MX51) || defined(CONFIG_MX53)
180575001e4SStefano Babic 	/*
181575001e4SStefano Babic 	 * No handshake with IPU whe dividers are changed
182575001e4SStefano Babic 	 * as its not enabled.
183575001e4SStefano Babic 	 */
184575001e4SStefano Babic 	reg = __raw_readl(&mxc_ccm->ccdr);
185575001e4SStefano Babic 	reg |= MXC_CCM_CCDR_IPU_HS_MASK;
186575001e4SStefano Babic 	__raw_writel(reg, &mxc_ccm->ccdr);
187575001e4SStefano Babic 
188575001e4SStefano Babic 	/* No handshake with IPU when LPM is entered as its not enabled. */
189575001e4SStefano Babic 	reg = __raw_readl(&mxc_ccm->clpcr);
190575001e4SStefano Babic 	reg |= MXC_CCM_CLPCR_BYPASS_IPU_LPM_HS;
191575001e4SStefano Babic 	__raw_writel(reg, &mxc_ccm->clpcr);
192e4942ad7SFabio Estevam #endif
193575001e4SStefano Babic }
194575001e4SStefano Babic 
195575001e4SStefano Babic 
196575001e4SStefano Babic static struct clk ipu_clk = {
197575001e4SStefano Babic 	.name = "ipu_clk",
1989fbdb1aaSFabio Estevam 	.rate = CONFIG_IPUV3_CLK,
1990bb7e316SEric Nelson #if defined(CONFIG_MX51) || defined(CONFIG_MX53)
200477bca22SFabio Estevam 	.enable_reg = (u32 *)(CCM_BASE_ADDR +
201575001e4SStefano Babic 		offsetof(struct mxc_ccm_reg, CCGR5)),
2021f5e4ee0SBenoît Thébaudeau 	.enable_shift = MXC_CCM_CCGR5_IPU_OFFSET,
2030bb7e316SEric Nelson #else
2040bb7e316SEric Nelson 	.enable_reg = (u32 *)(CCM_BASE_ADDR +
2050bb7e316SEric Nelson 		offsetof(struct mxc_ccm_reg, CCGR3)),
2060bb7e316SEric Nelson 	.enable_shift = MXC_CCM_CCGR3_IPU1_IPU_DI0_OFFSET,
2070bb7e316SEric Nelson #endif
208575001e4SStefano Babic 	.enable = clk_ipu_enable,
209575001e4SStefano Babic 	.disable = clk_ipu_disable,
210575001e4SStefano Babic 	.usecount = 0,
211575001e4SStefano Babic };
212575001e4SStefano Babic 
2130ced25beSHeiko Schocher #if !defined CONFIG_SYS_LDB_CLOCK
2140ced25beSHeiko Schocher #define CONFIG_SYS_LDB_CLOCK 65000000
2150ced25beSHeiko Schocher #endif
2160ced25beSHeiko Schocher 
217cf65d478SEric Nelson static struct clk ldb_clk = {
218cf65d478SEric Nelson 	.name = "ldb_clk",
2190ced25beSHeiko Schocher 	.rate = CONFIG_SYS_LDB_CLOCK,
220cf65d478SEric Nelson 	.usecount = 0,
221cf65d478SEric Nelson };
222cf65d478SEric Nelson 
223575001e4SStefano Babic /* Globals */
224575001e4SStefano Babic struct clk *g_ipu_clk;
225cf65d478SEric Nelson struct clk *g_ldb_clk;
226575001e4SStefano Babic unsigned char g_ipu_clk_enabled;
227575001e4SStefano Babic struct clk *g_di_clk[2];
228575001e4SStefano Babic struct clk *g_pixel_clk[2];
229575001e4SStefano Babic unsigned char g_dc_di_assignment[10];
230575001e4SStefano Babic uint32_t g_channel_init_mask;
231575001e4SStefano Babic uint32_t g_channel_enable_mask;
232575001e4SStefano Babic 
233575001e4SStefano Babic static int ipu_dc_use_count;
234575001e4SStefano Babic static int ipu_dp_use_count;
235575001e4SStefano Babic static int ipu_dmfc_use_count;
236575001e4SStefano Babic static int ipu_di_use_count[2];
237575001e4SStefano Babic 
238575001e4SStefano Babic u32 *ipu_cpmem_base;
239575001e4SStefano Babic u32 *ipu_dc_tmpl_reg;
240575001e4SStefano Babic 
241575001e4SStefano Babic /* Static functions */
242575001e4SStefano Babic 
243575001e4SStefano Babic static inline void ipu_ch_param_set_high_priority(uint32_t ch)
244575001e4SStefano Babic {
245575001e4SStefano Babic 	ipu_ch_param_mod_field(ipu_ch_param_addr(ch), 1, 93, 2, 1);
246575001e4SStefano Babic };
247575001e4SStefano Babic 
248575001e4SStefano Babic static inline uint32_t channel_2_dma(ipu_channel_t ch, ipu_buffer_t type)
249575001e4SStefano Babic {
250575001e4SStefano Babic 	return ((uint32_t) ch >> (6 * type)) & 0x3F;
251575001e4SStefano Babic };
252575001e4SStefano Babic 
253575001e4SStefano Babic /* Either DP BG or DP FG can be graphic window */
254575001e4SStefano Babic static inline int ipu_is_dp_graphic_chan(uint32_t dma_chan)
255575001e4SStefano Babic {
256575001e4SStefano Babic 	return (dma_chan == 23 || dma_chan == 27);
257575001e4SStefano Babic }
258575001e4SStefano Babic 
259575001e4SStefano Babic static inline int ipu_is_dmfc_chan(uint32_t dma_chan)
260575001e4SStefano Babic {
261575001e4SStefano Babic 	return ((dma_chan >= 23) && (dma_chan <= 29));
262575001e4SStefano Babic }
263575001e4SStefano Babic 
264575001e4SStefano Babic 
265575001e4SStefano Babic static inline void ipu_ch_param_set_buffer(uint32_t ch, int bufNum,
266575001e4SStefano Babic 					    dma_addr_t phyaddr)
267575001e4SStefano Babic {
268575001e4SStefano Babic 	ipu_ch_param_mod_field(ipu_ch_param_addr(ch), 1, 29 * bufNum, 29,
269575001e4SStefano Babic 			       phyaddr / 8);
270575001e4SStefano Babic };
271575001e4SStefano Babic 
272575001e4SStefano Babic #define idma_is_valid(ch)	(ch != NO_DMA)
273575001e4SStefano Babic #define idma_mask(ch)		(idma_is_valid(ch) ? (1UL << (ch & 0x1F)) : 0)
274575001e4SStefano Babic #define idma_is_set(reg, dma)	(__raw_readl(reg(dma)) & idma_mask(dma))
275575001e4SStefano Babic 
276575001e4SStefano Babic static void ipu_pixel_clk_recalc(struct clk *clk)
277575001e4SStefano Babic {
278575001e4SStefano Babic 	u32 div = __raw_readl(DI_BS_CLKGEN0(clk->id));
279575001e4SStefano Babic 	if (div == 0)
280575001e4SStefano Babic 		clk->rate = 0;
281575001e4SStefano Babic 	else
282575001e4SStefano Babic 		clk->rate = (clk->parent->rate * 16) / div;
283575001e4SStefano Babic }
284575001e4SStefano Babic 
285575001e4SStefano Babic static unsigned long ipu_pixel_clk_round_rate(struct clk *clk,
286575001e4SStefano Babic 	unsigned long rate)
287575001e4SStefano Babic {
288575001e4SStefano Babic 	u32 div, div1;
289575001e4SStefano Babic 	u32 tmp;
290575001e4SStefano Babic 	/*
291575001e4SStefano Babic 	 * Calculate divider
292575001e4SStefano Babic 	 * Fractional part is 4 bits,
293575001e4SStefano Babic 	 * so simply multiply by 2^4 to get fractional part.
294575001e4SStefano Babic 	 */
295575001e4SStefano Babic 	tmp = (clk->parent->rate * 16);
296575001e4SStefano Babic 	div = tmp / rate;
297575001e4SStefano Babic 
298575001e4SStefano Babic 	if (div < 0x10)            /* Min DI disp clock divider is 1 */
299575001e4SStefano Babic 		div = 0x10;
300575001e4SStefano Babic 	if (div & ~0xFEF)
301575001e4SStefano Babic 		div &= 0xFF8;
302575001e4SStefano Babic 	else {
303575001e4SStefano Babic 		div1 = div & 0xFE0;
304575001e4SStefano Babic 		if ((tmp/div1 - tmp/div) < rate / 4)
305575001e4SStefano Babic 			div = div1;
306575001e4SStefano Babic 		else
307575001e4SStefano Babic 			div &= 0xFF8;
308575001e4SStefano Babic 	}
309575001e4SStefano Babic 	return (clk->parent->rate * 16) / div;
310575001e4SStefano Babic }
311575001e4SStefano Babic 
312575001e4SStefano Babic static int ipu_pixel_clk_set_rate(struct clk *clk, unsigned long rate)
313575001e4SStefano Babic {
314575001e4SStefano Babic 	u32 div = (clk->parent->rate * 16) / rate;
315575001e4SStefano Babic 
316575001e4SStefano Babic 	__raw_writel(div, DI_BS_CLKGEN0(clk->id));
317575001e4SStefano Babic 
318575001e4SStefano Babic 	/* Setup pixel clock timing */
319575001e4SStefano Babic 	__raw_writel((div / 16) << 16, DI_BS_CLKGEN1(clk->id));
320575001e4SStefano Babic 
321575001e4SStefano Babic 	clk->rate = (clk->parent->rate * 16) / div;
322575001e4SStefano Babic 	return 0;
323575001e4SStefano Babic }
324575001e4SStefano Babic 
325575001e4SStefano Babic static int ipu_pixel_clk_enable(struct clk *clk)
326575001e4SStefano Babic {
327575001e4SStefano Babic 	u32 disp_gen = __raw_readl(IPU_DISP_GEN);
328575001e4SStefano Babic 	disp_gen |= clk->id ? DI1_COUNTER_RELEASE : DI0_COUNTER_RELEASE;
329575001e4SStefano Babic 	__raw_writel(disp_gen, IPU_DISP_GEN);
330575001e4SStefano Babic 
331575001e4SStefano Babic 	return 0;
332575001e4SStefano Babic }
333575001e4SStefano Babic 
334575001e4SStefano Babic static void ipu_pixel_clk_disable(struct clk *clk)
335575001e4SStefano Babic {
336575001e4SStefano Babic 	u32 disp_gen = __raw_readl(IPU_DISP_GEN);
337575001e4SStefano Babic 	disp_gen &= clk->id ? ~DI1_COUNTER_RELEASE : ~DI0_COUNTER_RELEASE;
338575001e4SStefano Babic 	__raw_writel(disp_gen, IPU_DISP_GEN);
339575001e4SStefano Babic 
340575001e4SStefano Babic }
341575001e4SStefano Babic 
342575001e4SStefano Babic static int ipu_pixel_clk_set_parent(struct clk *clk, struct clk *parent)
343575001e4SStefano Babic {
344575001e4SStefano Babic 	u32 di_gen = __raw_readl(DI_GENERAL(clk->id));
345575001e4SStefano Babic 
346575001e4SStefano Babic 	if (parent == g_ipu_clk)
347575001e4SStefano Babic 		di_gen &= ~DI_GEN_DI_CLK_EXT;
348cf65d478SEric Nelson 	else if (!IS_ERR(g_di_clk[clk->id]) && parent == g_ldb_clk)
349575001e4SStefano Babic 		di_gen |= DI_GEN_DI_CLK_EXT;
350575001e4SStefano Babic 	else
351575001e4SStefano Babic 		return -EINVAL;
352575001e4SStefano Babic 
353575001e4SStefano Babic 	__raw_writel(di_gen, DI_GENERAL(clk->id));
354575001e4SStefano Babic 	ipu_pixel_clk_recalc(clk);
355575001e4SStefano Babic 	return 0;
356575001e4SStefano Babic }
357575001e4SStefano Babic 
358575001e4SStefano Babic static struct clk pixel_clk[] = {
359575001e4SStefano Babic 	{
360575001e4SStefano Babic 	.name = "pixel_clk",
361575001e4SStefano Babic 	.id = 0,
362575001e4SStefano Babic 	.recalc = ipu_pixel_clk_recalc,
363575001e4SStefano Babic 	.set_rate = ipu_pixel_clk_set_rate,
364575001e4SStefano Babic 	.round_rate = ipu_pixel_clk_round_rate,
365575001e4SStefano Babic 	.set_parent = ipu_pixel_clk_set_parent,
366575001e4SStefano Babic 	.enable = ipu_pixel_clk_enable,
367575001e4SStefano Babic 	.disable = ipu_pixel_clk_disable,
368575001e4SStefano Babic 	.usecount = 0,
369575001e4SStefano Babic 	},
370575001e4SStefano Babic 	{
371575001e4SStefano Babic 	.name = "pixel_clk",
372575001e4SStefano Babic 	.id = 1,
373575001e4SStefano Babic 	.recalc = ipu_pixel_clk_recalc,
374575001e4SStefano Babic 	.set_rate = ipu_pixel_clk_set_rate,
375575001e4SStefano Babic 	.round_rate = ipu_pixel_clk_round_rate,
376575001e4SStefano Babic 	.set_parent = ipu_pixel_clk_set_parent,
377575001e4SStefano Babic 	.enable = ipu_pixel_clk_enable,
378575001e4SStefano Babic 	.disable = ipu_pixel_clk_disable,
379575001e4SStefano Babic 	.usecount = 0,
380575001e4SStefano Babic 	},
381575001e4SStefano Babic };
382575001e4SStefano Babic 
383575001e4SStefano Babic /*
384575001e4SStefano Babic  * This function resets IPU
385575001e4SStefano Babic  */
386c5fe2532SJeroen Hofstee static void ipu_reset(void)
387575001e4SStefano Babic {
388575001e4SStefano Babic 	u32 *reg;
389575001e4SStefano Babic 	u32 value;
390945d069fSLiu Ying 	int timeout = IPU_SW_RST_TOUT_USEC;
391575001e4SStefano Babic 
392575001e4SStefano Babic 	reg = (u32 *)SRC_BASE_ADDR;
393575001e4SStefano Babic 	value = __raw_readl(reg);
394575001e4SStefano Babic 	value = value | SW_IPU_RST;
395575001e4SStefano Babic 	__raw_writel(value, reg);
396945d069fSLiu Ying 
397945d069fSLiu Ying 	while (__raw_readl(reg) & SW_IPU_RST) {
398945d069fSLiu Ying 		udelay(1);
399945d069fSLiu Ying 		if (!(timeout--)) {
400945d069fSLiu Ying 			printf("ipu software reset timeout\n");
401945d069fSLiu Ying 			break;
402945d069fSLiu Ying 		}
403945d069fSLiu Ying 	};
404575001e4SStefano Babic }
405575001e4SStefano Babic 
406575001e4SStefano Babic /*
407575001e4SStefano Babic  * This function is called by the driver framework to initialize the IPU
408575001e4SStefano Babic  * hardware.
409575001e4SStefano Babic  *
410575001e4SStefano Babic  * @param	dev	The device structure for the IPU passed in by the
411575001e4SStefano Babic  *			driver framework.
412575001e4SStefano Babic  *
413575001e4SStefano Babic  * @return      Returns 0 on success or negative error code on error
414575001e4SStefano Babic  */
415575001e4SStefano Babic int ipu_probe(void)
416575001e4SStefano Babic {
417575001e4SStefano Babic 	unsigned long ipu_base;
418913db794SFabio Estevam #if defined CONFIG_MX51
419575001e4SStefano Babic 	u32 temp;
420575001e4SStefano Babic 
421575001e4SStefano Babic 	u32 *reg_hsc_mcd = (u32 *)MIPI_HSC_BASE_ADDR;
422575001e4SStefano Babic 	u32 *reg_hsc_mxt_conf = (u32 *)(MIPI_HSC_BASE_ADDR + 0x800);
423575001e4SStefano Babic 
424575001e4SStefano Babic 	 __raw_writel(0xF00, reg_hsc_mcd);
425575001e4SStefano Babic 
426575001e4SStefano Babic 	/* CSI mode reserved*/
427575001e4SStefano Babic 	temp = __raw_readl(reg_hsc_mxt_conf);
428575001e4SStefano Babic 	 __raw_writel(temp | 0x0FF, reg_hsc_mxt_conf);
429575001e4SStefano Babic 
430575001e4SStefano Babic 	temp = __raw_readl(reg_hsc_mxt_conf);
431575001e4SStefano Babic 	__raw_writel(temp | 0x10000, reg_hsc_mxt_conf);
432913db794SFabio Estevam #endif
433575001e4SStefano Babic 
434575001e4SStefano Babic 	ipu_base = IPU_CTRL_BASE_ADDR;
435575001e4SStefano Babic 	ipu_cpmem_base = (u32 *)(ipu_base + IPU_CPMEM_REG_BASE);
436575001e4SStefano Babic 	ipu_dc_tmpl_reg = (u32 *)(ipu_base + IPU_DC_TMPL_REG_BASE);
437575001e4SStefano Babic 
438575001e4SStefano Babic 	g_pixel_clk[0] = &pixel_clk[0];
439575001e4SStefano Babic 	g_pixel_clk[1] = &pixel_clk[1];
440575001e4SStefano Babic 
441575001e4SStefano Babic 	g_ipu_clk = &ipu_clk;
442575001e4SStefano Babic 	debug("ipu_clk = %u\n", clk_get_rate(g_ipu_clk));
443cf65d478SEric Nelson 	g_ldb_clk = &ldb_clk;
444cf65d478SEric Nelson 	debug("ldb_clk = %u\n", clk_get_rate(g_ldb_clk));
445575001e4SStefano Babic 	ipu_reset();
446575001e4SStefano Babic 
447575001e4SStefano Babic 	clk_set_parent(g_pixel_clk[0], g_ipu_clk);
448575001e4SStefano Babic 	clk_set_parent(g_pixel_clk[1], g_ipu_clk);
449575001e4SStefano Babic 	clk_enable(g_ipu_clk);
450575001e4SStefano Babic 
451575001e4SStefano Babic 	g_di_clk[0] = NULL;
452575001e4SStefano Babic 	g_di_clk[1] = NULL;
453575001e4SStefano Babic 
454575001e4SStefano Babic 	__raw_writel(0x807FFFFF, IPU_MEM_RST);
455575001e4SStefano Babic 	while (__raw_readl(IPU_MEM_RST) & 0x80000000)
456575001e4SStefano Babic 		;
457575001e4SStefano Babic 
458575001e4SStefano Babic 	ipu_init_dc_mappings();
459575001e4SStefano Babic 
460575001e4SStefano Babic 	__raw_writel(0, IPU_INT_CTRL(5));
461575001e4SStefano Babic 	__raw_writel(0, IPU_INT_CTRL(6));
462575001e4SStefano Babic 	__raw_writel(0, IPU_INT_CTRL(9));
463575001e4SStefano Babic 	__raw_writel(0, IPU_INT_CTRL(10));
464575001e4SStefano Babic 
465575001e4SStefano Babic 	/* DMFC Init */
466575001e4SStefano Babic 	ipu_dmfc_init(DMFC_NORMAL, 1);
467575001e4SStefano Babic 
468575001e4SStefano Babic 	/* Set sync refresh channels as high priority */
469575001e4SStefano Babic 	__raw_writel(0x18800000L, IDMAC_CHA_PRI(0));
470575001e4SStefano Babic 
471575001e4SStefano Babic 	/* Set MCU_T to divide MCU access window into 2 */
472575001e4SStefano Babic 	__raw_writel(0x00400000L | (IPU_MCU_T_DEFAULT << 18), IPU_DISP_GEN);
473575001e4SStefano Babic 
474575001e4SStefano Babic 	clk_disable(g_ipu_clk);
475575001e4SStefano Babic 
476575001e4SStefano Babic 	return 0;
477575001e4SStefano Babic }
478575001e4SStefano Babic 
479575001e4SStefano Babic void ipu_dump_registers(void)
480575001e4SStefano Babic {
481575001e4SStefano Babic 	debug("IPU_CONF = \t0x%08X\n", __raw_readl(IPU_CONF));
482575001e4SStefano Babic 	debug("IDMAC_CONF = \t0x%08X\n", __raw_readl(IDMAC_CONF));
483575001e4SStefano Babic 	debug("IDMAC_CHA_EN1 = \t0x%08X\n",
484575001e4SStefano Babic 	       __raw_readl(IDMAC_CHA_EN(0)));
485575001e4SStefano Babic 	debug("IDMAC_CHA_EN2 = \t0x%08X\n",
486575001e4SStefano Babic 	       __raw_readl(IDMAC_CHA_EN(32)));
487575001e4SStefano Babic 	debug("IDMAC_CHA_PRI1 = \t0x%08X\n",
488575001e4SStefano Babic 	       __raw_readl(IDMAC_CHA_PRI(0)));
489575001e4SStefano Babic 	debug("IDMAC_CHA_PRI2 = \t0x%08X\n",
490575001e4SStefano Babic 	       __raw_readl(IDMAC_CHA_PRI(32)));
491575001e4SStefano Babic 	debug("IPU_CHA_DB_MODE_SEL0 = \t0x%08X\n",
492575001e4SStefano Babic 	       __raw_readl(IPU_CHA_DB_MODE_SEL(0)));
493575001e4SStefano Babic 	debug("IPU_CHA_DB_MODE_SEL1 = \t0x%08X\n",
494575001e4SStefano Babic 	       __raw_readl(IPU_CHA_DB_MODE_SEL(32)));
495575001e4SStefano Babic 	debug("DMFC_WR_CHAN = \t0x%08X\n",
496575001e4SStefano Babic 	       __raw_readl(DMFC_WR_CHAN));
497575001e4SStefano Babic 	debug("DMFC_WR_CHAN_DEF = \t0x%08X\n",
498575001e4SStefano Babic 	       __raw_readl(DMFC_WR_CHAN_DEF));
499575001e4SStefano Babic 	debug("DMFC_DP_CHAN = \t0x%08X\n",
500575001e4SStefano Babic 	       __raw_readl(DMFC_DP_CHAN));
501575001e4SStefano Babic 	debug("DMFC_DP_CHAN_DEF = \t0x%08X\n",
502575001e4SStefano Babic 	       __raw_readl(DMFC_DP_CHAN_DEF));
503575001e4SStefano Babic 	debug("DMFC_IC_CTRL = \t0x%08X\n",
504575001e4SStefano Babic 	       __raw_readl(DMFC_IC_CTRL));
505575001e4SStefano Babic 	debug("IPU_FS_PROC_FLOW1 = \t0x%08X\n",
506575001e4SStefano Babic 	       __raw_readl(IPU_FS_PROC_FLOW1));
507575001e4SStefano Babic 	debug("IPU_FS_PROC_FLOW2 = \t0x%08X\n",
508575001e4SStefano Babic 	       __raw_readl(IPU_FS_PROC_FLOW2));
509575001e4SStefano Babic 	debug("IPU_FS_PROC_FLOW3 = \t0x%08X\n",
510575001e4SStefano Babic 	       __raw_readl(IPU_FS_PROC_FLOW3));
511575001e4SStefano Babic 	debug("IPU_FS_DISP_FLOW1 = \t0x%08X\n",
512575001e4SStefano Babic 	       __raw_readl(IPU_FS_DISP_FLOW1));
513575001e4SStefano Babic }
514575001e4SStefano Babic 
515575001e4SStefano Babic /*
516575001e4SStefano Babic  * This function is called to initialize a logical IPU channel.
517575001e4SStefano Babic  *
518575001e4SStefano Babic  * @param       channel Input parameter for the logical channel ID to init.
519575001e4SStefano Babic  *
520575001e4SStefano Babic  * @param       params  Input parameter containing union of channel
521575001e4SStefano Babic  *                      initialization parameters.
522575001e4SStefano Babic  *
523575001e4SStefano Babic  * @return      Returns 0 on success or negative error code on fail
524575001e4SStefano Babic  */
525575001e4SStefano Babic int32_t ipu_init_channel(ipu_channel_t channel, ipu_channel_params_t *params)
526575001e4SStefano Babic {
527575001e4SStefano Babic 	int ret = 0;
528575001e4SStefano Babic 	uint32_t ipu_conf;
529575001e4SStefano Babic 
530575001e4SStefano Babic 	debug("init channel = %d\n", IPU_CHAN_ID(channel));
531575001e4SStefano Babic 
532575001e4SStefano Babic 	if (g_ipu_clk_enabled == 0) {
533575001e4SStefano Babic 		g_ipu_clk_enabled = 1;
534575001e4SStefano Babic 		clk_enable(g_ipu_clk);
535575001e4SStefano Babic 	}
536575001e4SStefano Babic 
537575001e4SStefano Babic 
538575001e4SStefano Babic 	if (g_channel_init_mask & (1L << IPU_CHAN_ID(channel))) {
539575001e4SStefano Babic 		printf("Warning: channel already initialized %d\n",
540575001e4SStefano Babic 			IPU_CHAN_ID(channel));
541575001e4SStefano Babic 	}
542575001e4SStefano Babic 
543575001e4SStefano Babic 	ipu_conf = __raw_readl(IPU_CONF);
544575001e4SStefano Babic 
545575001e4SStefano Babic 	switch (channel) {
546575001e4SStefano Babic 	case MEM_DC_SYNC:
547575001e4SStefano Babic 		if (params->mem_dc_sync.di > 1) {
548575001e4SStefano Babic 			ret = -EINVAL;
549575001e4SStefano Babic 			goto err;
550575001e4SStefano Babic 		}
551575001e4SStefano Babic 
552575001e4SStefano Babic 		g_dc_di_assignment[1] = params->mem_dc_sync.di;
553575001e4SStefano Babic 		ipu_dc_init(1, params->mem_dc_sync.di,
554575001e4SStefano Babic 			     params->mem_dc_sync.interlaced);
555575001e4SStefano Babic 		ipu_di_use_count[params->mem_dc_sync.di]++;
556575001e4SStefano Babic 		ipu_dc_use_count++;
557575001e4SStefano Babic 		ipu_dmfc_use_count++;
558575001e4SStefano Babic 		break;
559575001e4SStefano Babic 	case MEM_BG_SYNC:
560575001e4SStefano Babic 		if (params->mem_dp_bg_sync.di > 1) {
561575001e4SStefano Babic 			ret = -EINVAL;
562575001e4SStefano Babic 			goto err;
563575001e4SStefano Babic 		}
564575001e4SStefano Babic 
565575001e4SStefano Babic 		g_dc_di_assignment[5] = params->mem_dp_bg_sync.di;
566575001e4SStefano Babic 		ipu_dp_init(channel, params->mem_dp_bg_sync.in_pixel_fmt,
567575001e4SStefano Babic 			     params->mem_dp_bg_sync.out_pixel_fmt);
568575001e4SStefano Babic 		ipu_dc_init(5, params->mem_dp_bg_sync.di,
569575001e4SStefano Babic 			     params->mem_dp_bg_sync.interlaced);
570575001e4SStefano Babic 		ipu_di_use_count[params->mem_dp_bg_sync.di]++;
571575001e4SStefano Babic 		ipu_dc_use_count++;
572575001e4SStefano Babic 		ipu_dp_use_count++;
573575001e4SStefano Babic 		ipu_dmfc_use_count++;
574575001e4SStefano Babic 		break;
575575001e4SStefano Babic 	case MEM_FG_SYNC:
576575001e4SStefano Babic 		ipu_dp_init(channel, params->mem_dp_fg_sync.in_pixel_fmt,
577575001e4SStefano Babic 			     params->mem_dp_fg_sync.out_pixel_fmt);
578575001e4SStefano Babic 
579575001e4SStefano Babic 		ipu_dc_use_count++;
580575001e4SStefano Babic 		ipu_dp_use_count++;
581575001e4SStefano Babic 		ipu_dmfc_use_count++;
582575001e4SStefano Babic 		break;
583575001e4SStefano Babic 	default:
584575001e4SStefano Babic 		printf("Missing channel initialization\n");
585575001e4SStefano Babic 		break;
586575001e4SStefano Babic 	}
587575001e4SStefano Babic 
588575001e4SStefano Babic 	/* Enable IPU sub module */
589575001e4SStefano Babic 	g_channel_init_mask |= 1L << IPU_CHAN_ID(channel);
590575001e4SStefano Babic 	if (ipu_dc_use_count == 1)
591575001e4SStefano Babic 		ipu_conf |= IPU_CONF_DC_EN;
592575001e4SStefano Babic 	if (ipu_dp_use_count == 1)
593575001e4SStefano Babic 		ipu_conf |= IPU_CONF_DP_EN;
594575001e4SStefano Babic 	if (ipu_dmfc_use_count == 1)
595575001e4SStefano Babic 		ipu_conf |= IPU_CONF_DMFC_EN;
596575001e4SStefano Babic 	if (ipu_di_use_count[0] == 1) {
597575001e4SStefano Babic 		ipu_conf |= IPU_CONF_DI0_EN;
598575001e4SStefano Babic 	}
599575001e4SStefano Babic 	if (ipu_di_use_count[1] == 1) {
600575001e4SStefano Babic 		ipu_conf |= IPU_CONF_DI1_EN;
601575001e4SStefano Babic 	}
602575001e4SStefano Babic 
603575001e4SStefano Babic 	__raw_writel(ipu_conf, IPU_CONF);
604575001e4SStefano Babic 
605575001e4SStefano Babic err:
606575001e4SStefano Babic 	return ret;
607575001e4SStefano Babic }
608575001e4SStefano Babic 
609575001e4SStefano Babic /*
610575001e4SStefano Babic  * This function is called to uninitialize a logical IPU channel.
611575001e4SStefano Babic  *
612575001e4SStefano Babic  * @param       channel Input parameter for the logical channel ID to uninit.
613575001e4SStefano Babic  */
614575001e4SStefano Babic void ipu_uninit_channel(ipu_channel_t channel)
615575001e4SStefano Babic {
616575001e4SStefano Babic 	uint32_t reg;
617575001e4SStefano Babic 	uint32_t in_dma, out_dma = 0;
618575001e4SStefano Babic 	uint32_t ipu_conf;
619575001e4SStefano Babic 
620575001e4SStefano Babic 	if ((g_channel_init_mask & (1L << IPU_CHAN_ID(channel))) == 0) {
621575001e4SStefano Babic 		debug("Channel already uninitialized %d\n",
622575001e4SStefano Babic 			IPU_CHAN_ID(channel));
623575001e4SStefano Babic 		return;
624575001e4SStefano Babic 	}
625575001e4SStefano Babic 
626575001e4SStefano Babic 	/*
627575001e4SStefano Babic 	 * Make sure channel is disabled
628575001e4SStefano Babic 	 * Get input and output dma channels
629575001e4SStefano Babic 	 */
630575001e4SStefano Babic 	in_dma = channel_2_dma(channel, IPU_OUTPUT_BUFFER);
631575001e4SStefano Babic 	out_dma = channel_2_dma(channel, IPU_VIDEO_IN_BUFFER);
632575001e4SStefano Babic 
633575001e4SStefano Babic 	if (idma_is_set(IDMAC_CHA_EN, in_dma) ||
634575001e4SStefano Babic 	    idma_is_set(IDMAC_CHA_EN, out_dma)) {
635575001e4SStefano Babic 		printf(
636575001e4SStefano Babic 			"Channel %d is not disabled, disable first\n",
637575001e4SStefano Babic 			IPU_CHAN_ID(channel));
638575001e4SStefano Babic 		return;
639575001e4SStefano Babic 	}
640575001e4SStefano Babic 
641575001e4SStefano Babic 	ipu_conf = __raw_readl(IPU_CONF);
642575001e4SStefano Babic 
643575001e4SStefano Babic 	/* Reset the double buffer */
644575001e4SStefano Babic 	reg = __raw_readl(IPU_CHA_DB_MODE_SEL(in_dma));
645575001e4SStefano Babic 	__raw_writel(reg & ~idma_mask(in_dma), IPU_CHA_DB_MODE_SEL(in_dma));
646575001e4SStefano Babic 	reg = __raw_readl(IPU_CHA_DB_MODE_SEL(out_dma));
647575001e4SStefano Babic 	__raw_writel(reg & ~idma_mask(out_dma), IPU_CHA_DB_MODE_SEL(out_dma));
648575001e4SStefano Babic 
649575001e4SStefano Babic 	switch (channel) {
650575001e4SStefano Babic 	case MEM_DC_SYNC:
651575001e4SStefano Babic 		ipu_dc_uninit(1);
652575001e4SStefano Babic 		ipu_di_use_count[g_dc_di_assignment[1]]--;
653575001e4SStefano Babic 		ipu_dc_use_count--;
654575001e4SStefano Babic 		ipu_dmfc_use_count--;
655575001e4SStefano Babic 		break;
656575001e4SStefano Babic 	case MEM_BG_SYNC:
657575001e4SStefano Babic 		ipu_dp_uninit(channel);
658575001e4SStefano Babic 		ipu_dc_uninit(5);
659575001e4SStefano Babic 		ipu_di_use_count[g_dc_di_assignment[5]]--;
660575001e4SStefano Babic 		ipu_dc_use_count--;
661575001e4SStefano Babic 		ipu_dp_use_count--;
662575001e4SStefano Babic 		ipu_dmfc_use_count--;
663575001e4SStefano Babic 		break;
664575001e4SStefano Babic 	case MEM_FG_SYNC:
665575001e4SStefano Babic 		ipu_dp_uninit(channel);
666575001e4SStefano Babic 		ipu_dc_use_count--;
667575001e4SStefano Babic 		ipu_dp_use_count--;
668575001e4SStefano Babic 		ipu_dmfc_use_count--;
669575001e4SStefano Babic 		break;
670575001e4SStefano Babic 	default:
671575001e4SStefano Babic 		break;
672575001e4SStefano Babic 	}
673575001e4SStefano Babic 
674575001e4SStefano Babic 	g_channel_init_mask &= ~(1L << IPU_CHAN_ID(channel));
675575001e4SStefano Babic 
676575001e4SStefano Babic 	if (ipu_dc_use_count == 0)
677575001e4SStefano Babic 		ipu_conf &= ~IPU_CONF_DC_EN;
678575001e4SStefano Babic 	if (ipu_dp_use_count == 0)
679575001e4SStefano Babic 		ipu_conf &= ~IPU_CONF_DP_EN;
680575001e4SStefano Babic 	if (ipu_dmfc_use_count == 0)
681575001e4SStefano Babic 		ipu_conf &= ~IPU_CONF_DMFC_EN;
682575001e4SStefano Babic 	if (ipu_di_use_count[0] == 0) {
683575001e4SStefano Babic 		ipu_conf &= ~IPU_CONF_DI0_EN;
684575001e4SStefano Babic 	}
685575001e4SStefano Babic 	if (ipu_di_use_count[1] == 0) {
686575001e4SStefano Babic 		ipu_conf &= ~IPU_CONF_DI1_EN;
687575001e4SStefano Babic 	}
688575001e4SStefano Babic 
689575001e4SStefano Babic 	__raw_writel(ipu_conf, IPU_CONF);
690575001e4SStefano Babic 
691575001e4SStefano Babic 	if (ipu_conf == 0) {
692575001e4SStefano Babic 		clk_disable(g_ipu_clk);
693575001e4SStefano Babic 		g_ipu_clk_enabled = 0;
694575001e4SStefano Babic 	}
695575001e4SStefano Babic 
696575001e4SStefano Babic }
697575001e4SStefano Babic 
698575001e4SStefano Babic static inline void ipu_ch_param_dump(int ch)
699575001e4SStefano Babic {
700575001e4SStefano Babic #ifdef DEBUG
701575001e4SStefano Babic 	struct ipu_ch_param *p = ipu_ch_param_addr(ch);
702575001e4SStefano Babic 	debug("ch %d word 0 - %08X %08X %08X %08X %08X\n", ch,
703575001e4SStefano Babic 		 p->word[0].data[0], p->word[0].data[1], p->word[0].data[2],
704575001e4SStefano Babic 		 p->word[0].data[3], p->word[0].data[4]);
705575001e4SStefano Babic 	debug("ch %d word 1 - %08X %08X %08X %08X %08X\n", ch,
706575001e4SStefano Babic 		 p->word[1].data[0], p->word[1].data[1], p->word[1].data[2],
707575001e4SStefano Babic 		 p->word[1].data[3], p->word[1].data[4]);
708575001e4SStefano Babic 	debug("PFS 0x%x, ",
709575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 85, 4));
710575001e4SStefano Babic 	debug("BPP 0x%x, ",
711575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 0, 107, 3));
712575001e4SStefano Babic 	debug("NPB 0x%x\n",
713575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 78, 7));
714575001e4SStefano Babic 
715575001e4SStefano Babic 	debug("FW %d, ",
716575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 0, 125, 13));
717575001e4SStefano Babic 	debug("FH %d, ",
718575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 0, 138, 12));
719575001e4SStefano Babic 	debug("Stride %d\n",
720575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 102, 14));
721575001e4SStefano Babic 
722575001e4SStefano Babic 	debug("Width0 %d+1, ",
723575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 116, 3));
724575001e4SStefano Babic 	debug("Width1 %d+1, ",
725575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 119, 3));
726575001e4SStefano Babic 	debug("Width2 %d+1, ",
727575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 122, 3));
728575001e4SStefano Babic 	debug("Width3 %d+1, ",
729575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 125, 3));
730575001e4SStefano Babic 	debug("Offset0 %d, ",
731575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 128, 5));
732575001e4SStefano Babic 	debug("Offset1 %d, ",
733575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 133, 5));
734575001e4SStefano Babic 	debug("Offset2 %d, ",
735575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 138, 5));
736575001e4SStefano Babic 	debug("Offset3 %d\n",
737575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 143, 5));
738575001e4SStefano Babic #endif
739575001e4SStefano Babic }
740575001e4SStefano Babic 
741575001e4SStefano Babic static inline void ipu_ch_params_set_packing(struct ipu_ch_param *p,
742575001e4SStefano Babic 					      int red_width, int red_offset,
743575001e4SStefano Babic 					      int green_width, int green_offset,
744575001e4SStefano Babic 					      int blue_width, int blue_offset,
745575001e4SStefano Babic 					      int alpha_width, int alpha_offset)
746575001e4SStefano Babic {
747575001e4SStefano Babic 	/* Setup red width and offset */
748575001e4SStefano Babic 	ipu_ch_param_set_field(p, 1, 116, 3, red_width - 1);
749575001e4SStefano Babic 	ipu_ch_param_set_field(p, 1, 128, 5, red_offset);
750575001e4SStefano Babic 	/* Setup green width and offset */
751575001e4SStefano Babic 	ipu_ch_param_set_field(p, 1, 119, 3, green_width - 1);
752575001e4SStefano Babic 	ipu_ch_param_set_field(p, 1, 133, 5, green_offset);
753575001e4SStefano Babic 	/* Setup blue width and offset */
754575001e4SStefano Babic 	ipu_ch_param_set_field(p, 1, 122, 3, blue_width - 1);
755575001e4SStefano Babic 	ipu_ch_param_set_field(p, 1, 138, 5, blue_offset);
756575001e4SStefano Babic 	/* Setup alpha width and offset */
757575001e4SStefano Babic 	ipu_ch_param_set_field(p, 1, 125, 3, alpha_width - 1);
758575001e4SStefano Babic 	ipu_ch_param_set_field(p, 1, 143, 5, alpha_offset);
759575001e4SStefano Babic }
760575001e4SStefano Babic 
761575001e4SStefano Babic static void ipu_ch_param_init(int ch,
762575001e4SStefano Babic 			      uint32_t pixel_fmt, uint32_t width,
763575001e4SStefano Babic 			      uint32_t height, uint32_t stride,
764575001e4SStefano Babic 			      uint32_t u, uint32_t v,
765575001e4SStefano Babic 			      uint32_t uv_stride, dma_addr_t addr0,
766575001e4SStefano Babic 			      dma_addr_t addr1)
767575001e4SStefano Babic {
768575001e4SStefano Babic 	uint32_t u_offset = 0;
769575001e4SStefano Babic 	uint32_t v_offset = 0;
770575001e4SStefano Babic 	struct ipu_ch_param params;
771575001e4SStefano Babic 
772575001e4SStefano Babic 	memset(&params, 0, sizeof(params));
773575001e4SStefano Babic 
774575001e4SStefano Babic 	ipu_ch_param_set_field(&params, 0, 125, 13, width - 1);
775575001e4SStefano Babic 
776575001e4SStefano Babic 	if ((ch == 8) || (ch == 9) || (ch == 10)) {
777575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 0, 138, 12, (height / 2) - 1);
778575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 102, 14, (stride * 2) - 1);
779575001e4SStefano Babic 	} else {
780575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 0, 138, 12, height - 1);
781575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 102, 14, stride - 1);
782575001e4SStefano Babic 	}
783575001e4SStefano Babic 
784575001e4SStefano Babic 	ipu_ch_param_set_field(&params, 1, 0, 29, addr0 >> 3);
785575001e4SStefano Babic 	ipu_ch_param_set_field(&params, 1, 29, 29, addr1 >> 3);
786575001e4SStefano Babic 
787575001e4SStefano Babic 	switch (pixel_fmt) {
788575001e4SStefano Babic 	case IPU_PIX_FMT_GENERIC:
789575001e4SStefano Babic 		/*Represents 8-bit Generic data */
790575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 0, 107, 3, 5);	/* bits/pixel */
791575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 6);	/* pix format */
792575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 78, 7, 63);	/* burst size */
793575001e4SStefano Babic 
794575001e4SStefano Babic 		break;
795575001e4SStefano Babic 	case IPU_PIX_FMT_GENERIC_32:
796575001e4SStefano Babic 		/*Represents 32-bit Generic data */
797575001e4SStefano Babic 		break;
798575001e4SStefano Babic 	case IPU_PIX_FMT_RGB565:
799575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 0, 107, 3, 3);	/* bits/pixel */
800575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 7);	/* pix format */
801575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 78, 7, 15);	/* burst size */
802575001e4SStefano Babic 
803575001e4SStefano Babic 		ipu_ch_params_set_packing(&params, 5, 0, 6, 5, 5, 11, 8, 16);
804575001e4SStefano Babic 		break;
805575001e4SStefano Babic 	case IPU_PIX_FMT_BGR24:
806575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 0, 107, 3, 1);	/* bits/pixel */
807575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 7);	/* pix format */
808575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 78, 7, 19);	/* burst size */
809575001e4SStefano Babic 
810575001e4SStefano Babic 		ipu_ch_params_set_packing(&params, 8, 0, 8, 8, 8, 16, 8, 24);
811575001e4SStefano Babic 		break;
812575001e4SStefano Babic 	case IPU_PIX_FMT_RGB24:
813575001e4SStefano Babic 	case IPU_PIX_FMT_YUV444:
814575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 0, 107, 3, 1);	/* bits/pixel */
815575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 7);	/* pix format */
816575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 78, 7, 19);	/* burst size */
817575001e4SStefano Babic 
818575001e4SStefano Babic 		ipu_ch_params_set_packing(&params, 8, 16, 8, 8, 8, 0, 8, 24);
819575001e4SStefano Babic 		break;
820575001e4SStefano Babic 	case IPU_PIX_FMT_BGRA32:
821575001e4SStefano Babic 	case IPU_PIX_FMT_BGR32:
822575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 0, 107, 3, 0);	/* bits/pixel */
823575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 7);	/* pix format */
824575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 78, 7, 15);	/* burst size */
825575001e4SStefano Babic 
826575001e4SStefano Babic 		ipu_ch_params_set_packing(&params, 8, 8, 8, 16, 8, 24, 8, 0);
827575001e4SStefano Babic 		break;
828575001e4SStefano Babic 	case IPU_PIX_FMT_RGBA32:
829575001e4SStefano Babic 	case IPU_PIX_FMT_RGB32:
830575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 0, 107, 3, 0);	/* bits/pixel */
831575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 7);	/* pix format */
832575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 78, 7, 15);	/* burst size */
833575001e4SStefano Babic 
834575001e4SStefano Babic 		ipu_ch_params_set_packing(&params, 8, 24, 8, 16, 8, 8, 8, 0);
835575001e4SStefano Babic 		break;
836575001e4SStefano Babic 	case IPU_PIX_FMT_ABGR32:
837575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 0, 107, 3, 0);	/* bits/pixel */
838575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 7);	/* pix format */
839575001e4SStefano Babic 
840575001e4SStefano Babic 		ipu_ch_params_set_packing(&params, 8, 0, 8, 8, 8, 16, 8, 24);
841575001e4SStefano Babic 		break;
842575001e4SStefano Babic 	case IPU_PIX_FMT_UYVY:
843575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 0, 107, 3, 3);	/* bits/pixel */
844575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 0xA);	/* pix format */
845575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 78, 7, 15);	/* burst size */
846575001e4SStefano Babic 		break;
847575001e4SStefano Babic 	case IPU_PIX_FMT_YUYV:
848575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 0, 107, 3, 3);	/* bits/pixel */
849575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 0x8);	/* pix format */
850575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 78, 7, 31);	/* burst size */
851575001e4SStefano Babic 		break;
852575001e4SStefano Babic 	case IPU_PIX_FMT_YUV420P2:
853575001e4SStefano Babic 	case IPU_PIX_FMT_YUV420P:
854575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 2);	/* pix format */
855575001e4SStefano Babic 
856575001e4SStefano Babic 		if (uv_stride < stride / 2)
857575001e4SStefano Babic 			uv_stride = stride / 2;
858575001e4SStefano Babic 
859575001e4SStefano Babic 		u_offset = stride * height;
860575001e4SStefano Babic 		v_offset = u_offset + (uv_stride * height / 2);
861575001e4SStefano Babic 		/* burst size */
862575001e4SStefano Babic 		if ((ch == 8) || (ch == 9) || (ch == 10)) {
863575001e4SStefano Babic 			ipu_ch_param_set_field(&params, 1, 78, 7, 15);
864575001e4SStefano Babic 			uv_stride = uv_stride*2;
865575001e4SStefano Babic 		} else {
866575001e4SStefano Babic 			ipu_ch_param_set_field(&params, 1, 78, 7, 31);
867575001e4SStefano Babic 		}
868575001e4SStefano Babic 		break;
869575001e4SStefano Babic 	case IPU_PIX_FMT_YVU422P:
870575001e4SStefano Babic 		/* BPP & pixel format */
871575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 1);	/* pix format */
872575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 78, 7, 31);	/* burst size */
873575001e4SStefano Babic 
874575001e4SStefano Babic 		if (uv_stride < stride / 2)
875575001e4SStefano Babic 			uv_stride = stride / 2;
876575001e4SStefano Babic 
877575001e4SStefano Babic 		v_offset = (v == 0) ? stride * height : v;
878575001e4SStefano Babic 		u_offset = (u == 0) ? v_offset + v_offset / 2 : u;
879575001e4SStefano Babic 		break;
880575001e4SStefano Babic 	case IPU_PIX_FMT_YUV422P:
881575001e4SStefano Babic 		/* BPP & pixel format */
882575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 1);	/* pix format */
883575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 78, 7, 31);	/* burst size */
884575001e4SStefano Babic 
885575001e4SStefano Babic 		if (uv_stride < stride / 2)
886575001e4SStefano Babic 			uv_stride = stride / 2;
887575001e4SStefano Babic 
888575001e4SStefano Babic 		u_offset = (u == 0) ? stride * height : u;
889575001e4SStefano Babic 		v_offset = (v == 0) ? u_offset + u_offset / 2 : v;
890575001e4SStefano Babic 		break;
891575001e4SStefano Babic 	case IPU_PIX_FMT_NV12:
892575001e4SStefano Babic 		/* BPP & pixel format */
893575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 4);	/* pix format */
894575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 78, 7, 31);	/* burst size */
895575001e4SStefano Babic 		uv_stride = stride;
896575001e4SStefano Babic 		u_offset = (u == 0) ? stride * height : u;
897575001e4SStefano Babic 		break;
898575001e4SStefano Babic 	default:
899575001e4SStefano Babic 		puts("mxc ipu: unimplemented pixel format\n");
900575001e4SStefano Babic 		break;
901575001e4SStefano Babic 	}
902575001e4SStefano Babic 
903575001e4SStefano Babic 
904575001e4SStefano Babic 	if (uv_stride)
905575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 128, 14, uv_stride - 1);
906575001e4SStefano Babic 
907575001e4SStefano Babic 	/* Get the uv offset from user when need cropping */
908575001e4SStefano Babic 	if (u || v) {
909575001e4SStefano Babic 		u_offset = u;
910575001e4SStefano Babic 		v_offset = v;
911575001e4SStefano Babic 	}
912575001e4SStefano Babic 
913575001e4SStefano Babic 	/* UBO and VBO are 22-bit */
914575001e4SStefano Babic 	if (u_offset/8 > 0x3fffff)
915575001e4SStefano Babic 		puts("The value of U offset exceeds IPU limitation\n");
916575001e4SStefano Babic 	if (v_offset/8 > 0x3fffff)
917575001e4SStefano Babic 		puts("The value of V offset exceeds IPU limitation\n");
918575001e4SStefano Babic 
919575001e4SStefano Babic 	ipu_ch_param_set_field(&params, 0, 46, 22, u_offset / 8);
920575001e4SStefano Babic 	ipu_ch_param_set_field(&params, 0, 68, 22, v_offset / 8);
921575001e4SStefano Babic 
922575001e4SStefano Babic 	debug("initializing idma ch %d @ %p\n", ch, ipu_ch_param_addr(ch));
923575001e4SStefano Babic 	memcpy(ipu_ch_param_addr(ch), &params, sizeof(params));
924575001e4SStefano Babic };
925575001e4SStefano Babic 
926575001e4SStefano Babic /*
927575001e4SStefano Babic  * This function is called to initialize a buffer for logical IPU channel.
928575001e4SStefano Babic  *
929575001e4SStefano Babic  * @param       channel         Input parameter for the logical channel ID.
930575001e4SStefano Babic  *
931575001e4SStefano Babic  * @param       type            Input parameter which buffer to initialize.
932575001e4SStefano Babic  *
933575001e4SStefano Babic  * @param       pixel_fmt       Input parameter for pixel format of buffer.
934575001e4SStefano Babic  *                              Pixel format is a FOURCC ASCII code.
935575001e4SStefano Babic  *
936575001e4SStefano Babic  * @param       width           Input parameter for width of buffer in pixels.
937575001e4SStefano Babic  *
938575001e4SStefano Babic  * @param       height          Input parameter for height of buffer in pixels.
939575001e4SStefano Babic  *
940575001e4SStefano Babic  * @param       stride          Input parameter for stride length of buffer
941575001e4SStefano Babic  *                              in pixels.
942575001e4SStefano Babic  *
943575001e4SStefano Babic  * @param       phyaddr_0       Input parameter buffer 0 physical address.
944575001e4SStefano Babic  *
945575001e4SStefano Babic  * @param       phyaddr_1       Input parameter buffer 1 physical address.
946575001e4SStefano Babic  *                              Setting this to a value other than NULL enables
947575001e4SStefano Babic  *                              double buffering mode.
948575001e4SStefano Babic  *
949575001e4SStefano Babic  * @param       u		private u offset for additional cropping,
950575001e4SStefano Babic  *				zero if not used.
951575001e4SStefano Babic  *
952575001e4SStefano Babic  * @param       v		private v offset for additional cropping,
953575001e4SStefano Babic  *				zero if not used.
954575001e4SStefano Babic  *
955575001e4SStefano Babic  * @return      Returns 0 on success or negative error code on fail
956575001e4SStefano Babic  */
957575001e4SStefano Babic int32_t ipu_init_channel_buffer(ipu_channel_t channel, ipu_buffer_t type,
958575001e4SStefano Babic 				uint32_t pixel_fmt,
959575001e4SStefano Babic 				uint16_t width, uint16_t height,
960575001e4SStefano Babic 				uint32_t stride,
961575001e4SStefano Babic 				dma_addr_t phyaddr_0, dma_addr_t phyaddr_1,
962575001e4SStefano Babic 				uint32_t u, uint32_t v)
963575001e4SStefano Babic {
964575001e4SStefano Babic 	uint32_t reg;
965575001e4SStefano Babic 	uint32_t dma_chan;
966575001e4SStefano Babic 
967575001e4SStefano Babic 	dma_chan = channel_2_dma(channel, type);
968575001e4SStefano Babic 	if (!idma_is_valid(dma_chan))
969575001e4SStefano Babic 		return -EINVAL;
970575001e4SStefano Babic 
971575001e4SStefano Babic 	if (stride < width * bytes_per_pixel(pixel_fmt))
972575001e4SStefano Babic 		stride = width * bytes_per_pixel(pixel_fmt);
973575001e4SStefano Babic 
974575001e4SStefano Babic 	if (stride % 4) {
975575001e4SStefano Babic 		printf(
976575001e4SStefano Babic 			"Stride not 32-bit aligned, stride = %d\n", stride);
977575001e4SStefano Babic 		return -EINVAL;
978575001e4SStefano Babic 	}
979575001e4SStefano Babic 	/* Build parameter memory data for DMA channel */
980575001e4SStefano Babic 	ipu_ch_param_init(dma_chan, pixel_fmt, width, height, stride, u, v, 0,
981575001e4SStefano Babic 			   phyaddr_0, phyaddr_1);
982575001e4SStefano Babic 
983575001e4SStefano Babic 	if (ipu_is_dmfc_chan(dma_chan)) {
984575001e4SStefano Babic 		ipu_dmfc_set_wait4eot(dma_chan, width);
985575001e4SStefano Babic 	}
986575001e4SStefano Babic 
987575001e4SStefano Babic 	if (idma_is_set(IDMAC_CHA_PRI, dma_chan))
988575001e4SStefano Babic 		ipu_ch_param_set_high_priority(dma_chan);
989575001e4SStefano Babic 
990575001e4SStefano Babic 	ipu_ch_param_dump(dma_chan);
991575001e4SStefano Babic 
992575001e4SStefano Babic 	reg = __raw_readl(IPU_CHA_DB_MODE_SEL(dma_chan));
993575001e4SStefano Babic 	if (phyaddr_1)
994575001e4SStefano Babic 		reg |= idma_mask(dma_chan);
995575001e4SStefano Babic 	else
996575001e4SStefano Babic 		reg &= ~idma_mask(dma_chan);
997575001e4SStefano Babic 	__raw_writel(reg, IPU_CHA_DB_MODE_SEL(dma_chan));
998575001e4SStefano Babic 
999575001e4SStefano Babic 	/* Reset to buffer 0 */
1000575001e4SStefano Babic 	__raw_writel(idma_mask(dma_chan), IPU_CHA_CUR_BUF(dma_chan));
1001575001e4SStefano Babic 
1002575001e4SStefano Babic 	return 0;
1003575001e4SStefano Babic }
1004575001e4SStefano Babic 
1005575001e4SStefano Babic /*
1006575001e4SStefano Babic  * This function enables a logical channel.
1007575001e4SStefano Babic  *
1008575001e4SStefano Babic  * @param       channel         Input parameter for the logical channel ID.
1009575001e4SStefano Babic  *
1010575001e4SStefano Babic  * @return      This function returns 0 on success or negative error code on
1011575001e4SStefano Babic  *              fail.
1012575001e4SStefano Babic  */
1013575001e4SStefano Babic int32_t ipu_enable_channel(ipu_channel_t channel)
1014575001e4SStefano Babic {
1015575001e4SStefano Babic 	uint32_t reg;
1016575001e4SStefano Babic 	uint32_t in_dma;
1017575001e4SStefano Babic 	uint32_t out_dma;
1018575001e4SStefano Babic 
1019575001e4SStefano Babic 	if (g_channel_enable_mask & (1L << IPU_CHAN_ID(channel))) {
1020575001e4SStefano Babic 		printf("Warning: channel already enabled %d\n",
1021575001e4SStefano Babic 			IPU_CHAN_ID(channel));
1022575001e4SStefano Babic 	}
1023575001e4SStefano Babic 
1024575001e4SStefano Babic 	/* Get input and output dma channels */
1025575001e4SStefano Babic 	out_dma = channel_2_dma(channel, IPU_OUTPUT_BUFFER);
1026575001e4SStefano Babic 	in_dma = channel_2_dma(channel, IPU_VIDEO_IN_BUFFER);
1027575001e4SStefano Babic 
1028575001e4SStefano Babic 	if (idma_is_valid(in_dma)) {
1029575001e4SStefano Babic 		reg = __raw_readl(IDMAC_CHA_EN(in_dma));
1030575001e4SStefano Babic 		__raw_writel(reg | idma_mask(in_dma), IDMAC_CHA_EN(in_dma));
1031575001e4SStefano Babic 	}
1032575001e4SStefano Babic 	if (idma_is_valid(out_dma)) {
1033575001e4SStefano Babic 		reg = __raw_readl(IDMAC_CHA_EN(out_dma));
1034575001e4SStefano Babic 		__raw_writel(reg | idma_mask(out_dma), IDMAC_CHA_EN(out_dma));
1035575001e4SStefano Babic 	}
1036575001e4SStefano Babic 
1037575001e4SStefano Babic 	if ((channel == MEM_DC_SYNC) || (channel == MEM_BG_SYNC) ||
1038575001e4SStefano Babic 	    (channel == MEM_FG_SYNC))
1039575001e4SStefano Babic 		ipu_dp_dc_enable(channel);
1040575001e4SStefano Babic 
1041575001e4SStefano Babic 	g_channel_enable_mask |= 1L << IPU_CHAN_ID(channel);
1042575001e4SStefano Babic 
1043575001e4SStefano Babic 	return 0;
1044575001e4SStefano Babic }
1045575001e4SStefano Babic 
1046575001e4SStefano Babic /*
1047575001e4SStefano Babic  * This function clear buffer ready for a logical channel.
1048575001e4SStefano Babic  *
1049575001e4SStefano Babic  * @param       channel         Input parameter for the logical channel ID.
1050575001e4SStefano Babic  *
1051575001e4SStefano Babic  * @param       type            Input parameter which buffer to clear.
1052575001e4SStefano Babic  *
1053575001e4SStefano Babic  * @param       bufNum          Input parameter for which buffer number clear
1054575001e4SStefano Babic  *				ready state.
1055575001e4SStefano Babic  *
1056575001e4SStefano Babic  */
1057575001e4SStefano Babic void ipu_clear_buffer_ready(ipu_channel_t channel, ipu_buffer_t type,
1058575001e4SStefano Babic 		uint32_t bufNum)
1059575001e4SStefano Babic {
1060575001e4SStefano Babic 	uint32_t dma_ch = channel_2_dma(channel, type);
1061575001e4SStefano Babic 
1062575001e4SStefano Babic 	if (!idma_is_valid(dma_ch))
1063575001e4SStefano Babic 		return;
1064575001e4SStefano Babic 
1065575001e4SStefano Babic 	__raw_writel(0xF0000000, IPU_GPR); /* write one to clear */
1066575001e4SStefano Babic 	if (bufNum == 0) {
1067575001e4SStefano Babic 		if (idma_is_set(IPU_CHA_BUF0_RDY, dma_ch)) {
1068575001e4SStefano Babic 			__raw_writel(idma_mask(dma_ch),
1069575001e4SStefano Babic 					IPU_CHA_BUF0_RDY(dma_ch));
1070575001e4SStefano Babic 		}
1071575001e4SStefano Babic 	} else {
1072575001e4SStefano Babic 		if (idma_is_set(IPU_CHA_BUF1_RDY, dma_ch)) {
1073575001e4SStefano Babic 			__raw_writel(idma_mask(dma_ch),
1074575001e4SStefano Babic 					IPU_CHA_BUF1_RDY(dma_ch));
1075575001e4SStefano Babic 		}
1076575001e4SStefano Babic 	}
1077575001e4SStefano Babic 	__raw_writel(0x0, IPU_GPR); /* write one to set */
1078575001e4SStefano Babic }
1079575001e4SStefano Babic 
1080575001e4SStefano Babic /*
1081575001e4SStefano Babic  * This function disables a logical channel.
1082575001e4SStefano Babic  *
1083575001e4SStefano Babic  * @param       channel         Input parameter for the logical channel ID.
1084575001e4SStefano Babic  *
1085575001e4SStefano Babic  * @param       wait_for_stop   Flag to set whether to wait for channel end
1086575001e4SStefano Babic  *                              of frame or return immediately.
1087575001e4SStefano Babic  *
1088575001e4SStefano Babic  * @return      This function returns 0 on success or negative error code on
1089575001e4SStefano Babic  *              fail.
1090575001e4SStefano Babic  */
1091575001e4SStefano Babic int32_t ipu_disable_channel(ipu_channel_t channel)
1092575001e4SStefano Babic {
1093575001e4SStefano Babic 	uint32_t reg;
1094575001e4SStefano Babic 	uint32_t in_dma;
1095575001e4SStefano Babic 	uint32_t out_dma;
1096575001e4SStefano Babic 
1097575001e4SStefano Babic 	if ((g_channel_enable_mask & (1L << IPU_CHAN_ID(channel))) == 0) {
1098575001e4SStefano Babic 		debug("Channel already disabled %d\n",
1099575001e4SStefano Babic 			IPU_CHAN_ID(channel));
1100575001e4SStefano Babic 		return 0;
1101575001e4SStefano Babic 	}
1102575001e4SStefano Babic 
1103575001e4SStefano Babic 	/* Get input and output dma channels */
1104575001e4SStefano Babic 	out_dma = channel_2_dma(channel, IPU_OUTPUT_BUFFER);
1105575001e4SStefano Babic 	in_dma = channel_2_dma(channel, IPU_VIDEO_IN_BUFFER);
1106575001e4SStefano Babic 
1107575001e4SStefano Babic 	if ((idma_is_valid(in_dma) &&
1108575001e4SStefano Babic 		!idma_is_set(IDMAC_CHA_EN, in_dma))
1109575001e4SStefano Babic 		&& (idma_is_valid(out_dma) &&
1110575001e4SStefano Babic 		!idma_is_set(IDMAC_CHA_EN, out_dma)))
1111575001e4SStefano Babic 		return -EINVAL;
1112575001e4SStefano Babic 
1113575001e4SStefano Babic 	if ((channel == MEM_BG_SYNC) || (channel == MEM_FG_SYNC) ||
1114575001e4SStefano Babic 	    (channel == MEM_DC_SYNC)) {
1115575001e4SStefano Babic 		ipu_dp_dc_disable(channel, 0);
1116575001e4SStefano Babic 	}
1117575001e4SStefano Babic 
1118575001e4SStefano Babic 	/* Disable DMA channel(s) */
1119575001e4SStefano Babic 	if (idma_is_valid(in_dma)) {
1120575001e4SStefano Babic 		reg = __raw_readl(IDMAC_CHA_EN(in_dma));
1121575001e4SStefano Babic 		__raw_writel(reg & ~idma_mask(in_dma), IDMAC_CHA_EN(in_dma));
1122575001e4SStefano Babic 		__raw_writel(idma_mask(in_dma), IPU_CHA_CUR_BUF(in_dma));
1123575001e4SStefano Babic 	}
1124575001e4SStefano Babic 	if (idma_is_valid(out_dma)) {
1125575001e4SStefano Babic 		reg = __raw_readl(IDMAC_CHA_EN(out_dma));
1126575001e4SStefano Babic 		__raw_writel(reg & ~idma_mask(out_dma), IDMAC_CHA_EN(out_dma));
1127575001e4SStefano Babic 		__raw_writel(idma_mask(out_dma), IPU_CHA_CUR_BUF(out_dma));
1128575001e4SStefano Babic 	}
1129575001e4SStefano Babic 
1130575001e4SStefano Babic 	g_channel_enable_mask &= ~(1L << IPU_CHAN_ID(channel));
1131575001e4SStefano Babic 
1132575001e4SStefano Babic 	/* Set channel buffers NOT to be ready */
1133575001e4SStefano Babic 	if (idma_is_valid(in_dma)) {
1134575001e4SStefano Babic 		ipu_clear_buffer_ready(channel, IPU_VIDEO_IN_BUFFER, 0);
1135575001e4SStefano Babic 		ipu_clear_buffer_ready(channel, IPU_VIDEO_IN_BUFFER, 1);
1136575001e4SStefano Babic 	}
1137575001e4SStefano Babic 	if (idma_is_valid(out_dma)) {
1138575001e4SStefano Babic 		ipu_clear_buffer_ready(channel, IPU_OUTPUT_BUFFER, 0);
1139575001e4SStefano Babic 		ipu_clear_buffer_ready(channel, IPU_OUTPUT_BUFFER, 1);
1140575001e4SStefano Babic 	}
1141575001e4SStefano Babic 
1142575001e4SStefano Babic 	return 0;
1143575001e4SStefano Babic }
1144575001e4SStefano Babic 
1145575001e4SStefano Babic uint32_t bytes_per_pixel(uint32_t fmt)
1146575001e4SStefano Babic {
1147575001e4SStefano Babic 	switch (fmt) {
1148575001e4SStefano Babic 	case IPU_PIX_FMT_GENERIC:	/*generic data */
1149575001e4SStefano Babic 	case IPU_PIX_FMT_RGB332:
1150575001e4SStefano Babic 	case IPU_PIX_FMT_YUV420P:
1151575001e4SStefano Babic 	case IPU_PIX_FMT_YUV422P:
1152575001e4SStefano Babic 		return 1;
1153575001e4SStefano Babic 		break;
1154575001e4SStefano Babic 	case IPU_PIX_FMT_RGB565:
1155575001e4SStefano Babic 	case IPU_PIX_FMT_YUYV:
1156575001e4SStefano Babic 	case IPU_PIX_FMT_UYVY:
1157575001e4SStefano Babic 		return 2;
1158575001e4SStefano Babic 		break;
1159575001e4SStefano Babic 	case IPU_PIX_FMT_BGR24:
1160575001e4SStefano Babic 	case IPU_PIX_FMT_RGB24:
1161575001e4SStefano Babic 		return 3;
1162575001e4SStefano Babic 		break;
1163575001e4SStefano Babic 	case IPU_PIX_FMT_GENERIC_32:	/*generic data */
1164575001e4SStefano Babic 	case IPU_PIX_FMT_BGR32:
1165575001e4SStefano Babic 	case IPU_PIX_FMT_BGRA32:
1166575001e4SStefano Babic 	case IPU_PIX_FMT_RGB32:
1167575001e4SStefano Babic 	case IPU_PIX_FMT_RGBA32:
1168575001e4SStefano Babic 	case IPU_PIX_FMT_ABGR32:
1169575001e4SStefano Babic 		return 4;
1170575001e4SStefano Babic 		break;
1171575001e4SStefano Babic 	default:
1172575001e4SStefano Babic 		return 1;
1173575001e4SStefano Babic 		break;
1174575001e4SStefano Babic 	}
1175575001e4SStefano Babic 	return 0;
1176575001e4SStefano Babic }
1177575001e4SStefano Babic 
1178575001e4SStefano Babic ipu_color_space_t format_to_colorspace(uint32_t fmt)
1179575001e4SStefano Babic {
1180575001e4SStefano Babic 	switch (fmt) {
1181575001e4SStefano Babic 	case IPU_PIX_FMT_RGB666:
1182575001e4SStefano Babic 	case IPU_PIX_FMT_RGB565:
1183575001e4SStefano Babic 	case IPU_PIX_FMT_BGR24:
1184575001e4SStefano Babic 	case IPU_PIX_FMT_RGB24:
1185575001e4SStefano Babic 	case IPU_PIX_FMT_BGR32:
1186575001e4SStefano Babic 	case IPU_PIX_FMT_BGRA32:
1187575001e4SStefano Babic 	case IPU_PIX_FMT_RGB32:
1188575001e4SStefano Babic 	case IPU_PIX_FMT_RGBA32:
1189575001e4SStefano Babic 	case IPU_PIX_FMT_ABGR32:
1190575001e4SStefano Babic 	case IPU_PIX_FMT_LVDS666:
1191575001e4SStefano Babic 	case IPU_PIX_FMT_LVDS888:
1192575001e4SStefano Babic 		return RGB;
1193575001e4SStefano Babic 		break;
1194575001e4SStefano Babic 
1195575001e4SStefano Babic 	default:
1196575001e4SStefano Babic 		return YCbCr;
1197575001e4SStefano Babic 		break;
1198575001e4SStefano Babic 	}
1199575001e4SStefano Babic 	return RGB;
1200575001e4SStefano Babic }
1201*cb9f8e6aSHeiko Schocher 
1202*cb9f8e6aSHeiko Schocher /* should be removed when clk framework is availiable */
1203*cb9f8e6aSHeiko Schocher int ipu_set_ldb_clock(int rate)
1204*cb9f8e6aSHeiko Schocher {
1205*cb9f8e6aSHeiko Schocher 	ldb_clk.rate = rate;
1206*cb9f8e6aSHeiko Schocher 
1207*cb9f8e6aSHeiko Schocher 	return 0;
1208*cb9f8e6aSHeiko Schocher }
1209