xref: /rk3399_rockchip-uboot/drivers/video/ipu_common.c (revision 477bca22f6bb649fb4c55d3ee401ff0f3c0c0e9e)
1575001e4SStefano Babic /*
2575001e4SStefano Babic  * Porting to u-boot:
3575001e4SStefano Babic  *
4575001e4SStefano Babic  * (C) Copyright 2010
5575001e4SStefano Babic  * Stefano Babic, DENX Software Engineering, sbabic@denx.de
6575001e4SStefano Babic  *
7575001e4SStefano Babic  * Linux IPU driver for MX51:
8575001e4SStefano Babic  *
9575001e4SStefano Babic  * (C) Copyright 2005-2010 Freescale Semiconductor, Inc.
10575001e4SStefano Babic  *
11575001e4SStefano Babic  * See file CREDITS for list of people who contributed to this
12575001e4SStefano Babic  * project.
13575001e4SStefano Babic  *
14575001e4SStefano Babic  * This program is free software; you can redistribute it and/or
15575001e4SStefano Babic  * modify it under the terms of the GNU General Public License as
16575001e4SStefano Babic  * published by the Free Software Foundation; either version 2 of
17575001e4SStefano Babic  * the License, or (at your option) any later version.
18575001e4SStefano Babic  *
19575001e4SStefano Babic  * This program is distributed in the hope that it will be useful,
20575001e4SStefano Babic  * but WITHOUT ANY WARRANTY; without even the implied warranty of
21575001e4SStefano Babic  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
22575001e4SStefano Babic  * GNU General Public License for more details.
23575001e4SStefano Babic  *
24575001e4SStefano Babic  * You should have received a copy of the GNU General Public License
25575001e4SStefano Babic  * along with this program; if not, write to the Free Software
26575001e4SStefano Babic  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27575001e4SStefano Babic  * MA 02111-1307 USA
28575001e4SStefano Babic  */
29575001e4SStefano Babic 
30575001e4SStefano Babic /* #define DEBUG */
31575001e4SStefano Babic #include <common.h>
32575001e4SStefano Babic #include <linux/types.h>
33575001e4SStefano Babic #include <linux/err.h>
34575001e4SStefano Babic #include <asm/io.h>
35575001e4SStefano Babic #include <asm/errno.h>
36575001e4SStefano Babic #include <asm/arch/imx-regs.h>
37575001e4SStefano Babic #include <asm/arch/crm_regs.h>
38575001e4SStefano Babic #include "ipu.h"
39575001e4SStefano Babic #include "ipu_regs.h"
40575001e4SStefano Babic 
41575001e4SStefano Babic extern struct mxc_ccm_reg *mxc_ccm;
42575001e4SStefano Babic extern u32 *ipu_cpmem_base;
43575001e4SStefano Babic 
44575001e4SStefano Babic struct ipu_ch_param_word {
45575001e4SStefano Babic 	uint32_t data[5];
46575001e4SStefano Babic 	uint32_t res[3];
47575001e4SStefano Babic };
48575001e4SStefano Babic 
49575001e4SStefano Babic struct ipu_ch_param {
50575001e4SStefano Babic 	struct ipu_ch_param_word word[2];
51575001e4SStefano Babic };
52575001e4SStefano Babic 
53575001e4SStefano Babic #define ipu_ch_param_addr(ch) (((struct ipu_ch_param *)ipu_cpmem_base) + (ch))
54575001e4SStefano Babic 
55575001e4SStefano Babic #define _param_word(base, w) \
56575001e4SStefano Babic 	(((struct ipu_ch_param *)(base))->word[(w)].data)
57575001e4SStefano Babic 
58575001e4SStefano Babic #define ipu_ch_param_set_field(base, w, bit, size, v) { \
59575001e4SStefano Babic 	int i = (bit) / 32; \
60575001e4SStefano Babic 	int off = (bit) % 32; \
61575001e4SStefano Babic 	_param_word(base, w)[i] |= (v) << off; \
62575001e4SStefano Babic 	if (((bit) + (size) - 1) / 32 > i) { \
63575001e4SStefano Babic 		_param_word(base, w)[i + 1] |= (v) >> (off ? (32 - off) : 0); \
64575001e4SStefano Babic 	} \
65575001e4SStefano Babic }
66575001e4SStefano Babic 
67575001e4SStefano Babic #define ipu_ch_param_mod_field(base, w, bit, size, v) { \
68575001e4SStefano Babic 	int i = (bit) / 32; \
69575001e4SStefano Babic 	int off = (bit) % 32; \
70575001e4SStefano Babic 	u32 mask = (1UL << size) - 1; \
71575001e4SStefano Babic 	u32 temp = _param_word(base, w)[i]; \
72575001e4SStefano Babic 	temp &= ~(mask << off); \
73575001e4SStefano Babic 	_param_word(base, w)[i] = temp | (v) << off; \
74575001e4SStefano Babic 	if (((bit) + (size) - 1) / 32 > i) { \
75575001e4SStefano Babic 		temp = _param_word(base, w)[i + 1]; \
76575001e4SStefano Babic 		temp &= ~(mask >> (32 - off)); \
77575001e4SStefano Babic 		_param_word(base, w)[i + 1] = \
78575001e4SStefano Babic 			temp | ((v) >> (off ? (32 - off) : 0)); \
79575001e4SStefano Babic 	} \
80575001e4SStefano Babic }
81575001e4SStefano Babic 
82575001e4SStefano Babic #define ipu_ch_param_read_field(base, w, bit, size) ({ \
83575001e4SStefano Babic 	u32 temp2; \
84575001e4SStefano Babic 	int i = (bit) / 32; \
85575001e4SStefano Babic 	int off = (bit) % 32; \
86575001e4SStefano Babic 	u32 mask = (1UL << size) - 1; \
87575001e4SStefano Babic 	u32 temp1 = _param_word(base, w)[i]; \
88575001e4SStefano Babic 	temp1 = mask & (temp1 >> off); \
89575001e4SStefano Babic 	if (((bit)+(size) - 1) / 32 > i) { \
90575001e4SStefano Babic 		temp2 = _param_word(base, w)[i + 1]; \
91575001e4SStefano Babic 		temp2 &= mask >> (off ? (32 - off) : 0); \
92575001e4SStefano Babic 		temp1 |= temp2 << (off ? (32 - off) : 0); \
93575001e4SStefano Babic 	} \
94575001e4SStefano Babic 	temp1; \
95575001e4SStefano Babic })
96575001e4SStefano Babic 
97575001e4SStefano Babic 
98575001e4SStefano Babic void clk_enable(struct clk *clk)
99575001e4SStefano Babic {
100575001e4SStefano Babic 	if (clk) {
101575001e4SStefano Babic 		if (clk->usecount++ == 0) {
102575001e4SStefano Babic 			clk->enable(clk);
103575001e4SStefano Babic 		}
104575001e4SStefano Babic 	}
105575001e4SStefano Babic }
106575001e4SStefano Babic 
107575001e4SStefano Babic void clk_disable(struct clk *clk)
108575001e4SStefano Babic {
109575001e4SStefano Babic 	if (clk) {
110575001e4SStefano Babic 		if (!(--clk->usecount)) {
111575001e4SStefano Babic 			if (clk->disable)
112575001e4SStefano Babic 				clk->disable(clk);
113575001e4SStefano Babic 		}
114575001e4SStefano Babic 	}
115575001e4SStefano Babic }
116575001e4SStefano Babic 
117575001e4SStefano Babic int clk_get_usecount(struct clk *clk)
118575001e4SStefano Babic {
119575001e4SStefano Babic 	if (clk == NULL)
120575001e4SStefano Babic 		return 0;
121575001e4SStefano Babic 
122575001e4SStefano Babic 	return clk->usecount;
123575001e4SStefano Babic }
124575001e4SStefano Babic 
125575001e4SStefano Babic u32 clk_get_rate(struct clk *clk)
126575001e4SStefano Babic {
127575001e4SStefano Babic 	if (!clk)
128575001e4SStefano Babic 		return 0;
129575001e4SStefano Babic 
130575001e4SStefano Babic 	return clk->rate;
131575001e4SStefano Babic }
132575001e4SStefano Babic 
133575001e4SStefano Babic struct clk *clk_get_parent(struct clk *clk)
134575001e4SStefano Babic {
135575001e4SStefano Babic 	if (!clk)
136575001e4SStefano Babic 		return 0;
137575001e4SStefano Babic 
138575001e4SStefano Babic 	return clk->parent;
139575001e4SStefano Babic }
140575001e4SStefano Babic 
141575001e4SStefano Babic int clk_set_rate(struct clk *clk, unsigned long rate)
142575001e4SStefano Babic {
143575001e4SStefano Babic 	if (clk && clk->set_rate)
144575001e4SStefano Babic 		clk->set_rate(clk, rate);
145575001e4SStefano Babic 	return clk->rate;
146575001e4SStefano Babic }
147575001e4SStefano Babic 
148575001e4SStefano Babic long clk_round_rate(struct clk *clk, unsigned long rate)
149575001e4SStefano Babic {
150575001e4SStefano Babic 	if (clk == NULL || !clk->round_rate)
151575001e4SStefano Babic 		return 0;
152575001e4SStefano Babic 
153575001e4SStefano Babic 	return clk->round_rate(clk, rate);
154575001e4SStefano Babic }
155575001e4SStefano Babic 
156575001e4SStefano Babic int clk_set_parent(struct clk *clk, struct clk *parent)
157575001e4SStefano Babic {
158575001e4SStefano Babic 	clk->parent = parent;
159575001e4SStefano Babic 	if (clk->set_parent)
160575001e4SStefano Babic 		return clk->set_parent(clk, parent);
161575001e4SStefano Babic 	return 0;
162575001e4SStefano Babic }
163575001e4SStefano Babic 
164575001e4SStefano Babic static int clk_ipu_enable(struct clk *clk)
165575001e4SStefano Babic {
166e4942ad7SFabio Estevam #if defined(CONFIG_MX51) || defined(CONFIG_MX53)
167575001e4SStefano Babic 	u32 reg;
168575001e4SStefano Babic 
169575001e4SStefano Babic 	reg = __raw_readl(clk->enable_reg);
170575001e4SStefano Babic 	reg |= MXC_CCM_CCGR_CG_MASK << clk->enable_shift;
171575001e4SStefano Babic 	__raw_writel(reg, clk->enable_reg);
172575001e4SStefano Babic 
173575001e4SStefano Babic 	/* Handshake with IPU when certain clock rates are changed. */
174575001e4SStefano Babic 	reg = __raw_readl(&mxc_ccm->ccdr);
175575001e4SStefano Babic 	reg &= ~MXC_CCM_CCDR_IPU_HS_MASK;
176575001e4SStefano Babic 	__raw_writel(reg, &mxc_ccm->ccdr);
177575001e4SStefano Babic 
178575001e4SStefano Babic 	/* Handshake with IPU when LPM is entered as its enabled. */
179575001e4SStefano Babic 	reg = __raw_readl(&mxc_ccm->clpcr);
180575001e4SStefano Babic 	reg &= ~MXC_CCM_CLPCR_BYPASS_IPU_LPM_HS;
181575001e4SStefano Babic 	__raw_writel(reg, &mxc_ccm->clpcr);
182e4942ad7SFabio Estevam #endif
183575001e4SStefano Babic 	return 0;
184575001e4SStefano Babic }
185575001e4SStefano Babic 
186575001e4SStefano Babic static void clk_ipu_disable(struct clk *clk)
187575001e4SStefano Babic {
188e4942ad7SFabio Estevam #if defined(CONFIG_MX51) || defined(CONFIG_MX53)
189575001e4SStefano Babic 	u32 reg;
190575001e4SStefano Babic 
191575001e4SStefano Babic 	reg = __raw_readl(clk->enable_reg);
192575001e4SStefano Babic 	reg &= ~(MXC_CCM_CCGR_CG_MASK << clk->enable_shift);
193575001e4SStefano Babic 	__raw_writel(reg, clk->enable_reg);
194575001e4SStefano Babic 
195575001e4SStefano Babic 	/*
196575001e4SStefano Babic 	 * No handshake with IPU whe dividers are changed
197575001e4SStefano Babic 	 * as its not enabled.
198575001e4SStefano Babic 	 */
199575001e4SStefano Babic 	reg = __raw_readl(&mxc_ccm->ccdr);
200575001e4SStefano Babic 	reg |= MXC_CCM_CCDR_IPU_HS_MASK;
201575001e4SStefano Babic 	__raw_writel(reg, &mxc_ccm->ccdr);
202575001e4SStefano Babic 
203575001e4SStefano Babic 	/* No handshake with IPU when LPM is entered as its not enabled. */
204575001e4SStefano Babic 	reg = __raw_readl(&mxc_ccm->clpcr);
205575001e4SStefano Babic 	reg |= MXC_CCM_CLPCR_BYPASS_IPU_LPM_HS;
206575001e4SStefano Babic 	__raw_writel(reg, &mxc_ccm->clpcr);
207e4942ad7SFabio Estevam #endif
208575001e4SStefano Babic }
209575001e4SStefano Babic 
210575001e4SStefano Babic 
211575001e4SStefano Babic static struct clk ipu_clk = {
212575001e4SStefano Babic 	.name = "ipu_clk",
213575001e4SStefano Babic 	.rate = 133000000,
214*477bca22SFabio Estevam 	.enable_reg = (u32 *)(CCM_BASE_ADDR +
215575001e4SStefano Babic 		offsetof(struct mxc_ccm_reg, CCGR5)),
216575001e4SStefano Babic 	.enable_shift = MXC_CCM_CCGR5_CG5_OFFSET,
217575001e4SStefano Babic 	.enable = clk_ipu_enable,
218575001e4SStefano Babic 	.disable = clk_ipu_disable,
219575001e4SStefano Babic 	.usecount = 0,
220575001e4SStefano Babic };
221575001e4SStefano Babic 
222575001e4SStefano Babic /* Globals */
223575001e4SStefano Babic struct clk *g_ipu_clk;
224575001e4SStefano Babic unsigned char g_ipu_clk_enabled;
225575001e4SStefano Babic struct clk *g_di_clk[2];
226575001e4SStefano Babic struct clk *g_pixel_clk[2];
227575001e4SStefano Babic unsigned char g_dc_di_assignment[10];
228575001e4SStefano Babic uint32_t g_channel_init_mask;
229575001e4SStefano Babic uint32_t g_channel_enable_mask;
230575001e4SStefano Babic 
231575001e4SStefano Babic static int ipu_dc_use_count;
232575001e4SStefano Babic static int ipu_dp_use_count;
233575001e4SStefano Babic static int ipu_dmfc_use_count;
234575001e4SStefano Babic static int ipu_di_use_count[2];
235575001e4SStefano Babic 
236575001e4SStefano Babic u32 *ipu_cpmem_base;
237575001e4SStefano Babic u32 *ipu_dc_tmpl_reg;
238575001e4SStefano Babic 
239575001e4SStefano Babic /* Static functions */
240575001e4SStefano Babic 
241575001e4SStefano Babic static inline void ipu_ch_param_set_high_priority(uint32_t ch)
242575001e4SStefano Babic {
243575001e4SStefano Babic 	ipu_ch_param_mod_field(ipu_ch_param_addr(ch), 1, 93, 2, 1);
244575001e4SStefano Babic };
245575001e4SStefano Babic 
246575001e4SStefano Babic static inline uint32_t channel_2_dma(ipu_channel_t ch, ipu_buffer_t type)
247575001e4SStefano Babic {
248575001e4SStefano Babic 	return ((uint32_t) ch >> (6 * type)) & 0x3F;
249575001e4SStefano Babic };
250575001e4SStefano Babic 
251575001e4SStefano Babic /* Either DP BG or DP FG can be graphic window */
252575001e4SStefano Babic static inline int ipu_is_dp_graphic_chan(uint32_t dma_chan)
253575001e4SStefano Babic {
254575001e4SStefano Babic 	return (dma_chan == 23 || dma_chan == 27);
255575001e4SStefano Babic }
256575001e4SStefano Babic 
257575001e4SStefano Babic static inline int ipu_is_dmfc_chan(uint32_t dma_chan)
258575001e4SStefano Babic {
259575001e4SStefano Babic 	return ((dma_chan >= 23) && (dma_chan <= 29));
260575001e4SStefano Babic }
261575001e4SStefano Babic 
262575001e4SStefano Babic 
263575001e4SStefano Babic static inline void ipu_ch_param_set_buffer(uint32_t ch, int bufNum,
264575001e4SStefano Babic 					    dma_addr_t phyaddr)
265575001e4SStefano Babic {
266575001e4SStefano Babic 	ipu_ch_param_mod_field(ipu_ch_param_addr(ch), 1, 29 * bufNum, 29,
267575001e4SStefano Babic 			       phyaddr / 8);
268575001e4SStefano Babic };
269575001e4SStefano Babic 
270575001e4SStefano Babic #define idma_is_valid(ch)	(ch != NO_DMA)
271575001e4SStefano Babic #define idma_mask(ch)		(idma_is_valid(ch) ? (1UL << (ch & 0x1F)) : 0)
272575001e4SStefano Babic #define idma_is_set(reg, dma)	(__raw_readl(reg(dma)) & idma_mask(dma))
273575001e4SStefano Babic 
274575001e4SStefano Babic static void ipu_pixel_clk_recalc(struct clk *clk)
275575001e4SStefano Babic {
276575001e4SStefano Babic 	u32 div = __raw_readl(DI_BS_CLKGEN0(clk->id));
277575001e4SStefano Babic 	if (div == 0)
278575001e4SStefano Babic 		clk->rate = 0;
279575001e4SStefano Babic 	else
280575001e4SStefano Babic 		clk->rate = (clk->parent->rate * 16) / div;
281575001e4SStefano Babic }
282575001e4SStefano Babic 
283575001e4SStefano Babic static unsigned long ipu_pixel_clk_round_rate(struct clk *clk,
284575001e4SStefano Babic 	unsigned long rate)
285575001e4SStefano Babic {
286575001e4SStefano Babic 	u32 div, div1;
287575001e4SStefano Babic 	u32 tmp;
288575001e4SStefano Babic 	/*
289575001e4SStefano Babic 	 * Calculate divider
290575001e4SStefano Babic 	 * Fractional part is 4 bits,
291575001e4SStefano Babic 	 * so simply multiply by 2^4 to get fractional part.
292575001e4SStefano Babic 	 */
293575001e4SStefano Babic 	tmp = (clk->parent->rate * 16);
294575001e4SStefano Babic 	div = tmp / rate;
295575001e4SStefano Babic 
296575001e4SStefano Babic 	if (div < 0x10)            /* Min DI disp clock divider is 1 */
297575001e4SStefano Babic 		div = 0x10;
298575001e4SStefano Babic 	if (div & ~0xFEF)
299575001e4SStefano Babic 		div &= 0xFF8;
300575001e4SStefano Babic 	else {
301575001e4SStefano Babic 		div1 = div & 0xFE0;
302575001e4SStefano Babic 		if ((tmp/div1 - tmp/div) < rate / 4)
303575001e4SStefano Babic 			div = div1;
304575001e4SStefano Babic 		else
305575001e4SStefano Babic 			div &= 0xFF8;
306575001e4SStefano Babic 	}
307575001e4SStefano Babic 	return (clk->parent->rate * 16) / div;
308575001e4SStefano Babic }
309575001e4SStefano Babic 
310575001e4SStefano Babic static int ipu_pixel_clk_set_rate(struct clk *clk, unsigned long rate)
311575001e4SStefano Babic {
312575001e4SStefano Babic 	u32 div = (clk->parent->rate * 16) / rate;
313575001e4SStefano Babic 
314575001e4SStefano Babic 	__raw_writel(div, DI_BS_CLKGEN0(clk->id));
315575001e4SStefano Babic 
316575001e4SStefano Babic 	/* Setup pixel clock timing */
317575001e4SStefano Babic 	__raw_writel((div / 16) << 16, DI_BS_CLKGEN1(clk->id));
318575001e4SStefano Babic 
319575001e4SStefano Babic 	clk->rate = (clk->parent->rate * 16) / div;
320575001e4SStefano Babic 	return 0;
321575001e4SStefano Babic }
322575001e4SStefano Babic 
323575001e4SStefano Babic static int ipu_pixel_clk_enable(struct clk *clk)
324575001e4SStefano Babic {
325575001e4SStefano Babic 	u32 disp_gen = __raw_readl(IPU_DISP_GEN);
326575001e4SStefano Babic 	disp_gen |= clk->id ? DI1_COUNTER_RELEASE : DI0_COUNTER_RELEASE;
327575001e4SStefano Babic 	__raw_writel(disp_gen, IPU_DISP_GEN);
328575001e4SStefano Babic 
329575001e4SStefano Babic 	return 0;
330575001e4SStefano Babic }
331575001e4SStefano Babic 
332575001e4SStefano Babic static void ipu_pixel_clk_disable(struct clk *clk)
333575001e4SStefano Babic {
334575001e4SStefano Babic 	u32 disp_gen = __raw_readl(IPU_DISP_GEN);
335575001e4SStefano Babic 	disp_gen &= clk->id ? ~DI1_COUNTER_RELEASE : ~DI0_COUNTER_RELEASE;
336575001e4SStefano Babic 	__raw_writel(disp_gen, IPU_DISP_GEN);
337575001e4SStefano Babic 
338575001e4SStefano Babic }
339575001e4SStefano Babic 
340575001e4SStefano Babic static int ipu_pixel_clk_set_parent(struct clk *clk, struct clk *parent)
341575001e4SStefano Babic {
342575001e4SStefano Babic 	u32 di_gen = __raw_readl(DI_GENERAL(clk->id));
343575001e4SStefano Babic 
344575001e4SStefano Babic 	if (parent == g_ipu_clk)
345575001e4SStefano Babic 		di_gen &= ~DI_GEN_DI_CLK_EXT;
346575001e4SStefano Babic 	else if (!IS_ERR(g_di_clk[clk->id]) && parent == g_di_clk[clk->id])
347575001e4SStefano Babic 		di_gen |= DI_GEN_DI_CLK_EXT;
348575001e4SStefano Babic 	else
349575001e4SStefano Babic 		return -EINVAL;
350575001e4SStefano Babic 
351575001e4SStefano Babic 	__raw_writel(di_gen, DI_GENERAL(clk->id));
352575001e4SStefano Babic 	ipu_pixel_clk_recalc(clk);
353575001e4SStefano Babic 	return 0;
354575001e4SStefano Babic }
355575001e4SStefano Babic 
356575001e4SStefano Babic static struct clk pixel_clk[] = {
357575001e4SStefano Babic 	{
358575001e4SStefano Babic 	.name = "pixel_clk",
359575001e4SStefano Babic 	.id = 0,
360575001e4SStefano Babic 	.recalc = ipu_pixel_clk_recalc,
361575001e4SStefano Babic 	.set_rate = ipu_pixel_clk_set_rate,
362575001e4SStefano Babic 	.round_rate = ipu_pixel_clk_round_rate,
363575001e4SStefano Babic 	.set_parent = ipu_pixel_clk_set_parent,
364575001e4SStefano Babic 	.enable = ipu_pixel_clk_enable,
365575001e4SStefano Babic 	.disable = ipu_pixel_clk_disable,
366575001e4SStefano Babic 	.usecount = 0,
367575001e4SStefano Babic 	},
368575001e4SStefano Babic 	{
369575001e4SStefano Babic 	.name = "pixel_clk",
370575001e4SStefano Babic 	.id = 1,
371575001e4SStefano Babic 	.recalc = ipu_pixel_clk_recalc,
372575001e4SStefano Babic 	.set_rate = ipu_pixel_clk_set_rate,
373575001e4SStefano Babic 	.round_rate = ipu_pixel_clk_round_rate,
374575001e4SStefano Babic 	.set_parent = ipu_pixel_clk_set_parent,
375575001e4SStefano Babic 	.enable = ipu_pixel_clk_enable,
376575001e4SStefano Babic 	.disable = ipu_pixel_clk_disable,
377575001e4SStefano Babic 	.usecount = 0,
378575001e4SStefano Babic 	},
379575001e4SStefano Babic };
380575001e4SStefano Babic 
381575001e4SStefano Babic /*
382575001e4SStefano Babic  * This function resets IPU
383575001e4SStefano Babic  */
384575001e4SStefano Babic void ipu_reset(void)
385575001e4SStefano Babic {
386575001e4SStefano Babic 	u32 *reg;
387575001e4SStefano Babic 	u32 value;
388575001e4SStefano Babic 
389575001e4SStefano Babic 	reg = (u32 *)SRC_BASE_ADDR;
390575001e4SStefano Babic 	value = __raw_readl(reg);
391575001e4SStefano Babic 	value = value | SW_IPU_RST;
392575001e4SStefano Babic 	__raw_writel(value, reg);
393575001e4SStefano Babic }
394575001e4SStefano Babic 
395575001e4SStefano Babic /*
396575001e4SStefano Babic  * This function is called by the driver framework to initialize the IPU
397575001e4SStefano Babic  * hardware.
398575001e4SStefano Babic  *
399575001e4SStefano Babic  * @param	dev	The device structure for the IPU passed in by the
400575001e4SStefano Babic  *			driver framework.
401575001e4SStefano Babic  *
402575001e4SStefano Babic  * @return      Returns 0 on success or negative error code on error
403575001e4SStefano Babic  */
404575001e4SStefano Babic int ipu_probe(void)
405575001e4SStefano Babic {
406575001e4SStefano Babic 	unsigned long ipu_base;
407913db794SFabio Estevam #if defined CONFIG_MX51
408575001e4SStefano Babic 	u32 temp;
409575001e4SStefano Babic 
410575001e4SStefano Babic 	u32 *reg_hsc_mcd = (u32 *)MIPI_HSC_BASE_ADDR;
411575001e4SStefano Babic 	u32 *reg_hsc_mxt_conf = (u32 *)(MIPI_HSC_BASE_ADDR + 0x800);
412575001e4SStefano Babic 
413575001e4SStefano Babic 	 __raw_writel(0xF00, reg_hsc_mcd);
414575001e4SStefano Babic 
415575001e4SStefano Babic 	/* CSI mode reserved*/
416575001e4SStefano Babic 	temp = __raw_readl(reg_hsc_mxt_conf);
417575001e4SStefano Babic 	 __raw_writel(temp | 0x0FF, reg_hsc_mxt_conf);
418575001e4SStefano Babic 
419575001e4SStefano Babic 	temp = __raw_readl(reg_hsc_mxt_conf);
420575001e4SStefano Babic 	__raw_writel(temp | 0x10000, reg_hsc_mxt_conf);
421913db794SFabio Estevam #endif
422575001e4SStefano Babic 
423575001e4SStefano Babic 	ipu_base = IPU_CTRL_BASE_ADDR;
424575001e4SStefano Babic 	ipu_cpmem_base = (u32 *)(ipu_base + IPU_CPMEM_REG_BASE);
425575001e4SStefano Babic 	ipu_dc_tmpl_reg = (u32 *)(ipu_base + IPU_DC_TMPL_REG_BASE);
426575001e4SStefano Babic 
427575001e4SStefano Babic 	g_pixel_clk[0] = &pixel_clk[0];
428575001e4SStefano Babic 	g_pixel_clk[1] = &pixel_clk[1];
429575001e4SStefano Babic 
430575001e4SStefano Babic 	g_ipu_clk = &ipu_clk;
431575001e4SStefano Babic 	debug("ipu_clk = %u\n", clk_get_rate(g_ipu_clk));
432575001e4SStefano Babic 
433575001e4SStefano Babic 	ipu_reset();
434575001e4SStefano Babic 
435575001e4SStefano Babic 	clk_set_parent(g_pixel_clk[0], g_ipu_clk);
436575001e4SStefano Babic 	clk_set_parent(g_pixel_clk[1], g_ipu_clk);
437575001e4SStefano Babic 	clk_enable(g_ipu_clk);
438575001e4SStefano Babic 
439575001e4SStefano Babic 	g_di_clk[0] = NULL;
440575001e4SStefano Babic 	g_di_clk[1] = NULL;
441575001e4SStefano Babic 
442575001e4SStefano Babic 	__raw_writel(0x807FFFFF, IPU_MEM_RST);
443575001e4SStefano Babic 	while (__raw_readl(IPU_MEM_RST) & 0x80000000)
444575001e4SStefano Babic 		;
445575001e4SStefano Babic 
446575001e4SStefano Babic 	ipu_init_dc_mappings();
447575001e4SStefano Babic 
448575001e4SStefano Babic 	__raw_writel(0, IPU_INT_CTRL(5));
449575001e4SStefano Babic 	__raw_writel(0, IPU_INT_CTRL(6));
450575001e4SStefano Babic 	__raw_writel(0, IPU_INT_CTRL(9));
451575001e4SStefano Babic 	__raw_writel(0, IPU_INT_CTRL(10));
452575001e4SStefano Babic 
453575001e4SStefano Babic 	/* DMFC Init */
454575001e4SStefano Babic 	ipu_dmfc_init(DMFC_NORMAL, 1);
455575001e4SStefano Babic 
456575001e4SStefano Babic 	/* Set sync refresh channels as high priority */
457575001e4SStefano Babic 	__raw_writel(0x18800000L, IDMAC_CHA_PRI(0));
458575001e4SStefano Babic 
459575001e4SStefano Babic 	/* Set MCU_T to divide MCU access window into 2 */
460575001e4SStefano Babic 	__raw_writel(0x00400000L | (IPU_MCU_T_DEFAULT << 18), IPU_DISP_GEN);
461575001e4SStefano Babic 
462575001e4SStefano Babic 	clk_disable(g_ipu_clk);
463575001e4SStefano Babic 
464575001e4SStefano Babic 	return 0;
465575001e4SStefano Babic }
466575001e4SStefano Babic 
467575001e4SStefano Babic void ipu_dump_registers(void)
468575001e4SStefano Babic {
469575001e4SStefano Babic 	debug("IPU_CONF = \t0x%08X\n", __raw_readl(IPU_CONF));
470575001e4SStefano Babic 	debug("IDMAC_CONF = \t0x%08X\n", __raw_readl(IDMAC_CONF));
471575001e4SStefano Babic 	debug("IDMAC_CHA_EN1 = \t0x%08X\n",
472575001e4SStefano Babic 	       __raw_readl(IDMAC_CHA_EN(0)));
473575001e4SStefano Babic 	debug("IDMAC_CHA_EN2 = \t0x%08X\n",
474575001e4SStefano Babic 	       __raw_readl(IDMAC_CHA_EN(32)));
475575001e4SStefano Babic 	debug("IDMAC_CHA_PRI1 = \t0x%08X\n",
476575001e4SStefano Babic 	       __raw_readl(IDMAC_CHA_PRI(0)));
477575001e4SStefano Babic 	debug("IDMAC_CHA_PRI2 = \t0x%08X\n",
478575001e4SStefano Babic 	       __raw_readl(IDMAC_CHA_PRI(32)));
479575001e4SStefano Babic 	debug("IPU_CHA_DB_MODE_SEL0 = \t0x%08X\n",
480575001e4SStefano Babic 	       __raw_readl(IPU_CHA_DB_MODE_SEL(0)));
481575001e4SStefano Babic 	debug("IPU_CHA_DB_MODE_SEL1 = \t0x%08X\n",
482575001e4SStefano Babic 	       __raw_readl(IPU_CHA_DB_MODE_SEL(32)));
483575001e4SStefano Babic 	debug("DMFC_WR_CHAN = \t0x%08X\n",
484575001e4SStefano Babic 	       __raw_readl(DMFC_WR_CHAN));
485575001e4SStefano Babic 	debug("DMFC_WR_CHAN_DEF = \t0x%08X\n",
486575001e4SStefano Babic 	       __raw_readl(DMFC_WR_CHAN_DEF));
487575001e4SStefano Babic 	debug("DMFC_DP_CHAN = \t0x%08X\n",
488575001e4SStefano Babic 	       __raw_readl(DMFC_DP_CHAN));
489575001e4SStefano Babic 	debug("DMFC_DP_CHAN_DEF = \t0x%08X\n",
490575001e4SStefano Babic 	       __raw_readl(DMFC_DP_CHAN_DEF));
491575001e4SStefano Babic 	debug("DMFC_IC_CTRL = \t0x%08X\n",
492575001e4SStefano Babic 	       __raw_readl(DMFC_IC_CTRL));
493575001e4SStefano Babic 	debug("IPU_FS_PROC_FLOW1 = \t0x%08X\n",
494575001e4SStefano Babic 	       __raw_readl(IPU_FS_PROC_FLOW1));
495575001e4SStefano Babic 	debug("IPU_FS_PROC_FLOW2 = \t0x%08X\n",
496575001e4SStefano Babic 	       __raw_readl(IPU_FS_PROC_FLOW2));
497575001e4SStefano Babic 	debug("IPU_FS_PROC_FLOW3 = \t0x%08X\n",
498575001e4SStefano Babic 	       __raw_readl(IPU_FS_PROC_FLOW3));
499575001e4SStefano Babic 	debug("IPU_FS_DISP_FLOW1 = \t0x%08X\n",
500575001e4SStefano Babic 	       __raw_readl(IPU_FS_DISP_FLOW1));
501575001e4SStefano Babic }
502575001e4SStefano Babic 
503575001e4SStefano Babic /*
504575001e4SStefano Babic  * This function is called to initialize a logical IPU channel.
505575001e4SStefano Babic  *
506575001e4SStefano Babic  * @param       channel Input parameter for the logical channel ID to init.
507575001e4SStefano Babic  *
508575001e4SStefano Babic  * @param       params  Input parameter containing union of channel
509575001e4SStefano Babic  *                      initialization parameters.
510575001e4SStefano Babic  *
511575001e4SStefano Babic  * @return      Returns 0 on success or negative error code on fail
512575001e4SStefano Babic  */
513575001e4SStefano Babic int32_t ipu_init_channel(ipu_channel_t channel, ipu_channel_params_t *params)
514575001e4SStefano Babic {
515575001e4SStefano Babic 	int ret = 0;
516575001e4SStefano Babic 	uint32_t ipu_conf;
517575001e4SStefano Babic 
518575001e4SStefano Babic 	debug("init channel = %d\n", IPU_CHAN_ID(channel));
519575001e4SStefano Babic 
520575001e4SStefano Babic 	if (g_ipu_clk_enabled == 0) {
521575001e4SStefano Babic 		g_ipu_clk_enabled = 1;
522575001e4SStefano Babic 		clk_enable(g_ipu_clk);
523575001e4SStefano Babic 	}
524575001e4SStefano Babic 
525575001e4SStefano Babic 
526575001e4SStefano Babic 	if (g_channel_init_mask & (1L << IPU_CHAN_ID(channel))) {
527575001e4SStefano Babic 		printf("Warning: channel already initialized %d\n",
528575001e4SStefano Babic 			IPU_CHAN_ID(channel));
529575001e4SStefano Babic 	}
530575001e4SStefano Babic 
531575001e4SStefano Babic 	ipu_conf = __raw_readl(IPU_CONF);
532575001e4SStefano Babic 
533575001e4SStefano Babic 	switch (channel) {
534575001e4SStefano Babic 	case MEM_DC_SYNC:
535575001e4SStefano Babic 		if (params->mem_dc_sync.di > 1) {
536575001e4SStefano Babic 			ret = -EINVAL;
537575001e4SStefano Babic 			goto err;
538575001e4SStefano Babic 		}
539575001e4SStefano Babic 
540575001e4SStefano Babic 		g_dc_di_assignment[1] = params->mem_dc_sync.di;
541575001e4SStefano Babic 		ipu_dc_init(1, params->mem_dc_sync.di,
542575001e4SStefano Babic 			     params->mem_dc_sync.interlaced);
543575001e4SStefano Babic 		ipu_di_use_count[params->mem_dc_sync.di]++;
544575001e4SStefano Babic 		ipu_dc_use_count++;
545575001e4SStefano Babic 		ipu_dmfc_use_count++;
546575001e4SStefano Babic 		break;
547575001e4SStefano Babic 	case MEM_BG_SYNC:
548575001e4SStefano Babic 		if (params->mem_dp_bg_sync.di > 1) {
549575001e4SStefano Babic 			ret = -EINVAL;
550575001e4SStefano Babic 			goto err;
551575001e4SStefano Babic 		}
552575001e4SStefano Babic 
553575001e4SStefano Babic 		g_dc_di_assignment[5] = params->mem_dp_bg_sync.di;
554575001e4SStefano Babic 		ipu_dp_init(channel, params->mem_dp_bg_sync.in_pixel_fmt,
555575001e4SStefano Babic 			     params->mem_dp_bg_sync.out_pixel_fmt);
556575001e4SStefano Babic 		ipu_dc_init(5, params->mem_dp_bg_sync.di,
557575001e4SStefano Babic 			     params->mem_dp_bg_sync.interlaced);
558575001e4SStefano Babic 		ipu_di_use_count[params->mem_dp_bg_sync.di]++;
559575001e4SStefano Babic 		ipu_dc_use_count++;
560575001e4SStefano Babic 		ipu_dp_use_count++;
561575001e4SStefano Babic 		ipu_dmfc_use_count++;
562575001e4SStefano Babic 		break;
563575001e4SStefano Babic 	case MEM_FG_SYNC:
564575001e4SStefano Babic 		ipu_dp_init(channel, params->mem_dp_fg_sync.in_pixel_fmt,
565575001e4SStefano Babic 			     params->mem_dp_fg_sync.out_pixel_fmt);
566575001e4SStefano Babic 
567575001e4SStefano Babic 		ipu_dc_use_count++;
568575001e4SStefano Babic 		ipu_dp_use_count++;
569575001e4SStefano Babic 		ipu_dmfc_use_count++;
570575001e4SStefano Babic 		break;
571575001e4SStefano Babic 	default:
572575001e4SStefano Babic 		printf("Missing channel initialization\n");
573575001e4SStefano Babic 		break;
574575001e4SStefano Babic 	}
575575001e4SStefano Babic 
576575001e4SStefano Babic 	/* Enable IPU sub module */
577575001e4SStefano Babic 	g_channel_init_mask |= 1L << IPU_CHAN_ID(channel);
578575001e4SStefano Babic 	if (ipu_dc_use_count == 1)
579575001e4SStefano Babic 		ipu_conf |= IPU_CONF_DC_EN;
580575001e4SStefano Babic 	if (ipu_dp_use_count == 1)
581575001e4SStefano Babic 		ipu_conf |= IPU_CONF_DP_EN;
582575001e4SStefano Babic 	if (ipu_dmfc_use_count == 1)
583575001e4SStefano Babic 		ipu_conf |= IPU_CONF_DMFC_EN;
584575001e4SStefano Babic 	if (ipu_di_use_count[0] == 1) {
585575001e4SStefano Babic 		ipu_conf |= IPU_CONF_DI0_EN;
586575001e4SStefano Babic 	}
587575001e4SStefano Babic 	if (ipu_di_use_count[1] == 1) {
588575001e4SStefano Babic 		ipu_conf |= IPU_CONF_DI1_EN;
589575001e4SStefano Babic 	}
590575001e4SStefano Babic 
591575001e4SStefano Babic 	__raw_writel(ipu_conf, IPU_CONF);
592575001e4SStefano Babic 
593575001e4SStefano Babic err:
594575001e4SStefano Babic 	return ret;
595575001e4SStefano Babic }
596575001e4SStefano Babic 
597575001e4SStefano Babic /*
598575001e4SStefano Babic  * This function is called to uninitialize a logical IPU channel.
599575001e4SStefano Babic  *
600575001e4SStefano Babic  * @param       channel Input parameter for the logical channel ID to uninit.
601575001e4SStefano Babic  */
602575001e4SStefano Babic void ipu_uninit_channel(ipu_channel_t channel)
603575001e4SStefano Babic {
604575001e4SStefano Babic 	uint32_t reg;
605575001e4SStefano Babic 	uint32_t in_dma, out_dma = 0;
606575001e4SStefano Babic 	uint32_t ipu_conf;
607575001e4SStefano Babic 
608575001e4SStefano Babic 	if ((g_channel_init_mask & (1L << IPU_CHAN_ID(channel))) == 0) {
609575001e4SStefano Babic 		debug("Channel already uninitialized %d\n",
610575001e4SStefano Babic 			IPU_CHAN_ID(channel));
611575001e4SStefano Babic 		return;
612575001e4SStefano Babic 	}
613575001e4SStefano Babic 
614575001e4SStefano Babic 	/*
615575001e4SStefano Babic 	 * Make sure channel is disabled
616575001e4SStefano Babic 	 * Get input and output dma channels
617575001e4SStefano Babic 	 */
618575001e4SStefano Babic 	in_dma = channel_2_dma(channel, IPU_OUTPUT_BUFFER);
619575001e4SStefano Babic 	out_dma = channel_2_dma(channel, IPU_VIDEO_IN_BUFFER);
620575001e4SStefano Babic 
621575001e4SStefano Babic 	if (idma_is_set(IDMAC_CHA_EN, in_dma) ||
622575001e4SStefano Babic 	    idma_is_set(IDMAC_CHA_EN, out_dma)) {
623575001e4SStefano Babic 		printf(
624575001e4SStefano Babic 			"Channel %d is not disabled, disable first\n",
625575001e4SStefano Babic 			IPU_CHAN_ID(channel));
626575001e4SStefano Babic 		return;
627575001e4SStefano Babic 	}
628575001e4SStefano Babic 
629575001e4SStefano Babic 	ipu_conf = __raw_readl(IPU_CONF);
630575001e4SStefano Babic 
631575001e4SStefano Babic 	/* Reset the double buffer */
632575001e4SStefano Babic 	reg = __raw_readl(IPU_CHA_DB_MODE_SEL(in_dma));
633575001e4SStefano Babic 	__raw_writel(reg & ~idma_mask(in_dma), IPU_CHA_DB_MODE_SEL(in_dma));
634575001e4SStefano Babic 	reg = __raw_readl(IPU_CHA_DB_MODE_SEL(out_dma));
635575001e4SStefano Babic 	__raw_writel(reg & ~idma_mask(out_dma), IPU_CHA_DB_MODE_SEL(out_dma));
636575001e4SStefano Babic 
637575001e4SStefano Babic 	switch (channel) {
638575001e4SStefano Babic 	case MEM_DC_SYNC:
639575001e4SStefano Babic 		ipu_dc_uninit(1);
640575001e4SStefano Babic 		ipu_di_use_count[g_dc_di_assignment[1]]--;
641575001e4SStefano Babic 		ipu_dc_use_count--;
642575001e4SStefano Babic 		ipu_dmfc_use_count--;
643575001e4SStefano Babic 		break;
644575001e4SStefano Babic 	case MEM_BG_SYNC:
645575001e4SStefano Babic 		ipu_dp_uninit(channel);
646575001e4SStefano Babic 		ipu_dc_uninit(5);
647575001e4SStefano Babic 		ipu_di_use_count[g_dc_di_assignment[5]]--;
648575001e4SStefano Babic 		ipu_dc_use_count--;
649575001e4SStefano Babic 		ipu_dp_use_count--;
650575001e4SStefano Babic 		ipu_dmfc_use_count--;
651575001e4SStefano Babic 		break;
652575001e4SStefano Babic 	case MEM_FG_SYNC:
653575001e4SStefano Babic 		ipu_dp_uninit(channel);
654575001e4SStefano Babic 		ipu_dc_use_count--;
655575001e4SStefano Babic 		ipu_dp_use_count--;
656575001e4SStefano Babic 		ipu_dmfc_use_count--;
657575001e4SStefano Babic 		break;
658575001e4SStefano Babic 	default:
659575001e4SStefano Babic 		break;
660575001e4SStefano Babic 	}
661575001e4SStefano Babic 
662575001e4SStefano Babic 	g_channel_init_mask &= ~(1L << IPU_CHAN_ID(channel));
663575001e4SStefano Babic 
664575001e4SStefano Babic 	if (ipu_dc_use_count == 0)
665575001e4SStefano Babic 		ipu_conf &= ~IPU_CONF_DC_EN;
666575001e4SStefano Babic 	if (ipu_dp_use_count == 0)
667575001e4SStefano Babic 		ipu_conf &= ~IPU_CONF_DP_EN;
668575001e4SStefano Babic 	if (ipu_dmfc_use_count == 0)
669575001e4SStefano Babic 		ipu_conf &= ~IPU_CONF_DMFC_EN;
670575001e4SStefano Babic 	if (ipu_di_use_count[0] == 0) {
671575001e4SStefano Babic 		ipu_conf &= ~IPU_CONF_DI0_EN;
672575001e4SStefano Babic 	}
673575001e4SStefano Babic 	if (ipu_di_use_count[1] == 0) {
674575001e4SStefano Babic 		ipu_conf &= ~IPU_CONF_DI1_EN;
675575001e4SStefano Babic 	}
676575001e4SStefano Babic 
677575001e4SStefano Babic 	__raw_writel(ipu_conf, IPU_CONF);
678575001e4SStefano Babic 
679575001e4SStefano Babic 	if (ipu_conf == 0) {
680575001e4SStefano Babic 		clk_disable(g_ipu_clk);
681575001e4SStefano Babic 		g_ipu_clk_enabled = 0;
682575001e4SStefano Babic 	}
683575001e4SStefano Babic 
684575001e4SStefano Babic }
685575001e4SStefano Babic 
686575001e4SStefano Babic static inline void ipu_ch_param_dump(int ch)
687575001e4SStefano Babic {
688575001e4SStefano Babic #ifdef DEBUG
689575001e4SStefano Babic 	struct ipu_ch_param *p = ipu_ch_param_addr(ch);
690575001e4SStefano Babic 	debug("ch %d word 0 - %08X %08X %08X %08X %08X\n", ch,
691575001e4SStefano Babic 		 p->word[0].data[0], p->word[0].data[1], p->word[0].data[2],
692575001e4SStefano Babic 		 p->word[0].data[3], p->word[0].data[4]);
693575001e4SStefano Babic 	debug("ch %d word 1 - %08X %08X %08X %08X %08X\n", ch,
694575001e4SStefano Babic 		 p->word[1].data[0], p->word[1].data[1], p->word[1].data[2],
695575001e4SStefano Babic 		 p->word[1].data[3], p->word[1].data[4]);
696575001e4SStefano Babic 	debug("PFS 0x%x, ",
697575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 85, 4));
698575001e4SStefano Babic 	debug("BPP 0x%x, ",
699575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 0, 107, 3));
700575001e4SStefano Babic 	debug("NPB 0x%x\n",
701575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 78, 7));
702575001e4SStefano Babic 
703575001e4SStefano Babic 	debug("FW %d, ",
704575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 0, 125, 13));
705575001e4SStefano Babic 	debug("FH %d, ",
706575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 0, 138, 12));
707575001e4SStefano Babic 	debug("Stride %d\n",
708575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 102, 14));
709575001e4SStefano Babic 
710575001e4SStefano Babic 	debug("Width0 %d+1, ",
711575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 116, 3));
712575001e4SStefano Babic 	debug("Width1 %d+1, ",
713575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 119, 3));
714575001e4SStefano Babic 	debug("Width2 %d+1, ",
715575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 122, 3));
716575001e4SStefano Babic 	debug("Width3 %d+1, ",
717575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 125, 3));
718575001e4SStefano Babic 	debug("Offset0 %d, ",
719575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 128, 5));
720575001e4SStefano Babic 	debug("Offset1 %d, ",
721575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 133, 5));
722575001e4SStefano Babic 	debug("Offset2 %d, ",
723575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 138, 5));
724575001e4SStefano Babic 	debug("Offset3 %d\n",
725575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 143, 5));
726575001e4SStefano Babic #endif
727575001e4SStefano Babic }
728575001e4SStefano Babic 
729575001e4SStefano Babic static inline void ipu_ch_params_set_packing(struct ipu_ch_param *p,
730575001e4SStefano Babic 					      int red_width, int red_offset,
731575001e4SStefano Babic 					      int green_width, int green_offset,
732575001e4SStefano Babic 					      int blue_width, int blue_offset,
733575001e4SStefano Babic 					      int alpha_width, int alpha_offset)
734575001e4SStefano Babic {
735575001e4SStefano Babic 	/* Setup red width and offset */
736575001e4SStefano Babic 	ipu_ch_param_set_field(p, 1, 116, 3, red_width - 1);
737575001e4SStefano Babic 	ipu_ch_param_set_field(p, 1, 128, 5, red_offset);
738575001e4SStefano Babic 	/* Setup green width and offset */
739575001e4SStefano Babic 	ipu_ch_param_set_field(p, 1, 119, 3, green_width - 1);
740575001e4SStefano Babic 	ipu_ch_param_set_field(p, 1, 133, 5, green_offset);
741575001e4SStefano Babic 	/* Setup blue width and offset */
742575001e4SStefano Babic 	ipu_ch_param_set_field(p, 1, 122, 3, blue_width - 1);
743575001e4SStefano Babic 	ipu_ch_param_set_field(p, 1, 138, 5, blue_offset);
744575001e4SStefano Babic 	/* Setup alpha width and offset */
745575001e4SStefano Babic 	ipu_ch_param_set_field(p, 1, 125, 3, alpha_width - 1);
746575001e4SStefano Babic 	ipu_ch_param_set_field(p, 1, 143, 5, alpha_offset);
747575001e4SStefano Babic }
748575001e4SStefano Babic 
749575001e4SStefano Babic static void ipu_ch_param_init(int ch,
750575001e4SStefano Babic 			      uint32_t pixel_fmt, uint32_t width,
751575001e4SStefano Babic 			      uint32_t height, uint32_t stride,
752575001e4SStefano Babic 			      uint32_t u, uint32_t v,
753575001e4SStefano Babic 			      uint32_t uv_stride, dma_addr_t addr0,
754575001e4SStefano Babic 			      dma_addr_t addr1)
755575001e4SStefano Babic {
756575001e4SStefano Babic 	uint32_t u_offset = 0;
757575001e4SStefano Babic 	uint32_t v_offset = 0;
758575001e4SStefano Babic 	struct ipu_ch_param params;
759575001e4SStefano Babic 
760575001e4SStefano Babic 	memset(&params, 0, sizeof(params));
761575001e4SStefano Babic 
762575001e4SStefano Babic 	ipu_ch_param_set_field(&params, 0, 125, 13, width - 1);
763575001e4SStefano Babic 
764575001e4SStefano Babic 	if ((ch == 8) || (ch == 9) || (ch == 10)) {
765575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 0, 138, 12, (height / 2) - 1);
766575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 102, 14, (stride * 2) - 1);
767575001e4SStefano Babic 	} else {
768575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 0, 138, 12, height - 1);
769575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 102, 14, stride - 1);
770575001e4SStefano Babic 	}
771575001e4SStefano Babic 
772575001e4SStefano Babic 	ipu_ch_param_set_field(&params, 1, 0, 29, addr0 >> 3);
773575001e4SStefano Babic 	ipu_ch_param_set_field(&params, 1, 29, 29, addr1 >> 3);
774575001e4SStefano Babic 
775575001e4SStefano Babic 	switch (pixel_fmt) {
776575001e4SStefano Babic 	case IPU_PIX_FMT_GENERIC:
777575001e4SStefano Babic 		/*Represents 8-bit Generic data */
778575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 0, 107, 3, 5);	/* bits/pixel */
779575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 6);	/* pix format */
780575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 78, 7, 63);	/* burst size */
781575001e4SStefano Babic 
782575001e4SStefano Babic 		break;
783575001e4SStefano Babic 	case IPU_PIX_FMT_GENERIC_32:
784575001e4SStefano Babic 		/*Represents 32-bit Generic data */
785575001e4SStefano Babic 		break;
786575001e4SStefano Babic 	case IPU_PIX_FMT_RGB565:
787575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 0, 107, 3, 3);	/* bits/pixel */
788575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 7);	/* pix format */
789575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 78, 7, 15);	/* burst size */
790575001e4SStefano Babic 
791575001e4SStefano Babic 		ipu_ch_params_set_packing(&params, 5, 0, 6, 5, 5, 11, 8, 16);
792575001e4SStefano Babic 		break;
793575001e4SStefano Babic 	case IPU_PIX_FMT_BGR24:
794575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 0, 107, 3, 1);	/* bits/pixel */
795575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 7);	/* pix format */
796575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 78, 7, 19);	/* burst size */
797575001e4SStefano Babic 
798575001e4SStefano Babic 		ipu_ch_params_set_packing(&params, 8, 0, 8, 8, 8, 16, 8, 24);
799575001e4SStefano Babic 		break;
800575001e4SStefano Babic 	case IPU_PIX_FMT_RGB24:
801575001e4SStefano Babic 	case IPU_PIX_FMT_YUV444:
802575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 0, 107, 3, 1);	/* bits/pixel */
803575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 7);	/* pix format */
804575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 78, 7, 19);	/* burst size */
805575001e4SStefano Babic 
806575001e4SStefano Babic 		ipu_ch_params_set_packing(&params, 8, 16, 8, 8, 8, 0, 8, 24);
807575001e4SStefano Babic 		break;
808575001e4SStefano Babic 	case IPU_PIX_FMT_BGRA32:
809575001e4SStefano Babic 	case IPU_PIX_FMT_BGR32:
810575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 0, 107, 3, 0);	/* bits/pixel */
811575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 7);	/* pix format */
812575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 78, 7, 15);	/* burst size */
813575001e4SStefano Babic 
814575001e4SStefano Babic 		ipu_ch_params_set_packing(&params, 8, 8, 8, 16, 8, 24, 8, 0);
815575001e4SStefano Babic 		break;
816575001e4SStefano Babic 	case IPU_PIX_FMT_RGBA32:
817575001e4SStefano Babic 	case IPU_PIX_FMT_RGB32:
818575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 0, 107, 3, 0);	/* bits/pixel */
819575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 7);	/* pix format */
820575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 78, 7, 15);	/* burst size */
821575001e4SStefano Babic 
822575001e4SStefano Babic 		ipu_ch_params_set_packing(&params, 8, 24, 8, 16, 8, 8, 8, 0);
823575001e4SStefano Babic 		break;
824575001e4SStefano Babic 	case IPU_PIX_FMT_ABGR32:
825575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 0, 107, 3, 0);	/* bits/pixel */
826575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 7);	/* pix format */
827575001e4SStefano Babic 
828575001e4SStefano Babic 		ipu_ch_params_set_packing(&params, 8, 0, 8, 8, 8, 16, 8, 24);
829575001e4SStefano Babic 		break;
830575001e4SStefano Babic 	case IPU_PIX_FMT_UYVY:
831575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 0, 107, 3, 3);	/* bits/pixel */
832575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 0xA);	/* pix format */
833575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 78, 7, 15);	/* burst size */
834575001e4SStefano Babic 		break;
835575001e4SStefano Babic 	case IPU_PIX_FMT_YUYV:
836575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 0, 107, 3, 3);	/* bits/pixel */
837575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 0x8);	/* pix format */
838575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 78, 7, 31);	/* burst size */
839575001e4SStefano Babic 		break;
840575001e4SStefano Babic 	case IPU_PIX_FMT_YUV420P2:
841575001e4SStefano Babic 	case IPU_PIX_FMT_YUV420P:
842575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 2);	/* pix format */
843575001e4SStefano Babic 
844575001e4SStefano Babic 		if (uv_stride < stride / 2)
845575001e4SStefano Babic 			uv_stride = stride / 2;
846575001e4SStefano Babic 
847575001e4SStefano Babic 		u_offset = stride * height;
848575001e4SStefano Babic 		v_offset = u_offset + (uv_stride * height / 2);
849575001e4SStefano Babic 		/* burst size */
850575001e4SStefano Babic 		if ((ch == 8) || (ch == 9) || (ch == 10)) {
851575001e4SStefano Babic 			ipu_ch_param_set_field(&params, 1, 78, 7, 15);
852575001e4SStefano Babic 			uv_stride = uv_stride*2;
853575001e4SStefano Babic 		} else {
854575001e4SStefano Babic 			ipu_ch_param_set_field(&params, 1, 78, 7, 31);
855575001e4SStefano Babic 		}
856575001e4SStefano Babic 		break;
857575001e4SStefano Babic 	case IPU_PIX_FMT_YVU422P:
858575001e4SStefano Babic 		/* BPP & pixel format */
859575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 1);	/* pix format */
860575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 78, 7, 31);	/* burst size */
861575001e4SStefano Babic 
862575001e4SStefano Babic 		if (uv_stride < stride / 2)
863575001e4SStefano Babic 			uv_stride = stride / 2;
864575001e4SStefano Babic 
865575001e4SStefano Babic 		v_offset = (v == 0) ? stride * height : v;
866575001e4SStefano Babic 		u_offset = (u == 0) ? v_offset + v_offset / 2 : u;
867575001e4SStefano Babic 		break;
868575001e4SStefano Babic 	case IPU_PIX_FMT_YUV422P:
869575001e4SStefano Babic 		/* BPP & pixel format */
870575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 1);	/* pix format */
871575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 78, 7, 31);	/* burst size */
872575001e4SStefano Babic 
873575001e4SStefano Babic 		if (uv_stride < stride / 2)
874575001e4SStefano Babic 			uv_stride = stride / 2;
875575001e4SStefano Babic 
876575001e4SStefano Babic 		u_offset = (u == 0) ? stride * height : u;
877575001e4SStefano Babic 		v_offset = (v == 0) ? u_offset + u_offset / 2 : v;
878575001e4SStefano Babic 		break;
879575001e4SStefano Babic 	case IPU_PIX_FMT_NV12:
880575001e4SStefano Babic 		/* BPP & pixel format */
881575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 4);	/* pix format */
882575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 78, 7, 31);	/* burst size */
883575001e4SStefano Babic 		uv_stride = stride;
884575001e4SStefano Babic 		u_offset = (u == 0) ? stride * height : u;
885575001e4SStefano Babic 		break;
886575001e4SStefano Babic 	default:
887575001e4SStefano Babic 		puts("mxc ipu: unimplemented pixel format\n");
888575001e4SStefano Babic 		break;
889575001e4SStefano Babic 	}
890575001e4SStefano Babic 
891575001e4SStefano Babic 
892575001e4SStefano Babic 	if (uv_stride)
893575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 128, 14, uv_stride - 1);
894575001e4SStefano Babic 
895575001e4SStefano Babic 	/* Get the uv offset from user when need cropping */
896575001e4SStefano Babic 	if (u || v) {
897575001e4SStefano Babic 		u_offset = u;
898575001e4SStefano Babic 		v_offset = v;
899575001e4SStefano Babic 	}
900575001e4SStefano Babic 
901575001e4SStefano Babic 	/* UBO and VBO are 22-bit */
902575001e4SStefano Babic 	if (u_offset/8 > 0x3fffff)
903575001e4SStefano Babic 		puts("The value of U offset exceeds IPU limitation\n");
904575001e4SStefano Babic 	if (v_offset/8 > 0x3fffff)
905575001e4SStefano Babic 		puts("The value of V offset exceeds IPU limitation\n");
906575001e4SStefano Babic 
907575001e4SStefano Babic 	ipu_ch_param_set_field(&params, 0, 46, 22, u_offset / 8);
908575001e4SStefano Babic 	ipu_ch_param_set_field(&params, 0, 68, 22, v_offset / 8);
909575001e4SStefano Babic 
910575001e4SStefano Babic 	debug("initializing idma ch %d @ %p\n", ch, ipu_ch_param_addr(ch));
911575001e4SStefano Babic 	memcpy(ipu_ch_param_addr(ch), &params, sizeof(params));
912575001e4SStefano Babic };
913575001e4SStefano Babic 
914575001e4SStefano Babic /*
915575001e4SStefano Babic  * This function is called to initialize a buffer for logical IPU channel.
916575001e4SStefano Babic  *
917575001e4SStefano Babic  * @param       channel         Input parameter for the logical channel ID.
918575001e4SStefano Babic  *
919575001e4SStefano Babic  * @param       type            Input parameter which buffer to initialize.
920575001e4SStefano Babic  *
921575001e4SStefano Babic  * @param       pixel_fmt       Input parameter for pixel format of buffer.
922575001e4SStefano Babic  *                              Pixel format is a FOURCC ASCII code.
923575001e4SStefano Babic  *
924575001e4SStefano Babic  * @param       width           Input parameter for width of buffer in pixels.
925575001e4SStefano Babic  *
926575001e4SStefano Babic  * @param       height          Input parameter for height of buffer in pixels.
927575001e4SStefano Babic  *
928575001e4SStefano Babic  * @param       stride          Input parameter for stride length of buffer
929575001e4SStefano Babic  *                              in pixels.
930575001e4SStefano Babic  *
931575001e4SStefano Babic  * @param       phyaddr_0       Input parameter buffer 0 physical address.
932575001e4SStefano Babic  *
933575001e4SStefano Babic  * @param       phyaddr_1       Input parameter buffer 1 physical address.
934575001e4SStefano Babic  *                              Setting this to a value other than NULL enables
935575001e4SStefano Babic  *                              double buffering mode.
936575001e4SStefano Babic  *
937575001e4SStefano Babic  * @param       u		private u offset for additional cropping,
938575001e4SStefano Babic  *				zero if not used.
939575001e4SStefano Babic  *
940575001e4SStefano Babic  * @param       v		private v offset for additional cropping,
941575001e4SStefano Babic  *				zero if not used.
942575001e4SStefano Babic  *
943575001e4SStefano Babic  * @return      Returns 0 on success or negative error code on fail
944575001e4SStefano Babic  */
945575001e4SStefano Babic int32_t ipu_init_channel_buffer(ipu_channel_t channel, ipu_buffer_t type,
946575001e4SStefano Babic 				uint32_t pixel_fmt,
947575001e4SStefano Babic 				uint16_t width, uint16_t height,
948575001e4SStefano Babic 				uint32_t stride,
949575001e4SStefano Babic 				dma_addr_t phyaddr_0, dma_addr_t phyaddr_1,
950575001e4SStefano Babic 				uint32_t u, uint32_t v)
951575001e4SStefano Babic {
952575001e4SStefano Babic 	uint32_t reg;
953575001e4SStefano Babic 	uint32_t dma_chan;
954575001e4SStefano Babic 
955575001e4SStefano Babic 	dma_chan = channel_2_dma(channel, type);
956575001e4SStefano Babic 	if (!idma_is_valid(dma_chan))
957575001e4SStefano Babic 		return -EINVAL;
958575001e4SStefano Babic 
959575001e4SStefano Babic 	if (stride < width * bytes_per_pixel(pixel_fmt))
960575001e4SStefano Babic 		stride = width * bytes_per_pixel(pixel_fmt);
961575001e4SStefano Babic 
962575001e4SStefano Babic 	if (stride % 4) {
963575001e4SStefano Babic 		printf(
964575001e4SStefano Babic 			"Stride not 32-bit aligned, stride = %d\n", stride);
965575001e4SStefano Babic 		return -EINVAL;
966575001e4SStefano Babic 	}
967575001e4SStefano Babic 	/* Build parameter memory data for DMA channel */
968575001e4SStefano Babic 	ipu_ch_param_init(dma_chan, pixel_fmt, width, height, stride, u, v, 0,
969575001e4SStefano Babic 			   phyaddr_0, phyaddr_1);
970575001e4SStefano Babic 
971575001e4SStefano Babic 	if (ipu_is_dmfc_chan(dma_chan)) {
972575001e4SStefano Babic 		ipu_dmfc_set_wait4eot(dma_chan, width);
973575001e4SStefano Babic 	}
974575001e4SStefano Babic 
975575001e4SStefano Babic 	if (idma_is_set(IDMAC_CHA_PRI, dma_chan))
976575001e4SStefano Babic 		ipu_ch_param_set_high_priority(dma_chan);
977575001e4SStefano Babic 
978575001e4SStefano Babic 	ipu_ch_param_dump(dma_chan);
979575001e4SStefano Babic 
980575001e4SStefano Babic 	reg = __raw_readl(IPU_CHA_DB_MODE_SEL(dma_chan));
981575001e4SStefano Babic 	if (phyaddr_1)
982575001e4SStefano Babic 		reg |= idma_mask(dma_chan);
983575001e4SStefano Babic 	else
984575001e4SStefano Babic 		reg &= ~idma_mask(dma_chan);
985575001e4SStefano Babic 	__raw_writel(reg, IPU_CHA_DB_MODE_SEL(dma_chan));
986575001e4SStefano Babic 
987575001e4SStefano Babic 	/* Reset to buffer 0 */
988575001e4SStefano Babic 	__raw_writel(idma_mask(dma_chan), IPU_CHA_CUR_BUF(dma_chan));
989575001e4SStefano Babic 
990575001e4SStefano Babic 	return 0;
991575001e4SStefano Babic }
992575001e4SStefano Babic 
993575001e4SStefano Babic /*
994575001e4SStefano Babic  * This function enables a logical channel.
995575001e4SStefano Babic  *
996575001e4SStefano Babic  * @param       channel         Input parameter for the logical channel ID.
997575001e4SStefano Babic  *
998575001e4SStefano Babic  * @return      This function returns 0 on success or negative error code on
999575001e4SStefano Babic  *              fail.
1000575001e4SStefano Babic  */
1001575001e4SStefano Babic int32_t ipu_enable_channel(ipu_channel_t channel)
1002575001e4SStefano Babic {
1003575001e4SStefano Babic 	uint32_t reg;
1004575001e4SStefano Babic 	uint32_t in_dma;
1005575001e4SStefano Babic 	uint32_t out_dma;
1006575001e4SStefano Babic 
1007575001e4SStefano Babic 	if (g_channel_enable_mask & (1L << IPU_CHAN_ID(channel))) {
1008575001e4SStefano Babic 		printf("Warning: channel already enabled %d\n",
1009575001e4SStefano Babic 			IPU_CHAN_ID(channel));
1010575001e4SStefano Babic 	}
1011575001e4SStefano Babic 
1012575001e4SStefano Babic 	/* Get input and output dma channels */
1013575001e4SStefano Babic 	out_dma = channel_2_dma(channel, IPU_OUTPUT_BUFFER);
1014575001e4SStefano Babic 	in_dma = channel_2_dma(channel, IPU_VIDEO_IN_BUFFER);
1015575001e4SStefano Babic 
1016575001e4SStefano Babic 	if (idma_is_valid(in_dma)) {
1017575001e4SStefano Babic 		reg = __raw_readl(IDMAC_CHA_EN(in_dma));
1018575001e4SStefano Babic 		__raw_writel(reg | idma_mask(in_dma), IDMAC_CHA_EN(in_dma));
1019575001e4SStefano Babic 	}
1020575001e4SStefano Babic 	if (idma_is_valid(out_dma)) {
1021575001e4SStefano Babic 		reg = __raw_readl(IDMAC_CHA_EN(out_dma));
1022575001e4SStefano Babic 		__raw_writel(reg | idma_mask(out_dma), IDMAC_CHA_EN(out_dma));
1023575001e4SStefano Babic 	}
1024575001e4SStefano Babic 
1025575001e4SStefano Babic 	if ((channel == MEM_DC_SYNC) || (channel == MEM_BG_SYNC) ||
1026575001e4SStefano Babic 	    (channel == MEM_FG_SYNC))
1027575001e4SStefano Babic 		ipu_dp_dc_enable(channel);
1028575001e4SStefano Babic 
1029575001e4SStefano Babic 	g_channel_enable_mask |= 1L << IPU_CHAN_ID(channel);
1030575001e4SStefano Babic 
1031575001e4SStefano Babic 	return 0;
1032575001e4SStefano Babic }
1033575001e4SStefano Babic 
1034575001e4SStefano Babic /*
1035575001e4SStefano Babic  * This function clear buffer ready for a logical channel.
1036575001e4SStefano Babic  *
1037575001e4SStefano Babic  * @param       channel         Input parameter for the logical channel ID.
1038575001e4SStefano Babic  *
1039575001e4SStefano Babic  * @param       type            Input parameter which buffer to clear.
1040575001e4SStefano Babic  *
1041575001e4SStefano Babic  * @param       bufNum          Input parameter for which buffer number clear
1042575001e4SStefano Babic  *				ready state.
1043575001e4SStefano Babic  *
1044575001e4SStefano Babic  */
1045575001e4SStefano Babic void ipu_clear_buffer_ready(ipu_channel_t channel, ipu_buffer_t type,
1046575001e4SStefano Babic 		uint32_t bufNum)
1047575001e4SStefano Babic {
1048575001e4SStefano Babic 	uint32_t dma_ch = channel_2_dma(channel, type);
1049575001e4SStefano Babic 
1050575001e4SStefano Babic 	if (!idma_is_valid(dma_ch))
1051575001e4SStefano Babic 		return;
1052575001e4SStefano Babic 
1053575001e4SStefano Babic 	__raw_writel(0xF0000000, IPU_GPR); /* write one to clear */
1054575001e4SStefano Babic 	if (bufNum == 0) {
1055575001e4SStefano Babic 		if (idma_is_set(IPU_CHA_BUF0_RDY, dma_ch)) {
1056575001e4SStefano Babic 			__raw_writel(idma_mask(dma_ch),
1057575001e4SStefano Babic 					IPU_CHA_BUF0_RDY(dma_ch));
1058575001e4SStefano Babic 		}
1059575001e4SStefano Babic 	} else {
1060575001e4SStefano Babic 		if (idma_is_set(IPU_CHA_BUF1_RDY, dma_ch)) {
1061575001e4SStefano Babic 			__raw_writel(idma_mask(dma_ch),
1062575001e4SStefano Babic 					IPU_CHA_BUF1_RDY(dma_ch));
1063575001e4SStefano Babic 		}
1064575001e4SStefano Babic 	}
1065575001e4SStefano Babic 	__raw_writel(0x0, IPU_GPR); /* write one to set */
1066575001e4SStefano Babic }
1067575001e4SStefano Babic 
1068575001e4SStefano Babic /*
1069575001e4SStefano Babic  * This function disables a logical channel.
1070575001e4SStefano Babic  *
1071575001e4SStefano Babic  * @param       channel         Input parameter for the logical channel ID.
1072575001e4SStefano Babic  *
1073575001e4SStefano Babic  * @param       wait_for_stop   Flag to set whether to wait for channel end
1074575001e4SStefano Babic  *                              of frame or return immediately.
1075575001e4SStefano Babic  *
1076575001e4SStefano Babic  * @return      This function returns 0 on success or negative error code on
1077575001e4SStefano Babic  *              fail.
1078575001e4SStefano Babic  */
1079575001e4SStefano Babic int32_t ipu_disable_channel(ipu_channel_t channel)
1080575001e4SStefano Babic {
1081575001e4SStefano Babic 	uint32_t reg;
1082575001e4SStefano Babic 	uint32_t in_dma;
1083575001e4SStefano Babic 	uint32_t out_dma;
1084575001e4SStefano Babic 
1085575001e4SStefano Babic 	if ((g_channel_enable_mask & (1L << IPU_CHAN_ID(channel))) == 0) {
1086575001e4SStefano Babic 		debug("Channel already disabled %d\n",
1087575001e4SStefano Babic 			IPU_CHAN_ID(channel));
1088575001e4SStefano Babic 		return 0;
1089575001e4SStefano Babic 	}
1090575001e4SStefano Babic 
1091575001e4SStefano Babic 	/* Get input and output dma channels */
1092575001e4SStefano Babic 	out_dma = channel_2_dma(channel, IPU_OUTPUT_BUFFER);
1093575001e4SStefano Babic 	in_dma = channel_2_dma(channel, IPU_VIDEO_IN_BUFFER);
1094575001e4SStefano Babic 
1095575001e4SStefano Babic 	if ((idma_is_valid(in_dma) &&
1096575001e4SStefano Babic 		!idma_is_set(IDMAC_CHA_EN, in_dma))
1097575001e4SStefano Babic 		&& (idma_is_valid(out_dma) &&
1098575001e4SStefano Babic 		!idma_is_set(IDMAC_CHA_EN, out_dma)))
1099575001e4SStefano Babic 		return -EINVAL;
1100575001e4SStefano Babic 
1101575001e4SStefano Babic 	if ((channel == MEM_BG_SYNC) || (channel == MEM_FG_SYNC) ||
1102575001e4SStefano Babic 	    (channel == MEM_DC_SYNC)) {
1103575001e4SStefano Babic 		ipu_dp_dc_disable(channel, 0);
1104575001e4SStefano Babic 	}
1105575001e4SStefano Babic 
1106575001e4SStefano Babic 	/* Disable DMA channel(s) */
1107575001e4SStefano Babic 	if (idma_is_valid(in_dma)) {
1108575001e4SStefano Babic 		reg = __raw_readl(IDMAC_CHA_EN(in_dma));
1109575001e4SStefano Babic 		__raw_writel(reg & ~idma_mask(in_dma), IDMAC_CHA_EN(in_dma));
1110575001e4SStefano Babic 		__raw_writel(idma_mask(in_dma), IPU_CHA_CUR_BUF(in_dma));
1111575001e4SStefano Babic 	}
1112575001e4SStefano Babic 	if (idma_is_valid(out_dma)) {
1113575001e4SStefano Babic 		reg = __raw_readl(IDMAC_CHA_EN(out_dma));
1114575001e4SStefano Babic 		__raw_writel(reg & ~idma_mask(out_dma), IDMAC_CHA_EN(out_dma));
1115575001e4SStefano Babic 		__raw_writel(idma_mask(out_dma), IPU_CHA_CUR_BUF(out_dma));
1116575001e4SStefano Babic 	}
1117575001e4SStefano Babic 
1118575001e4SStefano Babic 	g_channel_enable_mask &= ~(1L << IPU_CHAN_ID(channel));
1119575001e4SStefano Babic 
1120575001e4SStefano Babic 	/* Set channel buffers NOT to be ready */
1121575001e4SStefano Babic 	if (idma_is_valid(in_dma)) {
1122575001e4SStefano Babic 		ipu_clear_buffer_ready(channel, IPU_VIDEO_IN_BUFFER, 0);
1123575001e4SStefano Babic 		ipu_clear_buffer_ready(channel, IPU_VIDEO_IN_BUFFER, 1);
1124575001e4SStefano Babic 	}
1125575001e4SStefano Babic 	if (idma_is_valid(out_dma)) {
1126575001e4SStefano Babic 		ipu_clear_buffer_ready(channel, IPU_OUTPUT_BUFFER, 0);
1127575001e4SStefano Babic 		ipu_clear_buffer_ready(channel, IPU_OUTPUT_BUFFER, 1);
1128575001e4SStefano Babic 	}
1129575001e4SStefano Babic 
1130575001e4SStefano Babic 	return 0;
1131575001e4SStefano Babic }
1132575001e4SStefano Babic 
1133575001e4SStefano Babic uint32_t bytes_per_pixel(uint32_t fmt)
1134575001e4SStefano Babic {
1135575001e4SStefano Babic 	switch (fmt) {
1136575001e4SStefano Babic 	case IPU_PIX_FMT_GENERIC:	/*generic data */
1137575001e4SStefano Babic 	case IPU_PIX_FMT_RGB332:
1138575001e4SStefano Babic 	case IPU_PIX_FMT_YUV420P:
1139575001e4SStefano Babic 	case IPU_PIX_FMT_YUV422P:
1140575001e4SStefano Babic 		return 1;
1141575001e4SStefano Babic 		break;
1142575001e4SStefano Babic 	case IPU_PIX_FMT_RGB565:
1143575001e4SStefano Babic 	case IPU_PIX_FMT_YUYV:
1144575001e4SStefano Babic 	case IPU_PIX_FMT_UYVY:
1145575001e4SStefano Babic 		return 2;
1146575001e4SStefano Babic 		break;
1147575001e4SStefano Babic 	case IPU_PIX_FMT_BGR24:
1148575001e4SStefano Babic 	case IPU_PIX_FMT_RGB24:
1149575001e4SStefano Babic 		return 3;
1150575001e4SStefano Babic 		break;
1151575001e4SStefano Babic 	case IPU_PIX_FMT_GENERIC_32:	/*generic data */
1152575001e4SStefano Babic 	case IPU_PIX_FMT_BGR32:
1153575001e4SStefano Babic 	case IPU_PIX_FMT_BGRA32:
1154575001e4SStefano Babic 	case IPU_PIX_FMT_RGB32:
1155575001e4SStefano Babic 	case IPU_PIX_FMT_RGBA32:
1156575001e4SStefano Babic 	case IPU_PIX_FMT_ABGR32:
1157575001e4SStefano Babic 		return 4;
1158575001e4SStefano Babic 		break;
1159575001e4SStefano Babic 	default:
1160575001e4SStefano Babic 		return 1;
1161575001e4SStefano Babic 		break;
1162575001e4SStefano Babic 	}
1163575001e4SStefano Babic 	return 0;
1164575001e4SStefano Babic }
1165575001e4SStefano Babic 
1166575001e4SStefano Babic ipu_color_space_t format_to_colorspace(uint32_t fmt)
1167575001e4SStefano Babic {
1168575001e4SStefano Babic 	switch (fmt) {
1169575001e4SStefano Babic 	case IPU_PIX_FMT_RGB666:
1170575001e4SStefano Babic 	case IPU_PIX_FMT_RGB565:
1171575001e4SStefano Babic 	case IPU_PIX_FMT_BGR24:
1172575001e4SStefano Babic 	case IPU_PIX_FMT_RGB24:
1173575001e4SStefano Babic 	case IPU_PIX_FMT_BGR32:
1174575001e4SStefano Babic 	case IPU_PIX_FMT_BGRA32:
1175575001e4SStefano Babic 	case IPU_PIX_FMT_RGB32:
1176575001e4SStefano Babic 	case IPU_PIX_FMT_RGBA32:
1177575001e4SStefano Babic 	case IPU_PIX_FMT_ABGR32:
1178575001e4SStefano Babic 	case IPU_PIX_FMT_LVDS666:
1179575001e4SStefano Babic 	case IPU_PIX_FMT_LVDS888:
1180575001e4SStefano Babic 		return RGB;
1181575001e4SStefano Babic 		break;
1182575001e4SStefano Babic 
1183575001e4SStefano Babic 	default:
1184575001e4SStefano Babic 		return YCbCr;
1185575001e4SStefano Babic 		break;
1186575001e4SStefano Babic 	}
1187575001e4SStefano Babic 	return RGB;
1188575001e4SStefano Babic }
1189