1575001e4SStefano Babic /*
2575001e4SStefano Babic * Porting to u-boot:
3575001e4SStefano Babic *
4575001e4SStefano Babic * (C) Copyright 2010
5575001e4SStefano Babic * Stefano Babic, DENX Software Engineering, sbabic@denx.de
6575001e4SStefano Babic *
7575001e4SStefano Babic * Linux IPU driver for MX51:
8575001e4SStefano Babic *
9575001e4SStefano Babic * (C) Copyright 2005-2010 Freescale Semiconductor, Inc.
10575001e4SStefano Babic *
111a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
12575001e4SStefano Babic */
13575001e4SStefano Babic
14575001e4SStefano Babic /* #define DEBUG */
15575001e4SStefano Babic #include <common.h>
16575001e4SStefano Babic #include <linux/types.h>
17575001e4SStefano Babic #include <linux/err.h>
18575001e4SStefano Babic #include <asm/io.h>
191221ce45SMasahiro Yamada #include <linux/errno.h>
20575001e4SStefano Babic #include <asm/arch/imx-regs.h>
21575001e4SStefano Babic #include <asm/arch/crm_regs.h>
223cb4f25cSPeng Fan #include <div64.h>
23575001e4SStefano Babic #include "ipu.h"
24575001e4SStefano Babic #include "ipu_regs.h"
25575001e4SStefano Babic
26575001e4SStefano Babic extern struct mxc_ccm_reg *mxc_ccm;
27575001e4SStefano Babic extern u32 *ipu_cpmem_base;
28575001e4SStefano Babic
29575001e4SStefano Babic struct ipu_ch_param_word {
30575001e4SStefano Babic uint32_t data[5];
31575001e4SStefano Babic uint32_t res[3];
32575001e4SStefano Babic };
33575001e4SStefano Babic
34575001e4SStefano Babic struct ipu_ch_param {
35575001e4SStefano Babic struct ipu_ch_param_word word[2];
36575001e4SStefano Babic };
37575001e4SStefano Babic
38575001e4SStefano Babic #define ipu_ch_param_addr(ch) (((struct ipu_ch_param *)ipu_cpmem_base) + (ch))
39575001e4SStefano Babic
40575001e4SStefano Babic #define _param_word(base, w) \
41575001e4SStefano Babic (((struct ipu_ch_param *)(base))->word[(w)].data)
42575001e4SStefano Babic
43575001e4SStefano Babic #define ipu_ch_param_set_field(base, w, bit, size, v) { \
44575001e4SStefano Babic int i = (bit) / 32; \
45575001e4SStefano Babic int off = (bit) % 32; \
46575001e4SStefano Babic _param_word(base, w)[i] |= (v) << off; \
47575001e4SStefano Babic if (((bit) + (size) - 1) / 32 > i) { \
48575001e4SStefano Babic _param_word(base, w)[i + 1] |= (v) >> (off ? (32 - off) : 0); \
49575001e4SStefano Babic } \
50575001e4SStefano Babic }
51575001e4SStefano Babic
52575001e4SStefano Babic #define ipu_ch_param_mod_field(base, w, bit, size, v) { \
53575001e4SStefano Babic int i = (bit) / 32; \
54575001e4SStefano Babic int off = (bit) % 32; \
55575001e4SStefano Babic u32 mask = (1UL << size) - 1; \
56575001e4SStefano Babic u32 temp = _param_word(base, w)[i]; \
57575001e4SStefano Babic temp &= ~(mask << off); \
58575001e4SStefano Babic _param_word(base, w)[i] = temp | (v) << off; \
59575001e4SStefano Babic if (((bit) + (size) - 1) / 32 > i) { \
60575001e4SStefano Babic temp = _param_word(base, w)[i + 1]; \
61575001e4SStefano Babic temp &= ~(mask >> (32 - off)); \
62575001e4SStefano Babic _param_word(base, w)[i + 1] = \
63575001e4SStefano Babic temp | ((v) >> (off ? (32 - off) : 0)); \
64575001e4SStefano Babic } \
65575001e4SStefano Babic }
66575001e4SStefano Babic
67575001e4SStefano Babic #define ipu_ch_param_read_field(base, w, bit, size) ({ \
68575001e4SStefano Babic u32 temp2; \
69575001e4SStefano Babic int i = (bit) / 32; \
70575001e4SStefano Babic int off = (bit) % 32; \
71575001e4SStefano Babic u32 mask = (1UL << size) - 1; \
72575001e4SStefano Babic u32 temp1 = _param_word(base, w)[i]; \
73575001e4SStefano Babic temp1 = mask & (temp1 >> off); \
74575001e4SStefano Babic if (((bit)+(size) - 1) / 32 > i) { \
75575001e4SStefano Babic temp2 = _param_word(base, w)[i + 1]; \
76575001e4SStefano Babic temp2 &= mask >> (off ? (32 - off) : 0); \
77575001e4SStefano Babic temp1 |= temp2 << (off ? (32 - off) : 0); \
78575001e4SStefano Babic } \
79575001e4SStefano Babic temp1; \
80575001e4SStefano Babic })
81575001e4SStefano Babic
82945d069fSLiu Ying #define IPU_SW_RST_TOUT_USEC (10000)
83575001e4SStefano Babic
clk_enable(struct clk * clk)84575001e4SStefano Babic void clk_enable(struct clk *clk)
85575001e4SStefano Babic {
86575001e4SStefano Babic if (clk) {
87575001e4SStefano Babic if (clk->usecount++ == 0) {
88575001e4SStefano Babic clk->enable(clk);
89575001e4SStefano Babic }
90575001e4SStefano Babic }
91575001e4SStefano Babic }
92575001e4SStefano Babic
clk_disable(struct clk * clk)93575001e4SStefano Babic void clk_disable(struct clk *clk)
94575001e4SStefano Babic {
95575001e4SStefano Babic if (clk) {
96575001e4SStefano Babic if (!(--clk->usecount)) {
97575001e4SStefano Babic if (clk->disable)
98575001e4SStefano Babic clk->disable(clk);
99575001e4SStefano Babic }
100575001e4SStefano Babic }
101575001e4SStefano Babic }
102575001e4SStefano Babic
clk_get_usecount(struct clk * clk)103575001e4SStefano Babic int clk_get_usecount(struct clk *clk)
104575001e4SStefano Babic {
105575001e4SStefano Babic if (clk == NULL)
106575001e4SStefano Babic return 0;
107575001e4SStefano Babic
108575001e4SStefano Babic return clk->usecount;
109575001e4SStefano Babic }
110575001e4SStefano Babic
clk_get_rate(struct clk * clk)111575001e4SStefano Babic u32 clk_get_rate(struct clk *clk)
112575001e4SStefano Babic {
113575001e4SStefano Babic if (!clk)
114575001e4SStefano Babic return 0;
115575001e4SStefano Babic
116575001e4SStefano Babic return clk->rate;
117575001e4SStefano Babic }
118575001e4SStefano Babic
clk_get_parent(struct clk * clk)119575001e4SStefano Babic struct clk *clk_get_parent(struct clk *clk)
120575001e4SStefano Babic {
121575001e4SStefano Babic if (!clk)
122575001e4SStefano Babic return 0;
123575001e4SStefano Babic
124575001e4SStefano Babic return clk->parent;
125575001e4SStefano Babic }
126575001e4SStefano Babic
clk_set_rate(struct clk * clk,unsigned long rate)127575001e4SStefano Babic int clk_set_rate(struct clk *clk, unsigned long rate)
128575001e4SStefano Babic {
129575001e4SStefano Babic if (clk && clk->set_rate)
130575001e4SStefano Babic clk->set_rate(clk, rate);
131575001e4SStefano Babic return clk->rate;
132575001e4SStefano Babic }
133575001e4SStefano Babic
clk_round_rate(struct clk * clk,unsigned long rate)134575001e4SStefano Babic long clk_round_rate(struct clk *clk, unsigned long rate)
135575001e4SStefano Babic {
136575001e4SStefano Babic if (clk == NULL || !clk->round_rate)
137575001e4SStefano Babic return 0;
138575001e4SStefano Babic
139575001e4SStefano Babic return clk->round_rate(clk, rate);
140575001e4SStefano Babic }
141575001e4SStefano Babic
clk_set_parent(struct clk * clk,struct clk * parent)142575001e4SStefano Babic int clk_set_parent(struct clk *clk, struct clk *parent)
143575001e4SStefano Babic {
144575001e4SStefano Babic clk->parent = parent;
145575001e4SStefano Babic if (clk->set_parent)
146575001e4SStefano Babic return clk->set_parent(clk, parent);
147575001e4SStefano Babic return 0;
148575001e4SStefano Babic }
149575001e4SStefano Babic
clk_ipu_enable(struct clk * clk)150575001e4SStefano Babic static int clk_ipu_enable(struct clk *clk)
151575001e4SStefano Babic {
152575001e4SStefano Babic u32 reg;
153575001e4SStefano Babic
154575001e4SStefano Babic reg = __raw_readl(clk->enable_reg);
155575001e4SStefano Babic reg |= MXC_CCM_CCGR_CG_MASK << clk->enable_shift;
156575001e4SStefano Babic __raw_writel(reg, clk->enable_reg);
157575001e4SStefano Babic
1580bb7e316SEric Nelson #if defined(CONFIG_MX51) || defined(CONFIG_MX53)
159575001e4SStefano Babic /* Handshake with IPU when certain clock rates are changed. */
160575001e4SStefano Babic reg = __raw_readl(&mxc_ccm->ccdr);
161575001e4SStefano Babic reg &= ~MXC_CCM_CCDR_IPU_HS_MASK;
162575001e4SStefano Babic __raw_writel(reg, &mxc_ccm->ccdr);
163575001e4SStefano Babic
164575001e4SStefano Babic /* Handshake with IPU when LPM is entered as its enabled. */
165575001e4SStefano Babic reg = __raw_readl(&mxc_ccm->clpcr);
166575001e4SStefano Babic reg &= ~MXC_CCM_CLPCR_BYPASS_IPU_LPM_HS;
167575001e4SStefano Babic __raw_writel(reg, &mxc_ccm->clpcr);
168e4942ad7SFabio Estevam #endif
169575001e4SStefano Babic return 0;
170575001e4SStefano Babic }
171575001e4SStefano Babic
clk_ipu_disable(struct clk * clk)172575001e4SStefano Babic static void clk_ipu_disable(struct clk *clk)
173575001e4SStefano Babic {
174575001e4SStefano Babic u32 reg;
175575001e4SStefano Babic
176575001e4SStefano Babic reg = __raw_readl(clk->enable_reg);
177575001e4SStefano Babic reg &= ~(MXC_CCM_CCGR_CG_MASK << clk->enable_shift);
178575001e4SStefano Babic __raw_writel(reg, clk->enable_reg);
179575001e4SStefano Babic
1800bb7e316SEric Nelson #if defined(CONFIG_MX51) || defined(CONFIG_MX53)
181575001e4SStefano Babic /*
182575001e4SStefano Babic * No handshake with IPU whe dividers are changed
183575001e4SStefano Babic * as its not enabled.
184575001e4SStefano Babic */
185575001e4SStefano Babic reg = __raw_readl(&mxc_ccm->ccdr);
186575001e4SStefano Babic reg |= MXC_CCM_CCDR_IPU_HS_MASK;
187575001e4SStefano Babic __raw_writel(reg, &mxc_ccm->ccdr);
188575001e4SStefano Babic
189575001e4SStefano Babic /* No handshake with IPU when LPM is entered as its not enabled. */
190575001e4SStefano Babic reg = __raw_readl(&mxc_ccm->clpcr);
191575001e4SStefano Babic reg |= MXC_CCM_CLPCR_BYPASS_IPU_LPM_HS;
192575001e4SStefano Babic __raw_writel(reg, &mxc_ccm->clpcr);
193e4942ad7SFabio Estevam #endif
194575001e4SStefano Babic }
195575001e4SStefano Babic
196575001e4SStefano Babic
197575001e4SStefano Babic static struct clk ipu_clk = {
198575001e4SStefano Babic .name = "ipu_clk",
1999fbdb1aaSFabio Estevam .rate = CONFIG_IPUV3_CLK,
2000bb7e316SEric Nelson #if defined(CONFIG_MX51) || defined(CONFIG_MX53)
201477bca22SFabio Estevam .enable_reg = (u32 *)(CCM_BASE_ADDR +
202575001e4SStefano Babic offsetof(struct mxc_ccm_reg, CCGR5)),
2031f5e4ee0SBenoît Thébaudeau .enable_shift = MXC_CCM_CCGR5_IPU_OFFSET,
2040bb7e316SEric Nelson #else
2050bb7e316SEric Nelson .enable_reg = (u32 *)(CCM_BASE_ADDR +
2060bb7e316SEric Nelson offsetof(struct mxc_ccm_reg, CCGR3)),
2070bb7e316SEric Nelson .enable_shift = MXC_CCM_CCGR3_IPU1_IPU_DI0_OFFSET,
2080bb7e316SEric Nelson #endif
209575001e4SStefano Babic .enable = clk_ipu_enable,
210575001e4SStefano Babic .disable = clk_ipu_disable,
211575001e4SStefano Babic .usecount = 0,
212575001e4SStefano Babic };
213575001e4SStefano Babic
2140ced25beSHeiko Schocher #if !defined CONFIG_SYS_LDB_CLOCK
2150ced25beSHeiko Schocher #define CONFIG_SYS_LDB_CLOCK 65000000
2160ced25beSHeiko Schocher #endif
2170ced25beSHeiko Schocher
218cf65d478SEric Nelson static struct clk ldb_clk = {
219cf65d478SEric Nelson .name = "ldb_clk",
2200ced25beSHeiko Schocher .rate = CONFIG_SYS_LDB_CLOCK,
221cf65d478SEric Nelson .usecount = 0,
222cf65d478SEric Nelson };
223cf65d478SEric Nelson
224575001e4SStefano Babic /* Globals */
225575001e4SStefano Babic struct clk *g_ipu_clk;
226cf65d478SEric Nelson struct clk *g_ldb_clk;
227575001e4SStefano Babic unsigned char g_ipu_clk_enabled;
228575001e4SStefano Babic struct clk *g_di_clk[2];
229575001e4SStefano Babic struct clk *g_pixel_clk[2];
230575001e4SStefano Babic unsigned char g_dc_di_assignment[10];
231575001e4SStefano Babic uint32_t g_channel_init_mask;
232575001e4SStefano Babic uint32_t g_channel_enable_mask;
233575001e4SStefano Babic
234575001e4SStefano Babic static int ipu_dc_use_count;
235575001e4SStefano Babic static int ipu_dp_use_count;
236575001e4SStefano Babic static int ipu_dmfc_use_count;
237575001e4SStefano Babic static int ipu_di_use_count[2];
238575001e4SStefano Babic
239575001e4SStefano Babic u32 *ipu_cpmem_base;
240575001e4SStefano Babic u32 *ipu_dc_tmpl_reg;
241575001e4SStefano Babic
242575001e4SStefano Babic /* Static functions */
243575001e4SStefano Babic
ipu_ch_param_set_high_priority(uint32_t ch)244575001e4SStefano Babic static inline void ipu_ch_param_set_high_priority(uint32_t ch)
245575001e4SStefano Babic {
246575001e4SStefano Babic ipu_ch_param_mod_field(ipu_ch_param_addr(ch), 1, 93, 2, 1);
247575001e4SStefano Babic };
248575001e4SStefano Babic
channel_2_dma(ipu_channel_t ch,ipu_buffer_t type)249575001e4SStefano Babic static inline uint32_t channel_2_dma(ipu_channel_t ch, ipu_buffer_t type)
250575001e4SStefano Babic {
251575001e4SStefano Babic return ((uint32_t) ch >> (6 * type)) & 0x3F;
252575001e4SStefano Babic };
253575001e4SStefano Babic
254575001e4SStefano Babic /* Either DP BG or DP FG can be graphic window */
ipu_is_dp_graphic_chan(uint32_t dma_chan)255575001e4SStefano Babic static inline int ipu_is_dp_graphic_chan(uint32_t dma_chan)
256575001e4SStefano Babic {
257575001e4SStefano Babic return (dma_chan == 23 || dma_chan == 27);
258575001e4SStefano Babic }
259575001e4SStefano Babic
ipu_is_dmfc_chan(uint32_t dma_chan)260575001e4SStefano Babic static inline int ipu_is_dmfc_chan(uint32_t dma_chan)
261575001e4SStefano Babic {
262575001e4SStefano Babic return ((dma_chan >= 23) && (dma_chan <= 29));
263575001e4SStefano Babic }
264575001e4SStefano Babic
265575001e4SStefano Babic
ipu_ch_param_set_buffer(uint32_t ch,int bufNum,dma_addr_t phyaddr)266575001e4SStefano Babic static inline void ipu_ch_param_set_buffer(uint32_t ch, int bufNum,
267575001e4SStefano Babic dma_addr_t phyaddr)
268575001e4SStefano Babic {
269575001e4SStefano Babic ipu_ch_param_mod_field(ipu_ch_param_addr(ch), 1, 29 * bufNum, 29,
270575001e4SStefano Babic phyaddr / 8);
271575001e4SStefano Babic };
272575001e4SStefano Babic
273575001e4SStefano Babic #define idma_is_valid(ch) (ch != NO_DMA)
274575001e4SStefano Babic #define idma_mask(ch) (idma_is_valid(ch) ? (1UL << (ch & 0x1F)) : 0)
275575001e4SStefano Babic #define idma_is_set(reg, dma) (__raw_readl(reg(dma)) & idma_mask(dma))
276575001e4SStefano Babic
ipu_pixel_clk_recalc(struct clk * clk)277575001e4SStefano Babic static void ipu_pixel_clk_recalc(struct clk *clk)
278575001e4SStefano Babic {
2793cb4f25cSPeng Fan u32 div;
2803cb4f25cSPeng Fan u64 final_rate = (unsigned long long)clk->parent->rate * 16;
2813cb4f25cSPeng Fan
2823cb4f25cSPeng Fan div = __raw_readl(DI_BS_CLKGEN0(clk->id));
2833cb4f25cSPeng Fan debug("read BS_CLKGEN0 div:%d, final_rate:%lld, prate:%ld\n",
2843cb4f25cSPeng Fan div, final_rate, clk->parent->rate);
2853cb4f25cSPeng Fan
286575001e4SStefano Babic clk->rate = 0;
2873cb4f25cSPeng Fan if (div != 0) {
2883cb4f25cSPeng Fan do_div(final_rate, div);
2893cb4f25cSPeng Fan clk->rate = final_rate;
2903cb4f25cSPeng Fan }
291575001e4SStefano Babic }
292575001e4SStefano Babic
ipu_pixel_clk_round_rate(struct clk * clk,unsigned long rate)293575001e4SStefano Babic static unsigned long ipu_pixel_clk_round_rate(struct clk *clk,
294575001e4SStefano Babic unsigned long rate)
295575001e4SStefano Babic {
2963cb4f25cSPeng Fan u64 div, final_rate;
2973cb4f25cSPeng Fan u32 remainder;
2983cb4f25cSPeng Fan u64 parent_rate = (unsigned long long)clk->parent->rate * 16;
2993cb4f25cSPeng Fan
300575001e4SStefano Babic /*
301575001e4SStefano Babic * Calculate divider
302575001e4SStefano Babic * Fractional part is 4 bits,
303575001e4SStefano Babic * so simply multiply by 2^4 to get fractional part.
304575001e4SStefano Babic */
3053cb4f25cSPeng Fan div = parent_rate;
3063cb4f25cSPeng Fan remainder = do_div(div, rate);
3073cb4f25cSPeng Fan /* Round the divider value */
3083cb4f25cSPeng Fan if (remainder > (rate / 2))
3093cb4f25cSPeng Fan div++;
310575001e4SStefano Babic if (div < 0x10) /* Min DI disp clock divider is 1 */
311575001e4SStefano Babic div = 0x10;
312575001e4SStefano Babic if (div & ~0xFEF)
313575001e4SStefano Babic div &= 0xFF8;
314575001e4SStefano Babic else {
3153cb4f25cSPeng Fan /* Round up divider if it gets us closer to desired pix clk */
3163cb4f25cSPeng Fan if ((div & 0xC) == 0xC) {
3173cb4f25cSPeng Fan div += 0x10;
3183cb4f25cSPeng Fan div &= ~0xF;
319575001e4SStefano Babic }
3203cb4f25cSPeng Fan }
3213cb4f25cSPeng Fan final_rate = parent_rate;
3223cb4f25cSPeng Fan do_div(final_rate, div);
3233cb4f25cSPeng Fan
3243cb4f25cSPeng Fan return final_rate;
325575001e4SStefano Babic }
326575001e4SStefano Babic
ipu_pixel_clk_set_rate(struct clk * clk,unsigned long rate)327575001e4SStefano Babic static int ipu_pixel_clk_set_rate(struct clk *clk, unsigned long rate)
328575001e4SStefano Babic {
3293cb4f25cSPeng Fan u64 div, parent_rate;
3303cb4f25cSPeng Fan u32 remainder;
3313cb4f25cSPeng Fan
3323cb4f25cSPeng Fan parent_rate = (unsigned long long)clk->parent->rate * 16;
3333cb4f25cSPeng Fan div = parent_rate;
3343cb4f25cSPeng Fan remainder = do_div(div, rate);
3353cb4f25cSPeng Fan /* Round the divider value */
3363cb4f25cSPeng Fan if (remainder > (rate / 2))
3373cb4f25cSPeng Fan div++;
3383cb4f25cSPeng Fan
3393cb4f25cSPeng Fan /* Round up divider if it gets us closer to desired pix clk */
3403cb4f25cSPeng Fan if ((div & 0xC) == 0xC) {
3413cb4f25cSPeng Fan div += 0x10;
3423cb4f25cSPeng Fan div &= ~0xF;
3433cb4f25cSPeng Fan }
3443cb4f25cSPeng Fan if (div > 0x1000)
3453cb4f25cSPeng Fan debug("Overflow, DI_BS_CLKGEN0 div:0x%x\n", (u32)div);
346575001e4SStefano Babic
347575001e4SStefano Babic __raw_writel(div, DI_BS_CLKGEN0(clk->id));
348575001e4SStefano Babic
3493cb4f25cSPeng Fan /*
3503cb4f25cSPeng Fan * Setup pixel clock timing
3513cb4f25cSPeng Fan * Down time is half of period
3523cb4f25cSPeng Fan */
353575001e4SStefano Babic __raw_writel((div / 16) << 16, DI_BS_CLKGEN1(clk->id));
354575001e4SStefano Babic
355c510f2e4SPeng Fan do_div(parent_rate, div);
356c510f2e4SPeng Fan
357c510f2e4SPeng Fan clk->rate = parent_rate;
3583cb4f25cSPeng Fan
359575001e4SStefano Babic return 0;
360575001e4SStefano Babic }
361575001e4SStefano Babic
ipu_pixel_clk_enable(struct clk * clk)362575001e4SStefano Babic static int ipu_pixel_clk_enable(struct clk *clk)
363575001e4SStefano Babic {
364575001e4SStefano Babic u32 disp_gen = __raw_readl(IPU_DISP_GEN);
365575001e4SStefano Babic disp_gen |= clk->id ? DI1_COUNTER_RELEASE : DI0_COUNTER_RELEASE;
366575001e4SStefano Babic __raw_writel(disp_gen, IPU_DISP_GEN);
367575001e4SStefano Babic
368575001e4SStefano Babic return 0;
369575001e4SStefano Babic }
370575001e4SStefano Babic
ipu_pixel_clk_disable(struct clk * clk)371575001e4SStefano Babic static void ipu_pixel_clk_disable(struct clk *clk)
372575001e4SStefano Babic {
373575001e4SStefano Babic u32 disp_gen = __raw_readl(IPU_DISP_GEN);
374575001e4SStefano Babic disp_gen &= clk->id ? ~DI1_COUNTER_RELEASE : ~DI0_COUNTER_RELEASE;
375575001e4SStefano Babic __raw_writel(disp_gen, IPU_DISP_GEN);
376575001e4SStefano Babic
377575001e4SStefano Babic }
378575001e4SStefano Babic
ipu_pixel_clk_set_parent(struct clk * clk,struct clk * parent)379575001e4SStefano Babic static int ipu_pixel_clk_set_parent(struct clk *clk, struct clk *parent)
380575001e4SStefano Babic {
381575001e4SStefano Babic u32 di_gen = __raw_readl(DI_GENERAL(clk->id));
382575001e4SStefano Babic
383575001e4SStefano Babic if (parent == g_ipu_clk)
384575001e4SStefano Babic di_gen &= ~DI_GEN_DI_CLK_EXT;
385cf65d478SEric Nelson else if (!IS_ERR(g_di_clk[clk->id]) && parent == g_ldb_clk)
386575001e4SStefano Babic di_gen |= DI_GEN_DI_CLK_EXT;
387575001e4SStefano Babic else
388575001e4SStefano Babic return -EINVAL;
389575001e4SStefano Babic
390575001e4SStefano Babic __raw_writel(di_gen, DI_GENERAL(clk->id));
391575001e4SStefano Babic ipu_pixel_clk_recalc(clk);
392575001e4SStefano Babic return 0;
393575001e4SStefano Babic }
394575001e4SStefano Babic
395575001e4SStefano Babic static struct clk pixel_clk[] = {
396575001e4SStefano Babic {
397575001e4SStefano Babic .name = "pixel_clk",
398575001e4SStefano Babic .id = 0,
399575001e4SStefano Babic .recalc = ipu_pixel_clk_recalc,
400575001e4SStefano Babic .set_rate = ipu_pixel_clk_set_rate,
401575001e4SStefano Babic .round_rate = ipu_pixel_clk_round_rate,
402575001e4SStefano Babic .set_parent = ipu_pixel_clk_set_parent,
403575001e4SStefano Babic .enable = ipu_pixel_clk_enable,
404575001e4SStefano Babic .disable = ipu_pixel_clk_disable,
405575001e4SStefano Babic .usecount = 0,
406575001e4SStefano Babic },
407575001e4SStefano Babic {
408575001e4SStefano Babic .name = "pixel_clk",
409575001e4SStefano Babic .id = 1,
410575001e4SStefano Babic .recalc = ipu_pixel_clk_recalc,
411575001e4SStefano Babic .set_rate = ipu_pixel_clk_set_rate,
412575001e4SStefano Babic .round_rate = ipu_pixel_clk_round_rate,
413575001e4SStefano Babic .set_parent = ipu_pixel_clk_set_parent,
414575001e4SStefano Babic .enable = ipu_pixel_clk_enable,
415575001e4SStefano Babic .disable = ipu_pixel_clk_disable,
416575001e4SStefano Babic .usecount = 0,
417575001e4SStefano Babic },
418575001e4SStefano Babic };
419575001e4SStefano Babic
420575001e4SStefano Babic /*
421575001e4SStefano Babic * This function resets IPU
422575001e4SStefano Babic */
ipu_reset(void)423c5fe2532SJeroen Hofstee static void ipu_reset(void)
424575001e4SStefano Babic {
425575001e4SStefano Babic u32 *reg;
426575001e4SStefano Babic u32 value;
427945d069fSLiu Ying int timeout = IPU_SW_RST_TOUT_USEC;
428575001e4SStefano Babic
429575001e4SStefano Babic reg = (u32 *)SRC_BASE_ADDR;
430575001e4SStefano Babic value = __raw_readl(reg);
431575001e4SStefano Babic value = value | SW_IPU_RST;
432575001e4SStefano Babic __raw_writel(value, reg);
433945d069fSLiu Ying
434945d069fSLiu Ying while (__raw_readl(reg) & SW_IPU_RST) {
435945d069fSLiu Ying udelay(1);
436945d069fSLiu Ying if (!(timeout--)) {
437945d069fSLiu Ying printf("ipu software reset timeout\n");
438945d069fSLiu Ying break;
439945d069fSLiu Ying }
440945d069fSLiu Ying };
441575001e4SStefano Babic }
442575001e4SStefano Babic
443575001e4SStefano Babic /*
444575001e4SStefano Babic * This function is called by the driver framework to initialize the IPU
445575001e4SStefano Babic * hardware.
446575001e4SStefano Babic *
447575001e4SStefano Babic * @param dev The device structure for the IPU passed in by the
448575001e4SStefano Babic * driver framework.
449575001e4SStefano Babic *
450575001e4SStefano Babic * @return Returns 0 on success or negative error code on error
451575001e4SStefano Babic */
ipu_probe(void)452575001e4SStefano Babic int ipu_probe(void)
453575001e4SStefano Babic {
454575001e4SStefano Babic unsigned long ipu_base;
455913db794SFabio Estevam #if defined CONFIG_MX51
456575001e4SStefano Babic u32 temp;
457575001e4SStefano Babic
458575001e4SStefano Babic u32 *reg_hsc_mcd = (u32 *)MIPI_HSC_BASE_ADDR;
459575001e4SStefano Babic u32 *reg_hsc_mxt_conf = (u32 *)(MIPI_HSC_BASE_ADDR + 0x800);
460575001e4SStefano Babic
461575001e4SStefano Babic __raw_writel(0xF00, reg_hsc_mcd);
462575001e4SStefano Babic
463575001e4SStefano Babic /* CSI mode reserved*/
464575001e4SStefano Babic temp = __raw_readl(reg_hsc_mxt_conf);
465575001e4SStefano Babic __raw_writel(temp | 0x0FF, reg_hsc_mxt_conf);
466575001e4SStefano Babic
467575001e4SStefano Babic temp = __raw_readl(reg_hsc_mxt_conf);
468575001e4SStefano Babic __raw_writel(temp | 0x10000, reg_hsc_mxt_conf);
469913db794SFabio Estevam #endif
470575001e4SStefano Babic
471575001e4SStefano Babic ipu_base = IPU_CTRL_BASE_ADDR;
472575001e4SStefano Babic ipu_cpmem_base = (u32 *)(ipu_base + IPU_CPMEM_REG_BASE);
473575001e4SStefano Babic ipu_dc_tmpl_reg = (u32 *)(ipu_base + IPU_DC_TMPL_REG_BASE);
474575001e4SStefano Babic
475575001e4SStefano Babic g_pixel_clk[0] = &pixel_clk[0];
476575001e4SStefano Babic g_pixel_clk[1] = &pixel_clk[1];
477575001e4SStefano Babic
478575001e4SStefano Babic g_ipu_clk = &ipu_clk;
479575001e4SStefano Babic debug("ipu_clk = %u\n", clk_get_rate(g_ipu_clk));
480cf65d478SEric Nelson g_ldb_clk = &ldb_clk;
481cf65d478SEric Nelson debug("ldb_clk = %u\n", clk_get_rate(g_ldb_clk));
482575001e4SStefano Babic ipu_reset();
483575001e4SStefano Babic
484575001e4SStefano Babic clk_set_parent(g_pixel_clk[0], g_ipu_clk);
485575001e4SStefano Babic clk_set_parent(g_pixel_clk[1], g_ipu_clk);
486575001e4SStefano Babic clk_enable(g_ipu_clk);
487575001e4SStefano Babic
488575001e4SStefano Babic g_di_clk[0] = NULL;
489575001e4SStefano Babic g_di_clk[1] = NULL;
490575001e4SStefano Babic
491575001e4SStefano Babic __raw_writel(0x807FFFFF, IPU_MEM_RST);
492575001e4SStefano Babic while (__raw_readl(IPU_MEM_RST) & 0x80000000)
493575001e4SStefano Babic ;
494575001e4SStefano Babic
495575001e4SStefano Babic ipu_init_dc_mappings();
496575001e4SStefano Babic
497575001e4SStefano Babic __raw_writel(0, IPU_INT_CTRL(5));
498575001e4SStefano Babic __raw_writel(0, IPU_INT_CTRL(6));
499575001e4SStefano Babic __raw_writel(0, IPU_INT_CTRL(9));
500575001e4SStefano Babic __raw_writel(0, IPU_INT_CTRL(10));
501575001e4SStefano Babic
502575001e4SStefano Babic /* DMFC Init */
503575001e4SStefano Babic ipu_dmfc_init(DMFC_NORMAL, 1);
504575001e4SStefano Babic
505575001e4SStefano Babic /* Set sync refresh channels as high priority */
506575001e4SStefano Babic __raw_writel(0x18800000L, IDMAC_CHA_PRI(0));
507575001e4SStefano Babic
508575001e4SStefano Babic /* Set MCU_T to divide MCU access window into 2 */
509575001e4SStefano Babic __raw_writel(0x00400000L | (IPU_MCU_T_DEFAULT << 18), IPU_DISP_GEN);
510575001e4SStefano Babic
511575001e4SStefano Babic clk_disable(g_ipu_clk);
512575001e4SStefano Babic
513575001e4SStefano Babic return 0;
514575001e4SStefano Babic }
515575001e4SStefano Babic
ipu_dump_registers(void)516575001e4SStefano Babic void ipu_dump_registers(void)
517575001e4SStefano Babic {
518575001e4SStefano Babic debug("IPU_CONF = \t0x%08X\n", __raw_readl(IPU_CONF));
519575001e4SStefano Babic debug("IDMAC_CONF = \t0x%08X\n", __raw_readl(IDMAC_CONF));
520575001e4SStefano Babic debug("IDMAC_CHA_EN1 = \t0x%08X\n",
521575001e4SStefano Babic __raw_readl(IDMAC_CHA_EN(0)));
522575001e4SStefano Babic debug("IDMAC_CHA_EN2 = \t0x%08X\n",
523575001e4SStefano Babic __raw_readl(IDMAC_CHA_EN(32)));
524575001e4SStefano Babic debug("IDMAC_CHA_PRI1 = \t0x%08X\n",
525575001e4SStefano Babic __raw_readl(IDMAC_CHA_PRI(0)));
526575001e4SStefano Babic debug("IDMAC_CHA_PRI2 = \t0x%08X\n",
527575001e4SStefano Babic __raw_readl(IDMAC_CHA_PRI(32)));
528575001e4SStefano Babic debug("IPU_CHA_DB_MODE_SEL0 = \t0x%08X\n",
529575001e4SStefano Babic __raw_readl(IPU_CHA_DB_MODE_SEL(0)));
530575001e4SStefano Babic debug("IPU_CHA_DB_MODE_SEL1 = \t0x%08X\n",
531575001e4SStefano Babic __raw_readl(IPU_CHA_DB_MODE_SEL(32)));
532575001e4SStefano Babic debug("DMFC_WR_CHAN = \t0x%08X\n",
533575001e4SStefano Babic __raw_readl(DMFC_WR_CHAN));
534575001e4SStefano Babic debug("DMFC_WR_CHAN_DEF = \t0x%08X\n",
535575001e4SStefano Babic __raw_readl(DMFC_WR_CHAN_DEF));
536575001e4SStefano Babic debug("DMFC_DP_CHAN = \t0x%08X\n",
537575001e4SStefano Babic __raw_readl(DMFC_DP_CHAN));
538575001e4SStefano Babic debug("DMFC_DP_CHAN_DEF = \t0x%08X\n",
539575001e4SStefano Babic __raw_readl(DMFC_DP_CHAN_DEF));
540575001e4SStefano Babic debug("DMFC_IC_CTRL = \t0x%08X\n",
541575001e4SStefano Babic __raw_readl(DMFC_IC_CTRL));
542575001e4SStefano Babic debug("IPU_FS_PROC_FLOW1 = \t0x%08X\n",
543575001e4SStefano Babic __raw_readl(IPU_FS_PROC_FLOW1));
544575001e4SStefano Babic debug("IPU_FS_PROC_FLOW2 = \t0x%08X\n",
545575001e4SStefano Babic __raw_readl(IPU_FS_PROC_FLOW2));
546575001e4SStefano Babic debug("IPU_FS_PROC_FLOW3 = \t0x%08X\n",
547575001e4SStefano Babic __raw_readl(IPU_FS_PROC_FLOW3));
548575001e4SStefano Babic debug("IPU_FS_DISP_FLOW1 = \t0x%08X\n",
549575001e4SStefano Babic __raw_readl(IPU_FS_DISP_FLOW1));
550575001e4SStefano Babic }
551575001e4SStefano Babic
552575001e4SStefano Babic /*
553575001e4SStefano Babic * This function is called to initialize a logical IPU channel.
554575001e4SStefano Babic *
555575001e4SStefano Babic * @param channel Input parameter for the logical channel ID to init.
556575001e4SStefano Babic *
557575001e4SStefano Babic * @param params Input parameter containing union of channel
558575001e4SStefano Babic * initialization parameters.
559575001e4SStefano Babic *
560575001e4SStefano Babic * @return Returns 0 on success or negative error code on fail
561575001e4SStefano Babic */
ipu_init_channel(ipu_channel_t channel,ipu_channel_params_t * params)562575001e4SStefano Babic int32_t ipu_init_channel(ipu_channel_t channel, ipu_channel_params_t *params)
563575001e4SStefano Babic {
564575001e4SStefano Babic int ret = 0;
565575001e4SStefano Babic uint32_t ipu_conf;
566575001e4SStefano Babic
567575001e4SStefano Babic debug("init channel = %d\n", IPU_CHAN_ID(channel));
568575001e4SStefano Babic
569575001e4SStefano Babic if (g_ipu_clk_enabled == 0) {
570575001e4SStefano Babic g_ipu_clk_enabled = 1;
571575001e4SStefano Babic clk_enable(g_ipu_clk);
572575001e4SStefano Babic }
573575001e4SStefano Babic
574575001e4SStefano Babic
575575001e4SStefano Babic if (g_channel_init_mask & (1L << IPU_CHAN_ID(channel))) {
576575001e4SStefano Babic printf("Warning: channel already initialized %d\n",
577575001e4SStefano Babic IPU_CHAN_ID(channel));
578575001e4SStefano Babic }
579575001e4SStefano Babic
580575001e4SStefano Babic ipu_conf = __raw_readl(IPU_CONF);
581575001e4SStefano Babic
582575001e4SStefano Babic switch (channel) {
583575001e4SStefano Babic case MEM_DC_SYNC:
584575001e4SStefano Babic if (params->mem_dc_sync.di > 1) {
585575001e4SStefano Babic ret = -EINVAL;
586575001e4SStefano Babic goto err;
587575001e4SStefano Babic }
588575001e4SStefano Babic
589575001e4SStefano Babic g_dc_di_assignment[1] = params->mem_dc_sync.di;
590575001e4SStefano Babic ipu_dc_init(1, params->mem_dc_sync.di,
591575001e4SStefano Babic params->mem_dc_sync.interlaced);
592575001e4SStefano Babic ipu_di_use_count[params->mem_dc_sync.di]++;
593575001e4SStefano Babic ipu_dc_use_count++;
594575001e4SStefano Babic ipu_dmfc_use_count++;
595575001e4SStefano Babic break;
596575001e4SStefano Babic case MEM_BG_SYNC:
597575001e4SStefano Babic if (params->mem_dp_bg_sync.di > 1) {
598575001e4SStefano Babic ret = -EINVAL;
599575001e4SStefano Babic goto err;
600575001e4SStefano Babic }
601575001e4SStefano Babic
602575001e4SStefano Babic g_dc_di_assignment[5] = params->mem_dp_bg_sync.di;
603575001e4SStefano Babic ipu_dp_init(channel, params->mem_dp_bg_sync.in_pixel_fmt,
604575001e4SStefano Babic params->mem_dp_bg_sync.out_pixel_fmt);
605575001e4SStefano Babic ipu_dc_init(5, params->mem_dp_bg_sync.di,
606575001e4SStefano Babic params->mem_dp_bg_sync.interlaced);
607575001e4SStefano Babic ipu_di_use_count[params->mem_dp_bg_sync.di]++;
608575001e4SStefano Babic ipu_dc_use_count++;
609575001e4SStefano Babic ipu_dp_use_count++;
610575001e4SStefano Babic ipu_dmfc_use_count++;
611575001e4SStefano Babic break;
612575001e4SStefano Babic case MEM_FG_SYNC:
613575001e4SStefano Babic ipu_dp_init(channel, params->mem_dp_fg_sync.in_pixel_fmt,
614575001e4SStefano Babic params->mem_dp_fg_sync.out_pixel_fmt);
615575001e4SStefano Babic
616575001e4SStefano Babic ipu_dc_use_count++;
617575001e4SStefano Babic ipu_dp_use_count++;
618575001e4SStefano Babic ipu_dmfc_use_count++;
619575001e4SStefano Babic break;
620575001e4SStefano Babic default:
621575001e4SStefano Babic printf("Missing channel initialization\n");
622575001e4SStefano Babic break;
623575001e4SStefano Babic }
624575001e4SStefano Babic
625575001e4SStefano Babic /* Enable IPU sub module */
626575001e4SStefano Babic g_channel_init_mask |= 1L << IPU_CHAN_ID(channel);
627575001e4SStefano Babic if (ipu_dc_use_count == 1)
628575001e4SStefano Babic ipu_conf |= IPU_CONF_DC_EN;
629575001e4SStefano Babic if (ipu_dp_use_count == 1)
630575001e4SStefano Babic ipu_conf |= IPU_CONF_DP_EN;
631575001e4SStefano Babic if (ipu_dmfc_use_count == 1)
632575001e4SStefano Babic ipu_conf |= IPU_CONF_DMFC_EN;
633575001e4SStefano Babic if (ipu_di_use_count[0] == 1) {
634575001e4SStefano Babic ipu_conf |= IPU_CONF_DI0_EN;
635575001e4SStefano Babic }
636575001e4SStefano Babic if (ipu_di_use_count[1] == 1) {
637575001e4SStefano Babic ipu_conf |= IPU_CONF_DI1_EN;
638575001e4SStefano Babic }
639575001e4SStefano Babic
640575001e4SStefano Babic __raw_writel(ipu_conf, IPU_CONF);
641575001e4SStefano Babic
642575001e4SStefano Babic err:
643575001e4SStefano Babic return ret;
644575001e4SStefano Babic }
645575001e4SStefano Babic
646575001e4SStefano Babic /*
647575001e4SStefano Babic * This function is called to uninitialize a logical IPU channel.
648575001e4SStefano Babic *
649575001e4SStefano Babic * @param channel Input parameter for the logical channel ID to uninit.
650575001e4SStefano Babic */
ipu_uninit_channel(ipu_channel_t channel)651575001e4SStefano Babic void ipu_uninit_channel(ipu_channel_t channel)
652575001e4SStefano Babic {
653575001e4SStefano Babic uint32_t reg;
654575001e4SStefano Babic uint32_t in_dma, out_dma = 0;
655575001e4SStefano Babic uint32_t ipu_conf;
656575001e4SStefano Babic
657575001e4SStefano Babic if ((g_channel_init_mask & (1L << IPU_CHAN_ID(channel))) == 0) {
658575001e4SStefano Babic debug("Channel already uninitialized %d\n",
659575001e4SStefano Babic IPU_CHAN_ID(channel));
660575001e4SStefano Babic return;
661575001e4SStefano Babic }
662575001e4SStefano Babic
663575001e4SStefano Babic /*
664575001e4SStefano Babic * Make sure channel is disabled
665575001e4SStefano Babic * Get input and output dma channels
666575001e4SStefano Babic */
667575001e4SStefano Babic in_dma = channel_2_dma(channel, IPU_OUTPUT_BUFFER);
668575001e4SStefano Babic out_dma = channel_2_dma(channel, IPU_VIDEO_IN_BUFFER);
669575001e4SStefano Babic
670575001e4SStefano Babic if (idma_is_set(IDMAC_CHA_EN, in_dma) ||
671575001e4SStefano Babic idma_is_set(IDMAC_CHA_EN, out_dma)) {
672575001e4SStefano Babic printf(
673575001e4SStefano Babic "Channel %d is not disabled, disable first\n",
674575001e4SStefano Babic IPU_CHAN_ID(channel));
675575001e4SStefano Babic return;
676575001e4SStefano Babic }
677575001e4SStefano Babic
678575001e4SStefano Babic ipu_conf = __raw_readl(IPU_CONF);
679575001e4SStefano Babic
680575001e4SStefano Babic /* Reset the double buffer */
681575001e4SStefano Babic reg = __raw_readl(IPU_CHA_DB_MODE_SEL(in_dma));
682575001e4SStefano Babic __raw_writel(reg & ~idma_mask(in_dma), IPU_CHA_DB_MODE_SEL(in_dma));
683575001e4SStefano Babic reg = __raw_readl(IPU_CHA_DB_MODE_SEL(out_dma));
684575001e4SStefano Babic __raw_writel(reg & ~idma_mask(out_dma), IPU_CHA_DB_MODE_SEL(out_dma));
685575001e4SStefano Babic
686575001e4SStefano Babic switch (channel) {
687575001e4SStefano Babic case MEM_DC_SYNC:
688575001e4SStefano Babic ipu_dc_uninit(1);
689575001e4SStefano Babic ipu_di_use_count[g_dc_di_assignment[1]]--;
690575001e4SStefano Babic ipu_dc_use_count--;
691575001e4SStefano Babic ipu_dmfc_use_count--;
692575001e4SStefano Babic break;
693575001e4SStefano Babic case MEM_BG_SYNC:
694575001e4SStefano Babic ipu_dp_uninit(channel);
695575001e4SStefano Babic ipu_dc_uninit(5);
696575001e4SStefano Babic ipu_di_use_count[g_dc_di_assignment[5]]--;
697575001e4SStefano Babic ipu_dc_use_count--;
698575001e4SStefano Babic ipu_dp_use_count--;
699575001e4SStefano Babic ipu_dmfc_use_count--;
700575001e4SStefano Babic break;
701575001e4SStefano Babic case MEM_FG_SYNC:
702575001e4SStefano Babic ipu_dp_uninit(channel);
703575001e4SStefano Babic ipu_dc_use_count--;
704575001e4SStefano Babic ipu_dp_use_count--;
705575001e4SStefano Babic ipu_dmfc_use_count--;
706575001e4SStefano Babic break;
707575001e4SStefano Babic default:
708575001e4SStefano Babic break;
709575001e4SStefano Babic }
710575001e4SStefano Babic
711575001e4SStefano Babic g_channel_init_mask &= ~(1L << IPU_CHAN_ID(channel));
712575001e4SStefano Babic
713575001e4SStefano Babic if (ipu_dc_use_count == 0)
714575001e4SStefano Babic ipu_conf &= ~IPU_CONF_DC_EN;
715575001e4SStefano Babic if (ipu_dp_use_count == 0)
716575001e4SStefano Babic ipu_conf &= ~IPU_CONF_DP_EN;
717575001e4SStefano Babic if (ipu_dmfc_use_count == 0)
718575001e4SStefano Babic ipu_conf &= ~IPU_CONF_DMFC_EN;
719575001e4SStefano Babic if (ipu_di_use_count[0] == 0) {
720575001e4SStefano Babic ipu_conf &= ~IPU_CONF_DI0_EN;
721575001e4SStefano Babic }
722575001e4SStefano Babic if (ipu_di_use_count[1] == 0) {
723575001e4SStefano Babic ipu_conf &= ~IPU_CONF_DI1_EN;
724575001e4SStefano Babic }
725575001e4SStefano Babic
726575001e4SStefano Babic __raw_writel(ipu_conf, IPU_CONF);
727575001e4SStefano Babic
728575001e4SStefano Babic if (ipu_conf == 0) {
729575001e4SStefano Babic clk_disable(g_ipu_clk);
730575001e4SStefano Babic g_ipu_clk_enabled = 0;
731575001e4SStefano Babic }
732575001e4SStefano Babic
733575001e4SStefano Babic }
734575001e4SStefano Babic
ipu_ch_param_dump(int ch)735575001e4SStefano Babic static inline void ipu_ch_param_dump(int ch)
736575001e4SStefano Babic {
737575001e4SStefano Babic #ifdef DEBUG
738575001e4SStefano Babic struct ipu_ch_param *p = ipu_ch_param_addr(ch);
739575001e4SStefano Babic debug("ch %d word 0 - %08X %08X %08X %08X %08X\n", ch,
740575001e4SStefano Babic p->word[0].data[0], p->word[0].data[1], p->word[0].data[2],
741575001e4SStefano Babic p->word[0].data[3], p->word[0].data[4]);
742575001e4SStefano Babic debug("ch %d word 1 - %08X %08X %08X %08X %08X\n", ch,
743575001e4SStefano Babic p->word[1].data[0], p->word[1].data[1], p->word[1].data[2],
744575001e4SStefano Babic p->word[1].data[3], p->word[1].data[4]);
745575001e4SStefano Babic debug("PFS 0x%x, ",
746575001e4SStefano Babic ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 85, 4));
747575001e4SStefano Babic debug("BPP 0x%x, ",
748575001e4SStefano Babic ipu_ch_param_read_field(ipu_ch_param_addr(ch), 0, 107, 3));
749575001e4SStefano Babic debug("NPB 0x%x\n",
750575001e4SStefano Babic ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 78, 7));
751575001e4SStefano Babic
752575001e4SStefano Babic debug("FW %d, ",
753575001e4SStefano Babic ipu_ch_param_read_field(ipu_ch_param_addr(ch), 0, 125, 13));
754575001e4SStefano Babic debug("FH %d, ",
755575001e4SStefano Babic ipu_ch_param_read_field(ipu_ch_param_addr(ch), 0, 138, 12));
756575001e4SStefano Babic debug("Stride %d\n",
757575001e4SStefano Babic ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 102, 14));
758575001e4SStefano Babic
759575001e4SStefano Babic debug("Width0 %d+1, ",
760575001e4SStefano Babic ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 116, 3));
761575001e4SStefano Babic debug("Width1 %d+1, ",
762575001e4SStefano Babic ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 119, 3));
763575001e4SStefano Babic debug("Width2 %d+1, ",
764575001e4SStefano Babic ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 122, 3));
765575001e4SStefano Babic debug("Width3 %d+1, ",
766575001e4SStefano Babic ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 125, 3));
767575001e4SStefano Babic debug("Offset0 %d, ",
768575001e4SStefano Babic ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 128, 5));
769575001e4SStefano Babic debug("Offset1 %d, ",
770575001e4SStefano Babic ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 133, 5));
771575001e4SStefano Babic debug("Offset2 %d, ",
772575001e4SStefano Babic ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 138, 5));
773575001e4SStefano Babic debug("Offset3 %d\n",
774575001e4SStefano Babic ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 143, 5));
775575001e4SStefano Babic #endif
776575001e4SStefano Babic }
777575001e4SStefano Babic
ipu_ch_params_set_packing(struct ipu_ch_param * p,int red_width,int red_offset,int green_width,int green_offset,int blue_width,int blue_offset,int alpha_width,int alpha_offset)778575001e4SStefano Babic static inline void ipu_ch_params_set_packing(struct ipu_ch_param *p,
779575001e4SStefano Babic int red_width, int red_offset,
780575001e4SStefano Babic int green_width, int green_offset,
781575001e4SStefano Babic int blue_width, int blue_offset,
782575001e4SStefano Babic int alpha_width, int alpha_offset)
783575001e4SStefano Babic {
784575001e4SStefano Babic /* Setup red width and offset */
785575001e4SStefano Babic ipu_ch_param_set_field(p, 1, 116, 3, red_width - 1);
786575001e4SStefano Babic ipu_ch_param_set_field(p, 1, 128, 5, red_offset);
787575001e4SStefano Babic /* Setup green width and offset */
788575001e4SStefano Babic ipu_ch_param_set_field(p, 1, 119, 3, green_width - 1);
789575001e4SStefano Babic ipu_ch_param_set_field(p, 1, 133, 5, green_offset);
790575001e4SStefano Babic /* Setup blue width and offset */
791575001e4SStefano Babic ipu_ch_param_set_field(p, 1, 122, 3, blue_width - 1);
792575001e4SStefano Babic ipu_ch_param_set_field(p, 1, 138, 5, blue_offset);
793575001e4SStefano Babic /* Setup alpha width and offset */
794575001e4SStefano Babic ipu_ch_param_set_field(p, 1, 125, 3, alpha_width - 1);
795575001e4SStefano Babic ipu_ch_param_set_field(p, 1, 143, 5, alpha_offset);
796575001e4SStefano Babic }
797575001e4SStefano Babic
ipu_ch_param_init(int ch,uint32_t pixel_fmt,uint32_t width,uint32_t height,uint32_t stride,uint32_t u,uint32_t v,uint32_t uv_stride,dma_addr_t addr0,dma_addr_t addr1)798575001e4SStefano Babic static void ipu_ch_param_init(int ch,
799575001e4SStefano Babic uint32_t pixel_fmt, uint32_t width,
800575001e4SStefano Babic uint32_t height, uint32_t stride,
801575001e4SStefano Babic uint32_t u, uint32_t v,
802575001e4SStefano Babic uint32_t uv_stride, dma_addr_t addr0,
803575001e4SStefano Babic dma_addr_t addr1)
804575001e4SStefano Babic {
805575001e4SStefano Babic uint32_t u_offset = 0;
806575001e4SStefano Babic uint32_t v_offset = 0;
807575001e4SStefano Babic struct ipu_ch_param params;
808575001e4SStefano Babic
809575001e4SStefano Babic memset(¶ms, 0, sizeof(params));
810575001e4SStefano Babic
811575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 0, 125, 13, width - 1);
812575001e4SStefano Babic
813575001e4SStefano Babic if ((ch == 8) || (ch == 9) || (ch == 10)) {
814575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 0, 138, 12, (height / 2) - 1);
815575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 1, 102, 14, (stride * 2) - 1);
816575001e4SStefano Babic } else {
817575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 0, 138, 12, height - 1);
818575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 1, 102, 14, stride - 1);
819575001e4SStefano Babic }
820575001e4SStefano Babic
821575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 1, 0, 29, addr0 >> 3);
822575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 1, 29, 29, addr1 >> 3);
823575001e4SStefano Babic
824575001e4SStefano Babic switch (pixel_fmt) {
825575001e4SStefano Babic case IPU_PIX_FMT_GENERIC:
826575001e4SStefano Babic /*Represents 8-bit Generic data */
827575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 0, 107, 3, 5); /* bits/pixel */
828575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 1, 85, 4, 6); /* pix format */
829575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 1, 78, 7, 63); /* burst size */
830575001e4SStefano Babic
831575001e4SStefano Babic break;
832575001e4SStefano Babic case IPU_PIX_FMT_GENERIC_32:
833575001e4SStefano Babic /*Represents 32-bit Generic data */
834575001e4SStefano Babic break;
835575001e4SStefano Babic case IPU_PIX_FMT_RGB565:
836575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 0, 107, 3, 3); /* bits/pixel */
837575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 1, 85, 4, 7); /* pix format */
838575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 1, 78, 7, 15); /* burst size */
839575001e4SStefano Babic
840575001e4SStefano Babic ipu_ch_params_set_packing(¶ms, 5, 0, 6, 5, 5, 11, 8, 16);
841575001e4SStefano Babic break;
842575001e4SStefano Babic case IPU_PIX_FMT_BGR24:
843575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 0, 107, 3, 1); /* bits/pixel */
844575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 1, 85, 4, 7); /* pix format */
845575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 1, 78, 7, 19); /* burst size */
846575001e4SStefano Babic
847575001e4SStefano Babic ipu_ch_params_set_packing(¶ms, 8, 0, 8, 8, 8, 16, 8, 24);
848575001e4SStefano Babic break;
849575001e4SStefano Babic case IPU_PIX_FMT_RGB24:
850575001e4SStefano Babic case IPU_PIX_FMT_YUV444:
851575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 0, 107, 3, 1); /* bits/pixel */
852575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 1, 85, 4, 7); /* pix format */
853575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 1, 78, 7, 19); /* burst size */
854575001e4SStefano Babic
855575001e4SStefano Babic ipu_ch_params_set_packing(¶ms, 8, 16, 8, 8, 8, 0, 8, 24);
856575001e4SStefano Babic break;
857575001e4SStefano Babic case IPU_PIX_FMT_BGRA32:
858575001e4SStefano Babic case IPU_PIX_FMT_BGR32:
859575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 0, 107, 3, 0); /* bits/pixel */
860575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 1, 85, 4, 7); /* pix format */
861575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 1, 78, 7, 15); /* burst size */
862575001e4SStefano Babic
863575001e4SStefano Babic ipu_ch_params_set_packing(¶ms, 8, 8, 8, 16, 8, 24, 8, 0);
864575001e4SStefano Babic break;
865575001e4SStefano Babic case IPU_PIX_FMT_RGBA32:
866575001e4SStefano Babic case IPU_PIX_FMT_RGB32:
867575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 0, 107, 3, 0); /* bits/pixel */
868575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 1, 85, 4, 7); /* pix format */
869575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 1, 78, 7, 15); /* burst size */
870575001e4SStefano Babic
871575001e4SStefano Babic ipu_ch_params_set_packing(¶ms, 8, 24, 8, 16, 8, 8, 8, 0);
872575001e4SStefano Babic break;
873575001e4SStefano Babic case IPU_PIX_FMT_ABGR32:
874575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 0, 107, 3, 0); /* bits/pixel */
875575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 1, 85, 4, 7); /* pix format */
876575001e4SStefano Babic
877575001e4SStefano Babic ipu_ch_params_set_packing(¶ms, 8, 0, 8, 8, 8, 16, 8, 24);
878575001e4SStefano Babic break;
879575001e4SStefano Babic case IPU_PIX_FMT_UYVY:
880575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 0, 107, 3, 3); /* bits/pixel */
881575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 1, 85, 4, 0xA); /* pix format */
882575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 1, 78, 7, 15); /* burst size */
883575001e4SStefano Babic break;
884575001e4SStefano Babic case IPU_PIX_FMT_YUYV:
885575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 0, 107, 3, 3); /* bits/pixel */
886575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 1, 85, 4, 0x8); /* pix format */
887575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 1, 78, 7, 31); /* burst size */
888575001e4SStefano Babic break;
889575001e4SStefano Babic case IPU_PIX_FMT_YUV420P2:
890575001e4SStefano Babic case IPU_PIX_FMT_YUV420P:
891575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 1, 85, 4, 2); /* pix format */
892575001e4SStefano Babic
893575001e4SStefano Babic if (uv_stride < stride / 2)
894575001e4SStefano Babic uv_stride = stride / 2;
895575001e4SStefano Babic
896575001e4SStefano Babic u_offset = stride * height;
897575001e4SStefano Babic v_offset = u_offset + (uv_stride * height / 2);
898575001e4SStefano Babic /* burst size */
899575001e4SStefano Babic if ((ch == 8) || (ch == 9) || (ch == 10)) {
900575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 1, 78, 7, 15);
901575001e4SStefano Babic uv_stride = uv_stride*2;
902575001e4SStefano Babic } else {
903575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 1, 78, 7, 31);
904575001e4SStefano Babic }
905575001e4SStefano Babic break;
906575001e4SStefano Babic case IPU_PIX_FMT_YVU422P:
907575001e4SStefano Babic /* BPP & pixel format */
908575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 1, 85, 4, 1); /* pix format */
909575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 1, 78, 7, 31); /* burst size */
910575001e4SStefano Babic
911575001e4SStefano Babic if (uv_stride < stride / 2)
912575001e4SStefano Babic uv_stride = stride / 2;
913575001e4SStefano Babic
914575001e4SStefano Babic v_offset = (v == 0) ? stride * height : v;
915575001e4SStefano Babic u_offset = (u == 0) ? v_offset + v_offset / 2 : u;
916575001e4SStefano Babic break;
917575001e4SStefano Babic case IPU_PIX_FMT_YUV422P:
918575001e4SStefano Babic /* BPP & pixel format */
919575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 1, 85, 4, 1); /* pix format */
920575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 1, 78, 7, 31); /* burst size */
921575001e4SStefano Babic
922575001e4SStefano Babic if (uv_stride < stride / 2)
923575001e4SStefano Babic uv_stride = stride / 2;
924575001e4SStefano Babic
925575001e4SStefano Babic u_offset = (u == 0) ? stride * height : u;
926575001e4SStefano Babic v_offset = (v == 0) ? u_offset + u_offset / 2 : v;
927575001e4SStefano Babic break;
928575001e4SStefano Babic case IPU_PIX_FMT_NV12:
929575001e4SStefano Babic /* BPP & pixel format */
930575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 1, 85, 4, 4); /* pix format */
931575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 1, 78, 7, 31); /* burst size */
932575001e4SStefano Babic uv_stride = stride;
933575001e4SStefano Babic u_offset = (u == 0) ? stride * height : u;
934575001e4SStefano Babic break;
935575001e4SStefano Babic default:
936575001e4SStefano Babic puts("mxc ipu: unimplemented pixel format\n");
937575001e4SStefano Babic break;
938575001e4SStefano Babic }
939575001e4SStefano Babic
940575001e4SStefano Babic
941575001e4SStefano Babic if (uv_stride)
942575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 1, 128, 14, uv_stride - 1);
943575001e4SStefano Babic
944575001e4SStefano Babic /* Get the uv offset from user when need cropping */
945575001e4SStefano Babic if (u || v) {
946575001e4SStefano Babic u_offset = u;
947575001e4SStefano Babic v_offset = v;
948575001e4SStefano Babic }
949575001e4SStefano Babic
950575001e4SStefano Babic /* UBO and VBO are 22-bit */
951575001e4SStefano Babic if (u_offset/8 > 0x3fffff)
952575001e4SStefano Babic puts("The value of U offset exceeds IPU limitation\n");
953575001e4SStefano Babic if (v_offset/8 > 0x3fffff)
954575001e4SStefano Babic puts("The value of V offset exceeds IPU limitation\n");
955575001e4SStefano Babic
956575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 0, 46, 22, u_offset / 8);
957575001e4SStefano Babic ipu_ch_param_set_field(¶ms, 0, 68, 22, v_offset / 8);
958575001e4SStefano Babic
959575001e4SStefano Babic debug("initializing idma ch %d @ %p\n", ch, ipu_ch_param_addr(ch));
960575001e4SStefano Babic memcpy(ipu_ch_param_addr(ch), ¶ms, sizeof(params));
961575001e4SStefano Babic };
962575001e4SStefano Babic
963575001e4SStefano Babic /*
964575001e4SStefano Babic * This function is called to initialize a buffer for logical IPU channel.
965575001e4SStefano Babic *
966575001e4SStefano Babic * @param channel Input parameter for the logical channel ID.
967575001e4SStefano Babic *
968575001e4SStefano Babic * @param type Input parameter which buffer to initialize.
969575001e4SStefano Babic *
970575001e4SStefano Babic * @param pixel_fmt Input parameter for pixel format of buffer.
971575001e4SStefano Babic * Pixel format is a FOURCC ASCII code.
972575001e4SStefano Babic *
973575001e4SStefano Babic * @param width Input parameter for width of buffer in pixels.
974575001e4SStefano Babic *
975575001e4SStefano Babic * @param height Input parameter for height of buffer in pixels.
976575001e4SStefano Babic *
977575001e4SStefano Babic * @param stride Input parameter for stride length of buffer
978575001e4SStefano Babic * in pixels.
979575001e4SStefano Babic *
980575001e4SStefano Babic * @param phyaddr_0 Input parameter buffer 0 physical address.
981575001e4SStefano Babic *
982575001e4SStefano Babic * @param phyaddr_1 Input parameter buffer 1 physical address.
983575001e4SStefano Babic * Setting this to a value other than NULL enables
984575001e4SStefano Babic * double buffering mode.
985575001e4SStefano Babic *
986575001e4SStefano Babic * @param u private u offset for additional cropping,
987575001e4SStefano Babic * zero if not used.
988575001e4SStefano Babic *
989575001e4SStefano Babic * @param v private v offset for additional cropping,
990575001e4SStefano Babic * zero if not used.
991575001e4SStefano Babic *
992575001e4SStefano Babic * @return Returns 0 on success or negative error code on fail
993575001e4SStefano Babic */
ipu_init_channel_buffer(ipu_channel_t channel,ipu_buffer_t type,uint32_t pixel_fmt,uint16_t width,uint16_t height,uint32_t stride,dma_addr_t phyaddr_0,dma_addr_t phyaddr_1,uint32_t u,uint32_t v)994575001e4SStefano Babic int32_t ipu_init_channel_buffer(ipu_channel_t channel, ipu_buffer_t type,
995575001e4SStefano Babic uint32_t pixel_fmt,
996575001e4SStefano Babic uint16_t width, uint16_t height,
997575001e4SStefano Babic uint32_t stride,
998575001e4SStefano Babic dma_addr_t phyaddr_0, dma_addr_t phyaddr_1,
999575001e4SStefano Babic uint32_t u, uint32_t v)
1000575001e4SStefano Babic {
1001575001e4SStefano Babic uint32_t reg;
1002575001e4SStefano Babic uint32_t dma_chan;
1003575001e4SStefano Babic
1004575001e4SStefano Babic dma_chan = channel_2_dma(channel, type);
1005575001e4SStefano Babic if (!idma_is_valid(dma_chan))
1006575001e4SStefano Babic return -EINVAL;
1007575001e4SStefano Babic
1008575001e4SStefano Babic if (stride < width * bytes_per_pixel(pixel_fmt))
1009575001e4SStefano Babic stride = width * bytes_per_pixel(pixel_fmt);
1010575001e4SStefano Babic
1011575001e4SStefano Babic if (stride % 4) {
1012575001e4SStefano Babic printf(
1013575001e4SStefano Babic "Stride not 32-bit aligned, stride = %d\n", stride);
1014575001e4SStefano Babic return -EINVAL;
1015575001e4SStefano Babic }
1016575001e4SStefano Babic /* Build parameter memory data for DMA channel */
1017575001e4SStefano Babic ipu_ch_param_init(dma_chan, pixel_fmt, width, height, stride, u, v, 0,
1018575001e4SStefano Babic phyaddr_0, phyaddr_1);
1019575001e4SStefano Babic
1020575001e4SStefano Babic if (ipu_is_dmfc_chan(dma_chan)) {
1021575001e4SStefano Babic ipu_dmfc_set_wait4eot(dma_chan, width);
1022575001e4SStefano Babic }
1023575001e4SStefano Babic
1024575001e4SStefano Babic if (idma_is_set(IDMAC_CHA_PRI, dma_chan))
1025575001e4SStefano Babic ipu_ch_param_set_high_priority(dma_chan);
1026575001e4SStefano Babic
1027575001e4SStefano Babic ipu_ch_param_dump(dma_chan);
1028575001e4SStefano Babic
1029575001e4SStefano Babic reg = __raw_readl(IPU_CHA_DB_MODE_SEL(dma_chan));
1030575001e4SStefano Babic if (phyaddr_1)
1031575001e4SStefano Babic reg |= idma_mask(dma_chan);
1032575001e4SStefano Babic else
1033575001e4SStefano Babic reg &= ~idma_mask(dma_chan);
1034575001e4SStefano Babic __raw_writel(reg, IPU_CHA_DB_MODE_SEL(dma_chan));
1035575001e4SStefano Babic
1036575001e4SStefano Babic /* Reset to buffer 0 */
1037575001e4SStefano Babic __raw_writel(idma_mask(dma_chan), IPU_CHA_CUR_BUF(dma_chan));
1038575001e4SStefano Babic
1039575001e4SStefano Babic return 0;
1040575001e4SStefano Babic }
1041575001e4SStefano Babic
1042575001e4SStefano Babic /*
1043575001e4SStefano Babic * This function enables a logical channel.
1044575001e4SStefano Babic *
1045575001e4SStefano Babic * @param channel Input parameter for the logical channel ID.
1046575001e4SStefano Babic *
1047575001e4SStefano Babic * @return This function returns 0 on success or negative error code on
1048575001e4SStefano Babic * fail.
1049575001e4SStefano Babic */
ipu_enable_channel(ipu_channel_t channel)1050575001e4SStefano Babic int32_t ipu_enable_channel(ipu_channel_t channel)
1051575001e4SStefano Babic {
1052575001e4SStefano Babic uint32_t reg;
1053575001e4SStefano Babic uint32_t in_dma;
1054575001e4SStefano Babic uint32_t out_dma;
1055575001e4SStefano Babic
1056575001e4SStefano Babic if (g_channel_enable_mask & (1L << IPU_CHAN_ID(channel))) {
1057575001e4SStefano Babic printf("Warning: channel already enabled %d\n",
1058575001e4SStefano Babic IPU_CHAN_ID(channel));
1059575001e4SStefano Babic }
1060575001e4SStefano Babic
1061575001e4SStefano Babic /* Get input and output dma channels */
1062575001e4SStefano Babic out_dma = channel_2_dma(channel, IPU_OUTPUT_BUFFER);
1063575001e4SStefano Babic in_dma = channel_2_dma(channel, IPU_VIDEO_IN_BUFFER);
1064575001e4SStefano Babic
1065575001e4SStefano Babic if (idma_is_valid(in_dma)) {
1066575001e4SStefano Babic reg = __raw_readl(IDMAC_CHA_EN(in_dma));
1067575001e4SStefano Babic __raw_writel(reg | idma_mask(in_dma), IDMAC_CHA_EN(in_dma));
1068575001e4SStefano Babic }
1069575001e4SStefano Babic if (idma_is_valid(out_dma)) {
1070575001e4SStefano Babic reg = __raw_readl(IDMAC_CHA_EN(out_dma));
1071575001e4SStefano Babic __raw_writel(reg | idma_mask(out_dma), IDMAC_CHA_EN(out_dma));
1072575001e4SStefano Babic }
1073575001e4SStefano Babic
1074575001e4SStefano Babic if ((channel == MEM_DC_SYNC) || (channel == MEM_BG_SYNC) ||
1075575001e4SStefano Babic (channel == MEM_FG_SYNC))
1076575001e4SStefano Babic ipu_dp_dc_enable(channel);
1077575001e4SStefano Babic
1078575001e4SStefano Babic g_channel_enable_mask |= 1L << IPU_CHAN_ID(channel);
1079575001e4SStefano Babic
1080575001e4SStefano Babic return 0;
1081575001e4SStefano Babic }
1082575001e4SStefano Babic
1083575001e4SStefano Babic /*
1084575001e4SStefano Babic * This function clear buffer ready for a logical channel.
1085575001e4SStefano Babic *
1086575001e4SStefano Babic * @param channel Input parameter for the logical channel ID.
1087575001e4SStefano Babic *
1088575001e4SStefano Babic * @param type Input parameter which buffer to clear.
1089575001e4SStefano Babic *
1090575001e4SStefano Babic * @param bufNum Input parameter for which buffer number clear
1091575001e4SStefano Babic * ready state.
1092575001e4SStefano Babic *
1093575001e4SStefano Babic */
ipu_clear_buffer_ready(ipu_channel_t channel,ipu_buffer_t type,uint32_t bufNum)1094575001e4SStefano Babic void ipu_clear_buffer_ready(ipu_channel_t channel, ipu_buffer_t type,
1095575001e4SStefano Babic uint32_t bufNum)
1096575001e4SStefano Babic {
1097575001e4SStefano Babic uint32_t dma_ch = channel_2_dma(channel, type);
1098575001e4SStefano Babic
1099575001e4SStefano Babic if (!idma_is_valid(dma_ch))
1100575001e4SStefano Babic return;
1101575001e4SStefano Babic
1102575001e4SStefano Babic __raw_writel(0xF0000000, IPU_GPR); /* write one to clear */
1103575001e4SStefano Babic if (bufNum == 0) {
1104575001e4SStefano Babic if (idma_is_set(IPU_CHA_BUF0_RDY, dma_ch)) {
1105575001e4SStefano Babic __raw_writel(idma_mask(dma_ch),
1106575001e4SStefano Babic IPU_CHA_BUF0_RDY(dma_ch));
1107575001e4SStefano Babic }
1108575001e4SStefano Babic } else {
1109575001e4SStefano Babic if (idma_is_set(IPU_CHA_BUF1_RDY, dma_ch)) {
1110575001e4SStefano Babic __raw_writel(idma_mask(dma_ch),
1111575001e4SStefano Babic IPU_CHA_BUF1_RDY(dma_ch));
1112575001e4SStefano Babic }
1113575001e4SStefano Babic }
1114575001e4SStefano Babic __raw_writel(0x0, IPU_GPR); /* write one to set */
1115575001e4SStefano Babic }
1116575001e4SStefano Babic
1117575001e4SStefano Babic /*
1118575001e4SStefano Babic * This function disables a logical channel.
1119575001e4SStefano Babic *
1120575001e4SStefano Babic * @param channel Input parameter for the logical channel ID.
1121575001e4SStefano Babic *
1122575001e4SStefano Babic * @param wait_for_stop Flag to set whether to wait for channel end
1123575001e4SStefano Babic * of frame or return immediately.
1124575001e4SStefano Babic *
1125575001e4SStefano Babic * @return This function returns 0 on success or negative error code on
1126575001e4SStefano Babic * fail.
1127575001e4SStefano Babic */
ipu_disable_channel(ipu_channel_t channel)1128575001e4SStefano Babic int32_t ipu_disable_channel(ipu_channel_t channel)
1129575001e4SStefano Babic {
1130575001e4SStefano Babic uint32_t reg;
1131575001e4SStefano Babic uint32_t in_dma;
1132575001e4SStefano Babic uint32_t out_dma;
1133575001e4SStefano Babic
1134575001e4SStefano Babic if ((g_channel_enable_mask & (1L << IPU_CHAN_ID(channel))) == 0) {
1135575001e4SStefano Babic debug("Channel already disabled %d\n",
1136575001e4SStefano Babic IPU_CHAN_ID(channel));
1137575001e4SStefano Babic return 0;
1138575001e4SStefano Babic }
1139575001e4SStefano Babic
1140575001e4SStefano Babic /* Get input and output dma channels */
1141575001e4SStefano Babic out_dma = channel_2_dma(channel, IPU_OUTPUT_BUFFER);
1142575001e4SStefano Babic in_dma = channel_2_dma(channel, IPU_VIDEO_IN_BUFFER);
1143575001e4SStefano Babic
1144575001e4SStefano Babic if ((idma_is_valid(in_dma) &&
1145575001e4SStefano Babic !idma_is_set(IDMAC_CHA_EN, in_dma))
1146575001e4SStefano Babic && (idma_is_valid(out_dma) &&
1147575001e4SStefano Babic !idma_is_set(IDMAC_CHA_EN, out_dma)))
1148575001e4SStefano Babic return -EINVAL;
1149575001e4SStefano Babic
1150575001e4SStefano Babic if ((channel == MEM_BG_SYNC) || (channel == MEM_FG_SYNC) ||
1151575001e4SStefano Babic (channel == MEM_DC_SYNC)) {
1152575001e4SStefano Babic ipu_dp_dc_disable(channel, 0);
1153575001e4SStefano Babic }
1154575001e4SStefano Babic
1155575001e4SStefano Babic /* Disable DMA channel(s) */
1156575001e4SStefano Babic if (idma_is_valid(in_dma)) {
1157575001e4SStefano Babic reg = __raw_readl(IDMAC_CHA_EN(in_dma));
1158575001e4SStefano Babic __raw_writel(reg & ~idma_mask(in_dma), IDMAC_CHA_EN(in_dma));
1159575001e4SStefano Babic __raw_writel(idma_mask(in_dma), IPU_CHA_CUR_BUF(in_dma));
1160575001e4SStefano Babic }
1161575001e4SStefano Babic if (idma_is_valid(out_dma)) {
1162575001e4SStefano Babic reg = __raw_readl(IDMAC_CHA_EN(out_dma));
1163575001e4SStefano Babic __raw_writel(reg & ~idma_mask(out_dma), IDMAC_CHA_EN(out_dma));
1164575001e4SStefano Babic __raw_writel(idma_mask(out_dma), IPU_CHA_CUR_BUF(out_dma));
1165575001e4SStefano Babic }
1166575001e4SStefano Babic
1167575001e4SStefano Babic g_channel_enable_mask &= ~(1L << IPU_CHAN_ID(channel));
1168575001e4SStefano Babic
1169575001e4SStefano Babic /* Set channel buffers NOT to be ready */
1170575001e4SStefano Babic if (idma_is_valid(in_dma)) {
1171575001e4SStefano Babic ipu_clear_buffer_ready(channel, IPU_VIDEO_IN_BUFFER, 0);
1172575001e4SStefano Babic ipu_clear_buffer_ready(channel, IPU_VIDEO_IN_BUFFER, 1);
1173575001e4SStefano Babic }
1174575001e4SStefano Babic if (idma_is_valid(out_dma)) {
1175575001e4SStefano Babic ipu_clear_buffer_ready(channel, IPU_OUTPUT_BUFFER, 0);
1176575001e4SStefano Babic ipu_clear_buffer_ready(channel, IPU_OUTPUT_BUFFER, 1);
1177575001e4SStefano Babic }
1178575001e4SStefano Babic
1179575001e4SStefano Babic return 0;
1180575001e4SStefano Babic }
1181575001e4SStefano Babic
bytes_per_pixel(uint32_t fmt)1182575001e4SStefano Babic uint32_t bytes_per_pixel(uint32_t fmt)
1183575001e4SStefano Babic {
1184575001e4SStefano Babic switch (fmt) {
1185575001e4SStefano Babic case IPU_PIX_FMT_GENERIC: /*generic data */
1186575001e4SStefano Babic case IPU_PIX_FMT_RGB332:
1187575001e4SStefano Babic case IPU_PIX_FMT_YUV420P:
1188575001e4SStefano Babic case IPU_PIX_FMT_YUV422P:
1189575001e4SStefano Babic return 1;
1190575001e4SStefano Babic break;
1191575001e4SStefano Babic case IPU_PIX_FMT_RGB565:
1192575001e4SStefano Babic case IPU_PIX_FMT_YUYV:
1193575001e4SStefano Babic case IPU_PIX_FMT_UYVY:
1194575001e4SStefano Babic return 2;
1195575001e4SStefano Babic break;
1196575001e4SStefano Babic case IPU_PIX_FMT_BGR24:
1197575001e4SStefano Babic case IPU_PIX_FMT_RGB24:
1198575001e4SStefano Babic return 3;
1199575001e4SStefano Babic break;
1200575001e4SStefano Babic case IPU_PIX_FMT_GENERIC_32: /*generic data */
1201575001e4SStefano Babic case IPU_PIX_FMT_BGR32:
1202575001e4SStefano Babic case IPU_PIX_FMT_BGRA32:
1203575001e4SStefano Babic case IPU_PIX_FMT_RGB32:
1204575001e4SStefano Babic case IPU_PIX_FMT_RGBA32:
1205575001e4SStefano Babic case IPU_PIX_FMT_ABGR32:
1206575001e4SStefano Babic return 4;
1207575001e4SStefano Babic break;
1208575001e4SStefano Babic default:
1209575001e4SStefano Babic return 1;
1210575001e4SStefano Babic break;
1211575001e4SStefano Babic }
1212575001e4SStefano Babic return 0;
1213575001e4SStefano Babic }
1214575001e4SStefano Babic
format_to_colorspace(uint32_t fmt)1215575001e4SStefano Babic ipu_color_space_t format_to_colorspace(uint32_t fmt)
1216575001e4SStefano Babic {
1217575001e4SStefano Babic switch (fmt) {
1218575001e4SStefano Babic case IPU_PIX_FMT_RGB666:
1219575001e4SStefano Babic case IPU_PIX_FMT_RGB565:
1220575001e4SStefano Babic case IPU_PIX_FMT_BGR24:
1221575001e4SStefano Babic case IPU_PIX_FMT_RGB24:
1222575001e4SStefano Babic case IPU_PIX_FMT_BGR32:
1223575001e4SStefano Babic case IPU_PIX_FMT_BGRA32:
1224575001e4SStefano Babic case IPU_PIX_FMT_RGB32:
1225575001e4SStefano Babic case IPU_PIX_FMT_RGBA32:
1226575001e4SStefano Babic case IPU_PIX_FMT_ABGR32:
1227575001e4SStefano Babic case IPU_PIX_FMT_LVDS666:
1228575001e4SStefano Babic case IPU_PIX_FMT_LVDS888:
1229575001e4SStefano Babic return RGB;
1230575001e4SStefano Babic break;
1231575001e4SStefano Babic
1232575001e4SStefano Babic default:
1233575001e4SStefano Babic return YCbCr;
1234575001e4SStefano Babic break;
1235575001e4SStefano Babic }
1236575001e4SStefano Babic return RGB;
1237575001e4SStefano Babic }
1238cb9f8e6aSHeiko Schocher
1239cb9f8e6aSHeiko Schocher /* should be removed when clk framework is availiable */
ipu_set_ldb_clock(int rate)1240cb9f8e6aSHeiko Schocher int ipu_set_ldb_clock(int rate)
1241cb9f8e6aSHeiko Schocher {
1242cb9f8e6aSHeiko Schocher ldb_clk.rate = rate;
1243cb9f8e6aSHeiko Schocher
1244cb9f8e6aSHeiko Schocher return 0;
1245cb9f8e6aSHeiko Schocher }
1246*f8ba7f27SAnatolij Gustschin
ipu_clk_enabled(void)1247*f8ba7f27SAnatolij Gustschin bool ipu_clk_enabled(void)
1248*f8ba7f27SAnatolij Gustschin {
1249*f8ba7f27SAnatolij Gustschin return g_ipu_clk_enabled;
1250*f8ba7f27SAnatolij Gustschin }
1251