1*97cb0927SSimon Glass /* 2*97cb0927SSimon Glass * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 3*97cb0927SSimon Glass * All Rights Reserved. 4*97cb0927SSimon Glass * 5*97cb0927SSimon Glass * SPDX-License-Identifier: BSD-3-Clause 6*97cb0927SSimon Glass */ 7*97cb0927SSimon Glass 8*97cb0927SSimon Glass #ifndef _I915_REG_H_ 9*97cb0927SSimon Glass #define _I915_REG_H_ 10*97cb0927SSimon Glass 11*97cb0927SSimon Glass /* Hotplug control (945+ only) */ 12*97cb0927SSimon Glass #define PORT_HOTPLUG_EN 0x61110 13*97cb0927SSimon Glass #define HDMIB_HOTPLUG_INT_EN (1 << 29) 14*97cb0927SSimon Glass #define DPB_HOTPLUG_INT_EN (1 << 29) 15*97cb0927SSimon Glass #define HDMIC_HOTPLUG_INT_EN (1 << 28) 16*97cb0927SSimon Glass #define DPC_HOTPLUG_INT_EN (1 << 28) 17*97cb0927SSimon Glass #define HDMID_HOTPLUG_INT_EN (1 << 27) 18*97cb0927SSimon Glass #define DPD_HOTPLUG_INT_EN (1 << 27) 19*97cb0927SSimon Glass #define SDVOB_HOTPLUG_INT_EN (1 << 26) 20*97cb0927SSimon Glass #define SDVOC_HOTPLUG_INT_EN (1 << 25) 21*97cb0927SSimon Glass #define TV_HOTPLUG_INT_EN (1 << 18) 22*97cb0927SSimon Glass #define CRT_HOTPLUG_INT_EN (1 << 9) 23*97cb0927SSimon Glass #define CRT_HOTPLUG_FORCE_DETECT (1 << 3) 24*97cb0927SSimon Glass #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8) 25*97cb0927SSimon Glass /* must use period 64 on GM45 according to docs */ 26*97cb0927SSimon Glass #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8) 27*97cb0927SSimon Glass #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7) 28*97cb0927SSimon Glass #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7) 29*97cb0927SSimon Glass #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5) 30*97cb0927SSimon Glass #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5) 31*97cb0927SSimon Glass #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5) 32*97cb0927SSimon Glass #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5) 33*97cb0927SSimon Glass #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5) 34*97cb0927SSimon Glass #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4) 35*97cb0927SSimon Glass #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4) 36*97cb0927SSimon Glass #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2) 37*97cb0927SSimon Glass #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2) 38*97cb0927SSimon Glass 39*97cb0927SSimon Glass /* Backlight control */ 40*97cb0927SSimon Glass #define BLC_PWM_CTL2 0x61250 /* 965+ only */ 41*97cb0927SSimon Glass #define BLM_PWM_ENABLE (1 << 31) 42*97cb0927SSimon Glass #define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */ 43*97cb0927SSimon Glass #define BLM_PIPE_SELECT (1 << 29) 44*97cb0927SSimon Glass #define BLM_PIPE_SELECT_IVB (3 << 29) 45*97cb0927SSimon Glass #define BLM_PIPE_A (0 << 29) 46*97cb0927SSimon Glass #define BLM_PIPE_B (1 << 29) 47*97cb0927SSimon Glass #define BLM_PIPE_C (2 << 29) /* ivb + */ 48*97cb0927SSimon Glass #define BLM_PIPE(pipe) ((pipe) << 29) 49*97cb0927SSimon Glass #define BLM_POLARITY_I965 (1 << 28) /* gen4 only */ 50*97cb0927SSimon Glass #define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26) 51*97cb0927SSimon Glass #define BLM_PHASE_IN_ENABLE (1 << 25) 52*97cb0927SSimon Glass #define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24) 53*97cb0927SSimon Glass #define BLM_PHASE_IN_TIME_BASE_SHIFT (16) 54*97cb0927SSimon Glass #define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16) 55*97cb0927SSimon Glass #define BLM_PHASE_IN_COUNT_SHIFT (8) 56*97cb0927SSimon Glass #define BLM_PHASE_IN_COUNT_MASK (0xff << 8) 57*97cb0927SSimon Glass #define BLM_PHASE_IN_INCR_SHIFT (0) 58*97cb0927SSimon Glass #define BLM_PHASE_IN_INCR_MASK (0xff << 0) 59*97cb0927SSimon Glass #define BLC_PWM_CTL 0x61254 60*97cb0927SSimon Glass /* 61*97cb0927SSimon Glass * This is the most significant 15 bits of the number of backlight cycles in a 62*97cb0927SSimon Glass * complete cycle of the modulated backlight control. 63*97cb0927SSimon Glass * 64*97cb0927SSimon Glass * The actual value is this field multiplied by two. 65*97cb0927SSimon Glass */ 66*97cb0927SSimon Glass #define BACKLIGHT_MODULATION_FREQ_SHIFT (17) 67*97cb0927SSimon Glass #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17) 68*97cb0927SSimon Glass #define BLM_LEGACY_MODE (1 << 16) /* gen2 only */ 69*97cb0927SSimon Glass /* 70*97cb0927SSimon Glass * This is the number of cycles out of the backlight modulation cycle for which 71*97cb0927SSimon Glass * the backlight is on. 72*97cb0927SSimon Glass * 73*97cb0927SSimon Glass * This field must be no greater than the number of cycles in the complete 74*97cb0927SSimon Glass * backlight modulation cycle. 75*97cb0927SSimon Glass */ 76*97cb0927SSimon Glass #define BACKLIGHT_DUTY_CYCLE_SHIFT (0) 77*97cb0927SSimon Glass #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff) 78*97cb0927SSimon Glass #define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe) 79*97cb0927SSimon Glass #define BLM_POLARITY_PNV (1 << 0) /* pnv only */ 80*97cb0927SSimon Glass 81*97cb0927SSimon Glass #define BLC_HIST_CTL 0x61260 82*97cb0927SSimon Glass 83*97cb0927SSimon Glass /* 84*97cb0927SSimon Glass * New registers for PCH-split platforms. Safe where new bits show up, the 85*97cb0927SSimon Glass * register layout machtes with gen4 BLC_PWM_CTL[12] 86*97cb0927SSimon Glass */ 87*97cb0927SSimon Glass #define BLC_PWM_CPU_CTL2 0x48250 88*97cb0927SSimon Glass #define BLC_PWM2_ENABLE (1<<31) 89*97cb0927SSimon Glass #define BLC_PWM_CPU_CTL 0x48254 90*97cb0927SSimon Glass 91*97cb0927SSimon Glass #define BLM_HIST_CTL 0x48260 92*97cb0927SSimon Glass #define ENH_HIST_ENABLE (1<<31) 93*97cb0927SSimon Glass #define ENH_MODIF_TBL_ENABLE (1<<30) 94*97cb0927SSimon Glass #define ENH_PIPE_A_SELECT (0<<29) 95*97cb0927SSimon Glass #define ENH_PIPE_B_SELECT (1<<29) 96*97cb0927SSimon Glass #define ENH_PIPE(pipe) _PIPE(pipe, ENH_PIPE_A_SELECT, ENH_PIPE_B_SELECT) 97*97cb0927SSimon Glass #define HIST_MODE_YUV (0<<24) 98*97cb0927SSimon Glass #define HIST_MODE_HSV (1<<24) 99*97cb0927SSimon Glass #define ENH_MODE_DIRECT (0<<13) 100*97cb0927SSimon Glass #define ENH_MODE_ADDITIVE (1<<13) 101*97cb0927SSimon Glass #define ENH_MODE_MULTIPLICATIVE (2<<13) 102*97cb0927SSimon Glass #define BIN_REGISTER_SET (1<<11) 103*97cb0927SSimon Glass #define ENH_NUM_BINS 32 104*97cb0927SSimon Glass 105*97cb0927SSimon Glass #define BLM_HIST_ENH 0x48264 106*97cb0927SSimon Glass 107*97cb0927SSimon Glass #define BLM_HIST_GUARD_BAND 0x48268 108*97cb0927SSimon Glass #define BLM_HIST_INTR_ENABLE (1<<31) 109*97cb0927SSimon Glass #define BLM_HIST_EVENT_STATUS (1<<30) 110*97cb0927SSimon Glass #define BLM_HIST_INTR_DELAY_MASK (0xFF<<22) 111*97cb0927SSimon Glass #define BLM_HIST_INTR_DELAY_SHIFT 22 112*97cb0927SSimon Glass 113*97cb0927SSimon Glass /* 114*97cb0927SSimon Glass * PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is 115*97cb0927SSimon Glass * like the normal CTL from gen4 and earlier. Hooray for confusing naming. 116*97cb0927SSimon Glass */ 117*97cb0927SSimon Glass #define BLC_PWM_PCH_CTL1 0xc8250 118*97cb0927SSimon Glass #define BLM_PCH_PWM_ENABLE (1 << 31) 119*97cb0927SSimon Glass #define BLM_PCH_OVERRIDE_ENABLE (1 << 30) 120*97cb0927SSimon Glass #define BLM_PCH_POLARITY (1 << 29) 121*97cb0927SSimon Glass #define BLC_PWM_PCH_CTL2 0xc8254 122*97cb0927SSimon Glass 123*97cb0927SSimon Glass /* digital port hotplug */ 124*97cb0927SSimon Glass #define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */ 125*97cb0927SSimon Glass #define PORTD_HOTPLUG_ENABLE (1 << 20) 126*97cb0927SSimon Glass #define PORTD_PULSE_DURATION_2ms (0) 127*97cb0927SSimon Glass #define PORTD_PULSE_DURATION_4_5ms (1 << 18) 128*97cb0927SSimon Glass #define PORTD_PULSE_DURATION_6ms (2 << 18) 129*97cb0927SSimon Glass #define PORTD_PULSE_DURATION_100ms (3 << 18) 130*97cb0927SSimon Glass #define PORTD_PULSE_DURATION_MASK (3 << 18) 131*97cb0927SSimon Glass #define PORTD_HOTPLUG_NO_DETECT (0) 132*97cb0927SSimon Glass #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16) 133*97cb0927SSimon Glass #define PORTD_HOTPLUG_LONG_DETECT (1 << 17) 134*97cb0927SSimon Glass #define PORTC_HOTPLUG_ENABLE (1 << 12) 135*97cb0927SSimon Glass #define PORTC_PULSE_DURATION_2ms (0) 136*97cb0927SSimon Glass #define PORTC_PULSE_DURATION_4_5ms (1 << 10) 137*97cb0927SSimon Glass #define PORTC_PULSE_DURATION_6ms (2 << 10) 138*97cb0927SSimon Glass #define PORTC_PULSE_DURATION_100ms (3 << 10) 139*97cb0927SSimon Glass #define PORTC_PULSE_DURATION_MASK (3 << 10) 140*97cb0927SSimon Glass #define PORTC_HOTPLUG_NO_DETECT (0) 141*97cb0927SSimon Glass #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8) 142*97cb0927SSimon Glass #define PORTC_HOTPLUG_LONG_DETECT (1 << 9) 143*97cb0927SSimon Glass #define PORTB_HOTPLUG_ENABLE (1 << 4) 144*97cb0927SSimon Glass #define PORTB_PULSE_DURATION_2ms (0) 145*97cb0927SSimon Glass #define PORTB_PULSE_DURATION_4_5ms (1 << 2) 146*97cb0927SSimon Glass #define PORTB_PULSE_DURATION_6ms (2 << 2) 147*97cb0927SSimon Glass #define PORTB_PULSE_DURATION_100ms (3 << 2) 148*97cb0927SSimon Glass #define PORTB_PULSE_DURATION_MASK (3 << 2) 149*97cb0927SSimon Glass #define PORTB_HOTPLUG_NO_DETECT (0) 150*97cb0927SSimon Glass #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0) 151*97cb0927SSimon Glass #define PORTB_HOTPLUG_LONG_DETECT (1 << 1) 152*97cb0927SSimon Glass 153*97cb0927SSimon Glass #define PCH_GPIOA 0xc5010 154*97cb0927SSimon Glass #define PCH_GPIOB 0xc5014 155*97cb0927SSimon Glass #define PCH_GPIOC 0xc5018 156*97cb0927SSimon Glass #define PCH_GPIOD 0xc501c 157*97cb0927SSimon Glass #define PCH_GPIOE 0xc5020 158*97cb0927SSimon Glass #define PCH_GPIOF 0xc5024 159*97cb0927SSimon Glass 160*97cb0927SSimon Glass #define PCH_GMBUS0 0xc5100 161*97cb0927SSimon Glass #define PCH_GMBUS1 0xc5104 162*97cb0927SSimon Glass #define PCH_GMBUS2 0xc5108 163*97cb0927SSimon Glass #define PCH_GMBUS3 0xc510c 164*97cb0927SSimon Glass #define PCH_GMBUS4 0xc5110 165*97cb0927SSimon Glass #define PCH_GMBUS5 0xc5120 166*97cb0927SSimon Glass 167*97cb0927SSimon Glass #define _PCH_DPLL_A 0xc6014 168*97cb0927SSimon Glass #define _PCH_DPLL_B 0xc6018 169*97cb0927SSimon Glass #define _PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B) 170*97cb0927SSimon Glass 171*97cb0927SSimon Glass #define _PCH_FPA0 0xc6040 172*97cb0927SSimon Glass #define FP_CB_TUNE (0x3<<22) 173*97cb0927SSimon Glass #define _PCH_FPA1 0xc6044 174*97cb0927SSimon Glass #define _PCH_FPB0 0xc6048 175*97cb0927SSimon Glass #define _PCH_FPB1 0xc604c 176*97cb0927SSimon Glass #define _PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0) 177*97cb0927SSimon Glass #define _PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1) 178*97cb0927SSimon Glass 179*97cb0927SSimon Glass #define PCH_DPLL_TEST 0xc606c 180*97cb0927SSimon Glass 181*97cb0927SSimon Glass #define PCH_DREF_CONTROL 0xC6200 182*97cb0927SSimon Glass #define DREF_CONTROL_MASK 0x7fc3 183*97cb0927SSimon Glass #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13) 184*97cb0927SSimon Glass #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13) 185*97cb0927SSimon Glass #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13) 186*97cb0927SSimon Glass #define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13) 187*97cb0927SSimon Glass #define DREF_SSC_SOURCE_DISABLE (0<<11) 188*97cb0927SSimon Glass #define DREF_SSC_SOURCE_ENABLE (2<<11) 189*97cb0927SSimon Glass #define DREF_SSC_SOURCE_MASK (3<<11) 190*97cb0927SSimon Glass #define DREF_NONSPREAD_SOURCE_DISABLE (0<<9) 191*97cb0927SSimon Glass #define DREF_NONSPREAD_CK505_ENABLE (1<<9) 192*97cb0927SSimon Glass #define DREF_NONSPREAD_SOURCE_ENABLE (2<<9) 193*97cb0927SSimon Glass #define DREF_NONSPREAD_SOURCE_MASK (3<<9) 194*97cb0927SSimon Glass #define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7) 195*97cb0927SSimon Glass #define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7) 196*97cb0927SSimon Glass #define DREF_SUPERSPREAD_SOURCE_MASK (3<<7) 197*97cb0927SSimon Glass #define DREF_SSC4_DOWNSPREAD (0<<6) 198*97cb0927SSimon Glass #define DREF_SSC4_CENTERSPREAD (1<<6) 199*97cb0927SSimon Glass #define DREF_SSC1_DISABLE (0<<1) 200*97cb0927SSimon Glass #define DREF_SSC1_ENABLE (1<<1) 201*97cb0927SSimon Glass #define DREF_SSC4_DISABLE (0) 202*97cb0927SSimon Glass #define DREF_SSC4_ENABLE (1) 203*97cb0927SSimon Glass 204*97cb0927SSimon Glass #define PCH_RAWCLK_FREQ 0xc6204 205*97cb0927SSimon Glass #define FDL_TP1_TIMER_SHIFT 12 206*97cb0927SSimon Glass #define FDL_TP1_TIMER_MASK (3<<12) 207*97cb0927SSimon Glass #define FDL_TP2_TIMER_SHIFT 10 208*97cb0927SSimon Glass #define FDL_TP2_TIMER_MASK (3<<10) 209*97cb0927SSimon Glass #define RAWCLK_FREQ_MASK 0x3ff 210*97cb0927SSimon Glass 211*97cb0927SSimon Glass #define PCH_DPLL_TMR_CFG 0xc6208 212*97cb0927SSimon Glass 213*97cb0927SSimon Glass #define PCH_SSC4_PARMS 0xc6210 214*97cb0927SSimon Glass #define PCH_SSC4_AUX_PARMS 0xc6214 215*97cb0927SSimon Glass 216*97cb0927SSimon Glass #define PCH_DPLL_SEL 0xc7000 217*97cb0927SSimon Glass #define TRANSA_DPLL_ENABLE (1<<3) 218*97cb0927SSimon Glass #define TRANSA_DPLLB_SEL (1<<0) 219*97cb0927SSimon Glass #define TRANSA_DPLLA_SEL 0 220*97cb0927SSimon Glass #define TRANSB_DPLL_ENABLE (1<<7) 221*97cb0927SSimon Glass #define TRANSB_DPLLB_SEL (1<<4) 222*97cb0927SSimon Glass #define TRANSB_DPLLA_SEL (0) 223*97cb0927SSimon Glass #define TRANSC_DPLL_ENABLE (1<<11) 224*97cb0927SSimon Glass #define TRANSC_DPLLB_SEL (1<<8) 225*97cb0927SSimon Glass #define TRANSC_DPLLA_SEL (0) 226*97cb0927SSimon Glass 227*97cb0927SSimon Glass /* transcoder */ 228*97cb0927SSimon Glass 229*97cb0927SSimon Glass #define _TRANS_HTOTAL_A 0xe0000 230*97cb0927SSimon Glass #define TRANS_HTOTAL_SHIFT 16 231*97cb0927SSimon Glass #define TRANS_HACTIVE_SHIFT 0 232*97cb0927SSimon Glass #define _TRANS_HBLANK_A 0xe0004 233*97cb0927SSimon Glass #define TRANS_HBLANK_END_SHIFT 16 234*97cb0927SSimon Glass #define TRANS_HBLANK_START_SHIFT 0 235*97cb0927SSimon Glass #define _TRANS_HSYNC_A 0xe0008 236*97cb0927SSimon Glass #define TRANS_HSYNC_END_SHIFT 16 237*97cb0927SSimon Glass #define TRANS_HSYNC_START_SHIFT 0 238*97cb0927SSimon Glass #define _TRANS_VTOTAL_A 0xe000c 239*97cb0927SSimon Glass #define TRANS_VTOTAL_SHIFT 16 240*97cb0927SSimon Glass #define TRANS_VACTIVE_SHIFT 0 241*97cb0927SSimon Glass #define _TRANS_VBLANK_A 0xe0010 242*97cb0927SSimon Glass #define TRANS_VBLANK_END_SHIFT 16 243*97cb0927SSimon Glass #define TRANS_VBLANK_START_SHIFT 0 244*97cb0927SSimon Glass #define _TRANS_VSYNC_A 0xe0014 245*97cb0927SSimon Glass #define TRANS_VSYNC_END_SHIFT 16 246*97cb0927SSimon Glass #define TRANS_VSYNC_START_SHIFT 0 247*97cb0927SSimon Glass #define _TRANS_VSYNCSHIFT_A 0xe0028 248*97cb0927SSimon Glass 249*97cb0927SSimon Glass #define _TRANSA_DATA_M1 0xe0030 250*97cb0927SSimon Glass #define _TRANSA_DATA_N1 0xe0034 251*97cb0927SSimon Glass #define _TRANSA_DATA_M2 0xe0038 252*97cb0927SSimon Glass #define _TRANSA_DATA_N2 0xe003c 253*97cb0927SSimon Glass #define _TRANSA_DP_LINK_M1 0xe0040 254*97cb0927SSimon Glass #define _TRANSA_DP_LINK_N1 0xe0044 255*97cb0927SSimon Glass #define _TRANSA_DP_LINK_M2 0xe0048 256*97cb0927SSimon Glass #define _TRANSA_DP_LINK_N2 0xe004c 257*97cb0927SSimon Glass 258*97cb0927SSimon Glass /* Per-transcoder DIP controls */ 259*97cb0927SSimon Glass 260*97cb0927SSimon Glass #define _VIDEO_DIP_CTL_A 0xe0200 261*97cb0927SSimon Glass #define _VIDEO_DIP_DATA_A 0xe0208 262*97cb0927SSimon Glass #define _VIDEO_DIP_GCP_A 0xe0210 263*97cb0927SSimon Glass 264*97cb0927SSimon Glass #define _VIDEO_DIP_CTL_B 0xe1200 265*97cb0927SSimon Glass #define _VIDEO_DIP_DATA_B 0xe1208 266*97cb0927SSimon Glass #define _VIDEO_DIP_GCP_B 0xe1210 267*97cb0927SSimon Glass 268*97cb0927SSimon Glass #define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B) 269*97cb0927SSimon Glass #define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B) 270*97cb0927SSimon Glass #define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B) 271*97cb0927SSimon Glass 272*97cb0927SSimon Glass #define VLV_VIDEO_DIP_CTL_A 0x60200 273*97cb0927SSimon Glass #define VLV_VIDEO_DIP_DATA_A 0x60208 274*97cb0927SSimon Glass #define VLV_VIDEO_DIP_GDCP_PAYLOAD_A 0x60210 275*97cb0927SSimon Glass 276*97cb0927SSimon Glass #define VLV_VIDEO_DIP_CTL_B 0x61170 277*97cb0927SSimon Glass #define VLV_VIDEO_DIP_DATA_B 0x61174 278*97cb0927SSimon Glass #define VLV_VIDEO_DIP_GDCP_PAYLOAD_B 0x61178 279*97cb0927SSimon Glass 280*97cb0927SSimon Glass #define VLV_TVIDEO_DIP_CTL(pipe) \ 281*97cb0927SSimon Glass _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B) 282*97cb0927SSimon Glass #define VLV_TVIDEO_DIP_DATA(pipe) \ 283*97cb0927SSimon Glass _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B) 284*97cb0927SSimon Glass #define VLV_TVIDEO_DIP_GCP(pipe) \ 285*97cb0927SSimon Glass _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B) 286*97cb0927SSimon Glass 287*97cb0927SSimon Glass /* vlv has 2 sets of panel control regs. */ 288*97cb0927SSimon Glass #define PIPEA_PP_STATUS 0x61200 289*97cb0927SSimon Glass #define PIPEA_PP_CONTROL 0x61204 290*97cb0927SSimon Glass #define PIPEA_PP_ON_DELAYS 0x61208 291*97cb0927SSimon Glass #define PIPEA_PP_OFF_DELAYS 0x6120c 292*97cb0927SSimon Glass #define PIPEA_PP_DIVISOR 0x61210 293*97cb0927SSimon Glass 294*97cb0927SSimon Glass #define PIPEB_PP_STATUS 0x61300 295*97cb0927SSimon Glass #define PIPEB_PP_CONTROL 0x61304 296*97cb0927SSimon Glass #define PIPEB_PP_ON_DELAYS 0x61308 297*97cb0927SSimon Glass #define PIPEB_PP_OFF_DELAYS 0x6130c 298*97cb0927SSimon Glass #define PIPEB_PP_DIVISOR 0x61310 299*97cb0927SSimon Glass 300*97cb0927SSimon Glass #define PCH_PP_STATUS 0xc7200 301*97cb0927SSimon Glass #define PCH_PP_CONTROL 0xc7204 302*97cb0927SSimon Glass #define PANEL_UNLOCK_REGS (0xabcd << 16) 303*97cb0927SSimon Glass #define PANEL_UNLOCK_MASK (0xffff << 16) 304*97cb0927SSimon Glass #define EDP_FORCE_VDD (1 << 3) 305*97cb0927SSimon Glass #define EDP_BLC_ENABLE (1 << 2) 306*97cb0927SSimon Glass #define PANEL_POWER_RESET (1 << 1) 307*97cb0927SSimon Glass #define PANEL_POWER_OFF (0 << 0) 308*97cb0927SSimon Glass #define PANEL_POWER_ON (1 << 0) 309*97cb0927SSimon Glass #define PCH_PP_ON_DELAYS 0xc7208 310*97cb0927SSimon Glass #define PANEL_PORT_SELECT_MASK (3 << 30) 311*97cb0927SSimon Glass #define PANEL_PORT_SELECT_LVDS (0 << 30) 312*97cb0927SSimon Glass #define PANEL_PORT_SELECT_DPA (1 << 30) 313*97cb0927SSimon Glass #define EDP_PANEL (1 << 30) 314*97cb0927SSimon Glass #define PANEL_PORT_SELECT_DPC (2 << 30) 315*97cb0927SSimon Glass #define PANEL_PORT_SELECT_DPD (3 << 30) 316*97cb0927SSimon Glass #define PANEL_POWER_UP_DELAY_MASK (0x1fff0000) 317*97cb0927SSimon Glass #define PANEL_POWER_UP_DELAY_SHIFT 16 318*97cb0927SSimon Glass #define PANEL_LIGHT_ON_DELAY_MASK (0x1fff) 319*97cb0927SSimon Glass #define PANEL_LIGHT_ON_DELAY_SHIFT 0 320*97cb0927SSimon Glass 321*97cb0927SSimon Glass #define PCH_PP_OFF_DELAYS 0xc720c 322*97cb0927SSimon Glass #define PANEL_POWER_PORT_SELECT_MASK (0x3 << 30) 323*97cb0927SSimon Glass #define PANEL_POWER_PORT_LVDS (0 << 30) 324*97cb0927SSimon Glass #define PANEL_POWER_PORT_DP_A (1 << 30) 325*97cb0927SSimon Glass #define PANEL_POWER_PORT_DP_C (2 << 30) 326*97cb0927SSimon Glass #define PANEL_POWER_PORT_DP_D (3 << 30) 327*97cb0927SSimon Glass #define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000) 328*97cb0927SSimon Glass #define PANEL_POWER_DOWN_DELAY_SHIFT 16 329*97cb0927SSimon Glass #define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff) 330*97cb0927SSimon Glass #define PANEL_LIGHT_OFF_DELAY_SHIFT 0 331*97cb0927SSimon Glass 332*97cb0927SSimon Glass #define PCH_PP_DIVISOR 0xc7210 333*97cb0927SSimon Glass #define PP_REFERENCE_DIVIDER_MASK (0xffffff00) 334*97cb0927SSimon Glass #define PP_REFERENCE_DIVIDER_SHIFT 8 335*97cb0927SSimon Glass #define PANEL_POWER_CYCLE_DELAY_MASK (0x1f) 336*97cb0927SSimon Glass #define PANEL_POWER_CYCLE_DELAY_SHIFT 0 337*97cb0927SSimon Glass 338*97cb0927SSimon Glass #define PCH_DP_B 0xe4100 339*97cb0927SSimon Glass #define PCH_DPB_AUX_CH_CTL 0xe4110 340*97cb0927SSimon Glass #define PCH_DPB_AUX_CH_DATA1 0xe4114 341*97cb0927SSimon Glass #define PCH_DPB_AUX_CH_DATA2 0xe4118 342*97cb0927SSimon Glass #define PCH_DPB_AUX_CH_DATA3 0xe411c 343*97cb0927SSimon Glass #define PCH_DPB_AUX_CH_DATA4 0xe4120 344*97cb0927SSimon Glass #define PCH_DPB_AUX_CH_DATA5 0xe4124 345*97cb0927SSimon Glass 346*97cb0927SSimon Glass #define PCH_DP_C 0xe4200 347*97cb0927SSimon Glass #define PCH_DPC_AUX_CH_CTL 0xe4210 348*97cb0927SSimon Glass #define PCH_DPC_AUX_CH_DATA1 0xe4214 349*97cb0927SSimon Glass #define PCH_DPC_AUX_CH_DATA2 0xe4218 350*97cb0927SSimon Glass #define PCH_DPC_AUX_CH_DATA3 0xe421c 351*97cb0927SSimon Glass #define PCH_DPC_AUX_CH_DATA4 0xe4220 352*97cb0927SSimon Glass #define PCH_DPC_AUX_CH_DATA5 0xe4224 353*97cb0927SSimon Glass 354*97cb0927SSimon Glass #define PCH_DP_D 0xe4300 355*97cb0927SSimon Glass #define PCH_DPD_AUX_CH_CTL 0xe4310 356*97cb0927SSimon Glass #define PCH_DPD_AUX_CH_DATA1 0xe4314 357*97cb0927SSimon Glass #define PCH_DPD_AUX_CH_DATA2 0xe4318 358*97cb0927SSimon Glass #define PCH_DPD_AUX_CH_DATA3 0xe431c 359*97cb0927SSimon Glass #define PCH_DPD_AUX_CH_DATA4 0xe4320 360*97cb0927SSimon Glass #define PCH_DPD_AUX_CH_DATA5 0xe4324 361*97cb0927SSimon Glass 362*97cb0927SSimon Glass #endif /* _I915_REG_H_ */ 363