xref: /rk3399_rockchip-uboot/drivers/video/exynos/exynos_mipi_dsi_common.c (revision dc557e9a1fe00ca9d884bd88feef5bebf23fede4)
108a7aa1eSSimon Glass /*
208a7aa1eSSimon Glass  * Copyright (C) 2012 Samsung Electronics
308a7aa1eSSimon Glass  *
408a7aa1eSSimon Glass  * Author: InKi Dae <inki.dae@samsung.com>
508a7aa1eSSimon Glass  * Author: Donghwa Lee <dh09.lee@samsung.com>
608a7aa1eSSimon Glass  *
708a7aa1eSSimon Glass  * SPDX-License-Identifier:	GPL-2.0+
808a7aa1eSSimon Glass  */
908a7aa1eSSimon Glass 
1008a7aa1eSSimon Glass #include <common.h>
1108a7aa1eSSimon Glass #include <lcd.h>
1208a7aa1eSSimon Glass #include <linux/err.h>
1308a7aa1eSSimon Glass #include <asm/arch/dsim.h>
1408a7aa1eSSimon Glass #include <asm/arch/mipi_dsim.h>
1508a7aa1eSSimon Glass 
1608a7aa1eSSimon Glass #include "exynos_mipi_dsi_lowlevel.h"
1708a7aa1eSSimon Glass 
1808a7aa1eSSimon Glass #define MHZ			(1000 * 1000)
1908a7aa1eSSimon Glass #define FIN_HZ			(24 * MHZ)
2008a7aa1eSSimon Glass 
2108a7aa1eSSimon Glass #define DFIN_PLL_MIN_HZ		(6 * MHZ)
2208a7aa1eSSimon Glass #define DFIN_PLL_MAX_HZ		(12 * MHZ)
2308a7aa1eSSimon Glass 
2408a7aa1eSSimon Glass #define DFVCO_MIN_HZ		(500 * MHZ)
2508a7aa1eSSimon Glass #define DFVCO_MAX_HZ		(1000 * MHZ)
2608a7aa1eSSimon Glass 
2708a7aa1eSSimon Glass #define TRY_GET_FIFO_TIMEOUT	(5000 * 2)
2808a7aa1eSSimon Glass 
2908a7aa1eSSimon Glass /* MIPI-DSIM status types. */
3008a7aa1eSSimon Glass enum {
3108a7aa1eSSimon Glass 	DSIM_STATE_INIT,	/* should be initialized. */
3208a7aa1eSSimon Glass 	DSIM_STATE_STOP,	/* CPU and LCDC are LP mode. */
3308a7aa1eSSimon Glass 	DSIM_STATE_HSCLKEN,	/* HS clock was enabled. */
3408a7aa1eSSimon Glass 	DSIM_STATE_ULPS
3508a7aa1eSSimon Glass };
3608a7aa1eSSimon Glass 
3708a7aa1eSSimon Glass /* define DSI lane types. */
3808a7aa1eSSimon Glass enum {
3908a7aa1eSSimon Glass 	DSIM_LANE_CLOCK = (1 << 0),
4008a7aa1eSSimon Glass 	DSIM_LANE_DATA0 = (1 << 1),
4108a7aa1eSSimon Glass 	DSIM_LANE_DATA1 = (1 << 2),
4208a7aa1eSSimon Glass 	DSIM_LANE_DATA2 = (1 << 3),
4308a7aa1eSSimon Glass 	DSIM_LANE_DATA3 = (1 << 4)
4408a7aa1eSSimon Glass };
4508a7aa1eSSimon Glass 
4608a7aa1eSSimon Glass static unsigned int dpll_table[15] = {
4708a7aa1eSSimon Glass 	100, 120, 170, 220, 270,
4808a7aa1eSSimon Glass 	320, 390, 450, 510, 560,
4908a7aa1eSSimon Glass 	640, 690, 770, 870, 950
5008a7aa1eSSimon Glass };
5108a7aa1eSSimon Glass 
exynos_mipi_dsi_long_data_wr(struct mipi_dsim_device * dsim,const unsigned char * data0,unsigned int data1)5208a7aa1eSSimon Glass static void exynos_mipi_dsi_long_data_wr(struct mipi_dsim_device *dsim,
5308a7aa1eSSimon Glass 		const unsigned char *data0, unsigned int data1)
5408a7aa1eSSimon Glass {
5508a7aa1eSSimon Glass 	unsigned int data_cnt = 0, payload = 0;
5608a7aa1eSSimon Glass 
5708a7aa1eSSimon Glass 	/* in case that data count is more then 4 */
5808a7aa1eSSimon Glass 	for (data_cnt = 0; data_cnt < data1; data_cnt += 4) {
5908a7aa1eSSimon Glass 		/*
6008a7aa1eSSimon Glass 		 * after sending 4bytes per one time,
6108a7aa1eSSimon Glass 		 * send remainder data less then 4.
6208a7aa1eSSimon Glass 		 */
6308a7aa1eSSimon Glass 		if ((data1 - data_cnt) < 4) {
6408a7aa1eSSimon Glass 			if ((data1 - data_cnt) == 3) {
6508a7aa1eSSimon Glass 				payload = data0[data_cnt] |
6608a7aa1eSSimon Glass 					data0[data_cnt + 1] << 8 |
6708a7aa1eSSimon Glass 					data0[data_cnt + 2] << 16;
6808a7aa1eSSimon Glass 			debug("count = 3 payload = %x, %x %x %x\n",
6908a7aa1eSSimon Glass 				payload, data0[data_cnt],
7008a7aa1eSSimon Glass 				data0[data_cnt + 1],
7108a7aa1eSSimon Glass 				data0[data_cnt + 2]);
7208a7aa1eSSimon Glass 			} else if ((data1 - data_cnt) == 2) {
7308a7aa1eSSimon Glass 				payload = data0[data_cnt] |
7408a7aa1eSSimon Glass 					data0[data_cnt + 1] << 8;
7508a7aa1eSSimon Glass 			debug("count = 2 payload = %x, %x %x\n", payload,
7608a7aa1eSSimon Glass 				data0[data_cnt], data0[data_cnt + 1]);
7708a7aa1eSSimon Glass 			} else if ((data1 - data_cnt) == 1) {
7808a7aa1eSSimon Glass 				payload = data0[data_cnt];
7908a7aa1eSSimon Glass 			}
8008a7aa1eSSimon Glass 		} else {
8108a7aa1eSSimon Glass 			/* send 4bytes per one time. */
8208a7aa1eSSimon Glass 			payload = data0[data_cnt] |
8308a7aa1eSSimon Glass 				data0[data_cnt + 1] << 8 |
8408a7aa1eSSimon Glass 				data0[data_cnt + 2] << 16 |
8508a7aa1eSSimon Glass 				data0[data_cnt + 3] << 24;
8608a7aa1eSSimon Glass 
8708a7aa1eSSimon Glass 			debug("count = 4 payload = %x, %x %x %x %x\n",
8808a7aa1eSSimon Glass 				payload, *(u8 *)(data0 + data_cnt),
8908a7aa1eSSimon Glass 				data0[data_cnt + 1],
9008a7aa1eSSimon Glass 				data0[data_cnt + 2],
9108a7aa1eSSimon Glass 				data0[data_cnt + 3]);
9208a7aa1eSSimon Glass 		}
9308a7aa1eSSimon Glass 		exynos_mipi_dsi_wr_tx_data(dsim, payload);
9408a7aa1eSSimon Glass 	}
9508a7aa1eSSimon Glass }
9608a7aa1eSSimon Glass 
exynos_mipi_dsi_wr_data(struct mipi_dsim_device * dsim,unsigned int data_id,const unsigned char * data0,unsigned int data1)9708a7aa1eSSimon Glass int exynos_mipi_dsi_wr_data(struct mipi_dsim_device *dsim, unsigned int data_id,
9808a7aa1eSSimon Glass 	const unsigned char *data0, unsigned int data1)
9908a7aa1eSSimon Glass {
10008a7aa1eSSimon Glass 	unsigned int timeout = TRY_GET_FIFO_TIMEOUT;
10108a7aa1eSSimon Glass 	unsigned long delay_val, delay;
10208a7aa1eSSimon Glass 	unsigned int check_rx_ack = 0;
10308a7aa1eSSimon Glass 
10408a7aa1eSSimon Glass 	if (dsim->state == DSIM_STATE_ULPS) {
10508a7aa1eSSimon Glass 		debug("state is ULPS.\n");
10608a7aa1eSSimon Glass 
10708a7aa1eSSimon Glass 		return -EINVAL;
10808a7aa1eSSimon Glass 	}
10908a7aa1eSSimon Glass 
11008a7aa1eSSimon Glass 	delay_val = MHZ / dsim->dsim_config->esc_clk;
11108a7aa1eSSimon Glass 	delay = 10 * delay_val;
11208a7aa1eSSimon Glass 
11308a7aa1eSSimon Glass 	mdelay(delay);
11408a7aa1eSSimon Glass 
11508a7aa1eSSimon Glass 	/* only if transfer mode is LPDT, wait SFR becomes empty. */
11608a7aa1eSSimon Glass 	if (dsim->state == DSIM_STATE_STOP) {
11708a7aa1eSSimon Glass 		while (!(exynos_mipi_dsi_get_fifo_state(dsim) &
11808a7aa1eSSimon Glass 				SFR_HEADER_EMPTY)) {
11908a7aa1eSSimon Glass 			if ((timeout--) > 0)
12008a7aa1eSSimon Glass 				mdelay(1);
12108a7aa1eSSimon Glass 			else {
12208a7aa1eSSimon Glass 				debug("SRF header fifo is not empty.\n");
12308a7aa1eSSimon Glass 				return -EINVAL;
12408a7aa1eSSimon Glass 			}
12508a7aa1eSSimon Glass 		}
12608a7aa1eSSimon Glass 	}
12708a7aa1eSSimon Glass 
12808a7aa1eSSimon Glass 	switch (data_id) {
12908a7aa1eSSimon Glass 	/* short packet types of packet types for command. */
13008a7aa1eSSimon Glass 	case MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM:
13108a7aa1eSSimon Glass 	case MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM:
13208a7aa1eSSimon Glass 	case MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM:
13308a7aa1eSSimon Glass 	case MIPI_DSI_DCS_SHORT_WRITE:
13408a7aa1eSSimon Glass 	case MIPI_DSI_DCS_SHORT_WRITE_PARAM:
13508a7aa1eSSimon Glass 	case MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE:
13608a7aa1eSSimon Glass 		debug("data0 = %x data1 = %x\n",
13708a7aa1eSSimon Glass 				data0[0], data0[1]);
13808a7aa1eSSimon Glass 		exynos_mipi_dsi_wr_tx_header(dsim, data_id, data0[0], data0[1]);
13908a7aa1eSSimon Glass 		if (check_rx_ack) {
14008a7aa1eSSimon Glass 			/* process response func should be implemented */
14108a7aa1eSSimon Glass 			return 0;
14208a7aa1eSSimon Glass 		} else {
14308a7aa1eSSimon Glass 			return -EINVAL;
14408a7aa1eSSimon Glass 		}
14508a7aa1eSSimon Glass 
14608a7aa1eSSimon Glass 	/* general command */
14708a7aa1eSSimon Glass 	case MIPI_DSI_COLOR_MODE_OFF:
14808a7aa1eSSimon Glass 	case MIPI_DSI_COLOR_MODE_ON:
14908a7aa1eSSimon Glass 	case MIPI_DSI_SHUTDOWN_PERIPHERAL:
15008a7aa1eSSimon Glass 	case MIPI_DSI_TURN_ON_PERIPHERAL:
15108a7aa1eSSimon Glass 		exynos_mipi_dsi_wr_tx_header(dsim, data_id, data0[0], data0[1]);
15208a7aa1eSSimon Glass 		if (check_rx_ack) {
15308a7aa1eSSimon Glass 			/* process response func should be implemented. */
15408a7aa1eSSimon Glass 			return 0;
15508a7aa1eSSimon Glass 		} else {
15608a7aa1eSSimon Glass 			return -EINVAL;
15708a7aa1eSSimon Glass 		}
15808a7aa1eSSimon Glass 
15908a7aa1eSSimon Glass 	/* packet types for video data */
16008a7aa1eSSimon Glass 	case MIPI_DSI_V_SYNC_START:
16108a7aa1eSSimon Glass 	case MIPI_DSI_V_SYNC_END:
16208a7aa1eSSimon Glass 	case MIPI_DSI_H_SYNC_START:
16308a7aa1eSSimon Glass 	case MIPI_DSI_H_SYNC_END:
16408a7aa1eSSimon Glass 	case MIPI_DSI_END_OF_TRANSMISSION:
16508a7aa1eSSimon Glass 		return 0;
16608a7aa1eSSimon Glass 
16708a7aa1eSSimon Glass 	/* short and response packet types for command */
16808a7aa1eSSimon Glass 	case MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM:
16908a7aa1eSSimon Glass 	case MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM:
17008a7aa1eSSimon Glass 	case MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM:
17108a7aa1eSSimon Glass 	case MIPI_DSI_DCS_READ:
17208a7aa1eSSimon Glass 		exynos_mipi_dsi_clear_all_interrupt(dsim);
17308a7aa1eSSimon Glass 		exynos_mipi_dsi_wr_tx_header(dsim, data_id, data0[0], data0[1]);
17408a7aa1eSSimon Glass 		/* process response func should be implemented. */
17508a7aa1eSSimon Glass 		return 0;
17608a7aa1eSSimon Glass 
17708a7aa1eSSimon Glass 	/* long packet type and null packet */
17808a7aa1eSSimon Glass 	case MIPI_DSI_NULL_PACKET:
17908a7aa1eSSimon Glass 	case MIPI_DSI_BLANKING_PACKET:
18008a7aa1eSSimon Glass 		return 0;
18108a7aa1eSSimon Glass 	case MIPI_DSI_GENERIC_LONG_WRITE:
18208a7aa1eSSimon Glass 	case MIPI_DSI_DCS_LONG_WRITE:
18308a7aa1eSSimon Glass 	{
18408a7aa1eSSimon Glass 		unsigned int payload = 0;
18508a7aa1eSSimon Glass 
18608a7aa1eSSimon Glass 		/* if data count is less then 4, then send 3bytes data.  */
18708a7aa1eSSimon Glass 		if (data1 < 4) {
18808a7aa1eSSimon Glass 			payload = data0[0] |
18908a7aa1eSSimon Glass 				data0[1] << 8 |
19008a7aa1eSSimon Glass 				data0[2] << 16;
19108a7aa1eSSimon Glass 
19208a7aa1eSSimon Glass 			exynos_mipi_dsi_wr_tx_data(dsim, payload);
19308a7aa1eSSimon Glass 
19408a7aa1eSSimon Glass 			debug("count = %d payload = %x,%x %x %x\n",
19508a7aa1eSSimon Glass 				data1, payload, data0[0],
19608a7aa1eSSimon Glass 				data0[1], data0[2]);
19708a7aa1eSSimon Glass 		} else {
19808a7aa1eSSimon Glass 			/* in case that data count is more then 4 */
19908a7aa1eSSimon Glass 			exynos_mipi_dsi_long_data_wr(dsim, data0, data1);
20008a7aa1eSSimon Glass 		}
20108a7aa1eSSimon Glass 
20208a7aa1eSSimon Glass 		/* put data into header fifo */
20308a7aa1eSSimon Glass 		exynos_mipi_dsi_wr_tx_header(dsim, data_id, data1 & 0xff,
20408a7aa1eSSimon Glass 			(data1 & 0xff00) >> 8);
20508a7aa1eSSimon Glass 
20608a7aa1eSSimon Glass 	}
20708a7aa1eSSimon Glass 	if (check_rx_ack)
20808a7aa1eSSimon Glass 		/* process response func should be implemented. */
20908a7aa1eSSimon Glass 		return 0;
21008a7aa1eSSimon Glass 	else
21108a7aa1eSSimon Glass 		return -EINVAL;
21208a7aa1eSSimon Glass 
21308a7aa1eSSimon Glass 	/* packet typo for video data */
21408a7aa1eSSimon Glass 	case MIPI_DSI_PACKED_PIXEL_STREAM_16:
21508a7aa1eSSimon Glass 	case MIPI_DSI_PACKED_PIXEL_STREAM_18:
21608a7aa1eSSimon Glass 	case MIPI_DSI_PIXEL_STREAM_3BYTE_18:
21708a7aa1eSSimon Glass 	case MIPI_DSI_PACKED_PIXEL_STREAM_24:
21808a7aa1eSSimon Glass 		if (check_rx_ack) {
21908a7aa1eSSimon Glass 			/* process response func should be implemented. */
22008a7aa1eSSimon Glass 			return 0;
22108a7aa1eSSimon Glass 		} else {
22208a7aa1eSSimon Glass 			return -EINVAL;
22308a7aa1eSSimon Glass 		}
22408a7aa1eSSimon Glass 	default:
22508a7aa1eSSimon Glass 		debug("data id %x is not supported current DSI spec.\n",
22608a7aa1eSSimon Glass 			data_id);
22708a7aa1eSSimon Glass 
22808a7aa1eSSimon Glass 		return -EINVAL;
22908a7aa1eSSimon Glass 	}
23008a7aa1eSSimon Glass 
23108a7aa1eSSimon Glass 	return 0;
23208a7aa1eSSimon Glass }
23308a7aa1eSSimon Glass 
exynos_mipi_dsi_pll_on(struct mipi_dsim_device * dsim,unsigned int enable)23408a7aa1eSSimon Glass int exynos_mipi_dsi_pll_on(struct mipi_dsim_device *dsim, unsigned int enable)
23508a7aa1eSSimon Glass {
23608a7aa1eSSimon Glass 	int sw_timeout;
23708a7aa1eSSimon Glass 
23808a7aa1eSSimon Glass 	if (enable) {
23908a7aa1eSSimon Glass 		sw_timeout = 1000;
24008a7aa1eSSimon Glass 
24108a7aa1eSSimon Glass 		exynos_mipi_dsi_clear_interrupt(dsim);
24208a7aa1eSSimon Glass 		exynos_mipi_dsi_enable_pll(dsim, 1);
24308a7aa1eSSimon Glass 		while (1) {
24408a7aa1eSSimon Glass 			sw_timeout--;
24508a7aa1eSSimon Glass 			if (exynos_mipi_dsi_is_pll_stable(dsim))
24608a7aa1eSSimon Glass 				return 0;
24708a7aa1eSSimon Glass 			if (sw_timeout == 0)
24808a7aa1eSSimon Glass 				return -EINVAL;
24908a7aa1eSSimon Glass 		}
25008a7aa1eSSimon Glass 	} else
25108a7aa1eSSimon Glass 		exynos_mipi_dsi_enable_pll(dsim, 0);
25208a7aa1eSSimon Glass 
25308a7aa1eSSimon Glass 	return 0;
25408a7aa1eSSimon Glass }
25508a7aa1eSSimon Glass 
exynos_mipi_dsi_change_pll(struct mipi_dsim_device * dsim,unsigned int pre_divider,unsigned int main_divider,unsigned int scaler)25608a7aa1eSSimon Glass unsigned long exynos_mipi_dsi_change_pll(struct mipi_dsim_device *dsim,
25708a7aa1eSSimon Glass 	unsigned int pre_divider, unsigned int main_divider,
25808a7aa1eSSimon Glass 	unsigned int scaler)
25908a7aa1eSSimon Glass {
26008a7aa1eSSimon Glass 	unsigned long dfin_pll, dfvco, dpll_out;
26108a7aa1eSSimon Glass 	unsigned int i, freq_band = 0xf;
26208a7aa1eSSimon Glass 
26308a7aa1eSSimon Glass 	dfin_pll = (FIN_HZ / pre_divider);
26408a7aa1eSSimon Glass 
26508a7aa1eSSimon Glass 	/******************************************************
26608a7aa1eSSimon Glass 	 *	Serial Clock(=ByteClk X 8)	FreqBand[3:0] *
26708a7aa1eSSimon Glass 	 ******************************************************
26808a7aa1eSSimon Glass 	 *	~ 99.99 MHz			0000
26908a7aa1eSSimon Glass 	 *	100 ~ 119.99 MHz		0001
27008a7aa1eSSimon Glass 	 *	120 ~ 159.99 MHz		0010
27108a7aa1eSSimon Glass 	 *	160 ~ 199.99 MHz		0011
27208a7aa1eSSimon Glass 	 *	200 ~ 239.99 MHz		0100
27308a7aa1eSSimon Glass 	 *	140 ~ 319.99 MHz		0101
27408a7aa1eSSimon Glass 	 *	320 ~ 389.99 MHz		0110
27508a7aa1eSSimon Glass 	 *	390 ~ 449.99 MHz		0111
27608a7aa1eSSimon Glass 	 *	450 ~ 509.99 MHz		1000
27708a7aa1eSSimon Glass 	 *	510 ~ 559.99 MHz		1001
27808a7aa1eSSimon Glass 	 *	560 ~ 639.99 MHz		1010
27908a7aa1eSSimon Glass 	 *	640 ~ 689.99 MHz		1011
28008a7aa1eSSimon Glass 	 *	690 ~ 769.99 MHz		1100
28108a7aa1eSSimon Glass 	 *	770 ~ 869.99 MHz		1101
28208a7aa1eSSimon Glass 	 *	870 ~ 949.99 MHz		1110
28308a7aa1eSSimon Glass 	 *	950 ~ 1000 MHz			1111
28408a7aa1eSSimon Glass 	 ******************************************************/
28508a7aa1eSSimon Glass 	if (dfin_pll < DFIN_PLL_MIN_HZ || dfin_pll > DFIN_PLL_MAX_HZ) {
28608a7aa1eSSimon Glass 		debug("fin_pll range should be 6MHz ~ 12MHz\n");
28708a7aa1eSSimon Glass 		exynos_mipi_dsi_enable_afc(dsim, 0, 0);
28808a7aa1eSSimon Glass 	} else {
28908a7aa1eSSimon Glass 		if (dfin_pll < 7 * MHZ)
29008a7aa1eSSimon Glass 			exynos_mipi_dsi_enable_afc(dsim, 1, 0x1);
29108a7aa1eSSimon Glass 		else if (dfin_pll < 8 * MHZ)
29208a7aa1eSSimon Glass 			exynos_mipi_dsi_enable_afc(dsim, 1, 0x0);
29308a7aa1eSSimon Glass 		else if (dfin_pll < 9 * MHZ)
29408a7aa1eSSimon Glass 			exynos_mipi_dsi_enable_afc(dsim, 1, 0x3);
29508a7aa1eSSimon Glass 		else if (dfin_pll < 10 * MHZ)
29608a7aa1eSSimon Glass 			exynos_mipi_dsi_enable_afc(dsim, 1, 0x2);
29708a7aa1eSSimon Glass 		else if (dfin_pll < 11 * MHZ)
29808a7aa1eSSimon Glass 			exynos_mipi_dsi_enable_afc(dsim, 1, 0x5);
29908a7aa1eSSimon Glass 		else
30008a7aa1eSSimon Glass 			exynos_mipi_dsi_enable_afc(dsim, 1, 0x4);
30108a7aa1eSSimon Glass 	}
30208a7aa1eSSimon Glass 
30308a7aa1eSSimon Glass 	dfvco = dfin_pll * main_divider;
30408a7aa1eSSimon Glass 	debug("dfvco = %lu, dfin_pll = %lu, main_divider = %d\n",
30508a7aa1eSSimon Glass 				dfvco, dfin_pll, main_divider);
30608a7aa1eSSimon Glass 	if (dfvco < DFVCO_MIN_HZ || dfvco > DFVCO_MAX_HZ)
30708a7aa1eSSimon Glass 		debug("fvco range should be 500MHz ~ 1000MHz\n");
30808a7aa1eSSimon Glass 
30908a7aa1eSSimon Glass 	dpll_out = dfvco / (1 << scaler);
31008a7aa1eSSimon Glass 	debug("dpll_out = %lu, dfvco = %lu, scaler = %d\n",
31108a7aa1eSSimon Glass 		dpll_out, dfvco, scaler);
31208a7aa1eSSimon Glass 
31308a7aa1eSSimon Glass 	for (i = 0; i < ARRAY_SIZE(dpll_table); i++) {
31408a7aa1eSSimon Glass 		if (dpll_out < dpll_table[i] * MHZ) {
31508a7aa1eSSimon Glass 			freq_band = i;
31608a7aa1eSSimon Glass 			break;
31708a7aa1eSSimon Glass 		}
31808a7aa1eSSimon Glass 	}
31908a7aa1eSSimon Glass 
32008a7aa1eSSimon Glass 	debug("freq_band = %d\n", freq_band);
32108a7aa1eSSimon Glass 
32208a7aa1eSSimon Glass 	exynos_mipi_dsi_pll_freq(dsim, pre_divider, main_divider, scaler);
32308a7aa1eSSimon Glass 
32408a7aa1eSSimon Glass 	exynos_mipi_dsi_hs_zero_ctrl(dsim, 0);
32508a7aa1eSSimon Glass 	exynos_mipi_dsi_prep_ctrl(dsim, 0);
32608a7aa1eSSimon Glass 
32708a7aa1eSSimon Glass 	/* Freq Band */
32808a7aa1eSSimon Glass 	exynos_mipi_dsi_pll_freq_band(dsim, freq_band);
32908a7aa1eSSimon Glass 
33008a7aa1eSSimon Glass 	/* Stable time */
33108a7aa1eSSimon Glass 	exynos_mipi_dsi_pll_stable_time(dsim,
33208a7aa1eSSimon Glass 				dsim->dsim_config->pll_stable_time);
33308a7aa1eSSimon Glass 
33408a7aa1eSSimon Glass 	/* Enable PLL */
33508a7aa1eSSimon Glass 	debug("FOUT of mipi dphy pll is %luMHz\n",
33608a7aa1eSSimon Glass 		(dpll_out / MHZ));
33708a7aa1eSSimon Glass 
33808a7aa1eSSimon Glass 	return dpll_out;
33908a7aa1eSSimon Glass }
34008a7aa1eSSimon Glass 
exynos_mipi_dsi_set_clock(struct mipi_dsim_device * dsim,unsigned int byte_clk_sel,unsigned int enable)34108a7aa1eSSimon Glass int exynos_mipi_dsi_set_clock(struct mipi_dsim_device *dsim,
34208a7aa1eSSimon Glass 	unsigned int byte_clk_sel, unsigned int enable)
34308a7aa1eSSimon Glass {
34408a7aa1eSSimon Glass 	unsigned int esc_div;
34508a7aa1eSSimon Glass 	unsigned long esc_clk_error_rate;
34608a7aa1eSSimon Glass 	unsigned long hs_clk = 0, byte_clk = 0, escape_clk = 0;
34708a7aa1eSSimon Glass 
34808a7aa1eSSimon Glass 	if (enable) {
34908a7aa1eSSimon Glass 		dsim->e_clk_src = byte_clk_sel;
35008a7aa1eSSimon Glass 
35108a7aa1eSSimon Glass 		/* Escape mode clock and byte clock source */
35208a7aa1eSSimon Glass 		exynos_mipi_dsi_set_byte_clock_src(dsim, byte_clk_sel);
35308a7aa1eSSimon Glass 
35408a7aa1eSSimon Glass 		/* DPHY, DSIM Link : D-PHY clock out */
35508a7aa1eSSimon Glass 		if (byte_clk_sel == DSIM_PLL_OUT_DIV8) {
35608a7aa1eSSimon Glass 			hs_clk = exynos_mipi_dsi_change_pll(dsim,
35708a7aa1eSSimon Glass 				dsim->dsim_config->p, dsim->dsim_config->m,
35808a7aa1eSSimon Glass 				dsim->dsim_config->s);
35908a7aa1eSSimon Glass 			if (hs_clk == 0) {
36008a7aa1eSSimon Glass 				debug("failed to get hs clock.\n");
36108a7aa1eSSimon Glass 				return -EINVAL;
36208a7aa1eSSimon Glass 			}
36308a7aa1eSSimon Glass 
36408a7aa1eSSimon Glass 			byte_clk = hs_clk / 8;
36508a7aa1eSSimon Glass 			exynos_mipi_dsi_enable_pll_bypass(dsim, 0);
36608a7aa1eSSimon Glass 			exynos_mipi_dsi_pll_on(dsim, 1);
36708a7aa1eSSimon Glass 		/* DPHY : D-PHY clock out, DSIM link : external clock out */
36808a7aa1eSSimon Glass 		} else if (byte_clk_sel == DSIM_EXT_CLK_DIV8)
36908a7aa1eSSimon Glass 			debug("not support EXT CLK source for MIPI DSIM\n");
37008a7aa1eSSimon Glass 		else if (byte_clk_sel == DSIM_EXT_CLK_BYPASS)
37108a7aa1eSSimon Glass 			debug("not support EXT CLK source for MIPI DSIM\n");
37208a7aa1eSSimon Glass 
37308a7aa1eSSimon Glass 		/* escape clock divider */
37408a7aa1eSSimon Glass 		esc_div = byte_clk / (dsim->dsim_config->esc_clk);
37508a7aa1eSSimon Glass 		debug("esc_div = %d, byte_clk = %lu, esc_clk = %lu\n",
37608a7aa1eSSimon Glass 			esc_div, byte_clk, dsim->dsim_config->esc_clk);
37708a7aa1eSSimon Glass 		if ((byte_clk / esc_div) >= (20 * MHZ) ||
37808a7aa1eSSimon Glass 			(byte_clk / esc_div) > dsim->dsim_config->esc_clk)
37908a7aa1eSSimon Glass 			esc_div += 1;
38008a7aa1eSSimon Glass 
38108a7aa1eSSimon Glass 		escape_clk = byte_clk / esc_div;
38208a7aa1eSSimon Glass 		debug("escape_clk = %lu, byte_clk = %lu, esc_div = %d\n",
38308a7aa1eSSimon Glass 			escape_clk, byte_clk, esc_div);
38408a7aa1eSSimon Glass 
38508a7aa1eSSimon Glass 		/* enable escape clock. */
38608a7aa1eSSimon Glass 		exynos_mipi_dsi_enable_byte_clock(dsim, 1);
38708a7aa1eSSimon Glass 
38808a7aa1eSSimon Glass 		/* enable byte clk and escape clock */
38908a7aa1eSSimon Glass 		exynos_mipi_dsi_set_esc_clk_prs(dsim, 1, esc_div);
39008a7aa1eSSimon Glass 		/* escape clock on lane */
39108a7aa1eSSimon Glass 		exynos_mipi_dsi_enable_esc_clk_on_lane(dsim,
39208a7aa1eSSimon Glass 			(DSIM_LANE_CLOCK | dsim->data_lane), 1);
39308a7aa1eSSimon Glass 
39408a7aa1eSSimon Glass 		debug("byte clock is %luMHz\n",
39508a7aa1eSSimon Glass 			(byte_clk / MHZ));
39608a7aa1eSSimon Glass 		debug("escape clock that user's need is %lu\n",
39708a7aa1eSSimon Glass 			(dsim->dsim_config->esc_clk / MHZ));
39808a7aa1eSSimon Glass 		debug("escape clock divider is %x\n", esc_div);
39908a7aa1eSSimon Glass 		debug("escape clock is %luMHz\n",
40008a7aa1eSSimon Glass 			((byte_clk / esc_div) / MHZ));
40108a7aa1eSSimon Glass 
40208a7aa1eSSimon Glass 		if ((byte_clk / esc_div) > escape_clk) {
40308a7aa1eSSimon Glass 			esc_clk_error_rate = escape_clk /
40408a7aa1eSSimon Glass 				(byte_clk / esc_div);
40508a7aa1eSSimon Glass 			debug("error rate is %lu over.\n",
40608a7aa1eSSimon Glass 				(esc_clk_error_rate / 100));
40708a7aa1eSSimon Glass 		} else if ((byte_clk / esc_div) < (escape_clk)) {
40808a7aa1eSSimon Glass 			esc_clk_error_rate = (byte_clk / esc_div) /
40908a7aa1eSSimon Glass 				escape_clk;
41008a7aa1eSSimon Glass 			debug("error rate is %lu under.\n",
41108a7aa1eSSimon Glass 				(esc_clk_error_rate / 100));
41208a7aa1eSSimon Glass 		}
41308a7aa1eSSimon Glass 	} else {
41408a7aa1eSSimon Glass 		exynos_mipi_dsi_enable_esc_clk_on_lane(dsim,
41508a7aa1eSSimon Glass 			(DSIM_LANE_CLOCK | dsim->data_lane), 0);
41608a7aa1eSSimon Glass 		exynos_mipi_dsi_set_esc_clk_prs(dsim, 0, 0);
41708a7aa1eSSimon Glass 
41808a7aa1eSSimon Glass 		/* disable escape clock. */
41908a7aa1eSSimon Glass 		exynos_mipi_dsi_enable_byte_clock(dsim, 0);
42008a7aa1eSSimon Glass 
42108a7aa1eSSimon Glass 		if (byte_clk_sel == DSIM_PLL_OUT_DIV8)
42208a7aa1eSSimon Glass 			exynos_mipi_dsi_pll_on(dsim, 0);
42308a7aa1eSSimon Glass 	}
42408a7aa1eSSimon Glass 
42508a7aa1eSSimon Glass 	return 0;
42608a7aa1eSSimon Glass }
42708a7aa1eSSimon Glass 
exynos_mipi_dsi_init_dsim(struct mipi_dsim_device * dsim)42808a7aa1eSSimon Glass int exynos_mipi_dsi_init_dsim(struct mipi_dsim_device *dsim)
42908a7aa1eSSimon Glass {
43008a7aa1eSSimon Glass 	dsim->state = DSIM_STATE_INIT;
43108a7aa1eSSimon Glass 
43208a7aa1eSSimon Glass 	switch (dsim->dsim_config->e_no_data_lane) {
43308a7aa1eSSimon Glass 	case DSIM_DATA_LANE_1:
43408a7aa1eSSimon Glass 		dsim->data_lane = DSIM_LANE_DATA0;
43508a7aa1eSSimon Glass 		break;
43608a7aa1eSSimon Glass 	case DSIM_DATA_LANE_2:
43708a7aa1eSSimon Glass 		dsim->data_lane = DSIM_LANE_DATA0 | DSIM_LANE_DATA1;
43808a7aa1eSSimon Glass 		break;
43908a7aa1eSSimon Glass 	case DSIM_DATA_LANE_3:
44008a7aa1eSSimon Glass 		dsim->data_lane = DSIM_LANE_DATA0 | DSIM_LANE_DATA1 |
44108a7aa1eSSimon Glass 			DSIM_LANE_DATA2;
44208a7aa1eSSimon Glass 		break;
44308a7aa1eSSimon Glass 	case DSIM_DATA_LANE_4:
44408a7aa1eSSimon Glass 		dsim->data_lane = DSIM_LANE_DATA0 | DSIM_LANE_DATA1 |
44508a7aa1eSSimon Glass 			DSIM_LANE_DATA2 | DSIM_LANE_DATA3;
44608a7aa1eSSimon Glass 		break;
44708a7aa1eSSimon Glass 	default:
44808a7aa1eSSimon Glass 		debug("data lane is invalid.\n");
44908a7aa1eSSimon Glass 		return -EINVAL;
45008a7aa1eSSimon Glass 	};
45108a7aa1eSSimon Glass 
45208a7aa1eSSimon Glass 	exynos_mipi_dsi_sw_reset(dsim);
45308a7aa1eSSimon Glass 	exynos_mipi_dsi_dp_dn_swap(dsim, 0);
45408a7aa1eSSimon Glass 
45508a7aa1eSSimon Glass 	return 0;
45608a7aa1eSSimon Glass }
45708a7aa1eSSimon Glass 
exynos_mipi_dsi_enable_frame_done_int(struct mipi_dsim_device * dsim,unsigned int enable)45808a7aa1eSSimon Glass int exynos_mipi_dsi_enable_frame_done_int(struct mipi_dsim_device *dsim,
45908a7aa1eSSimon Glass 	unsigned int enable)
46008a7aa1eSSimon Glass {
46108a7aa1eSSimon Glass 	/* enable only frame done interrupt */
46208a7aa1eSSimon Glass 	exynos_mipi_dsi_set_interrupt_mask(dsim, INTMSK_FRAME_DONE, enable);
46308a7aa1eSSimon Glass 
46408a7aa1eSSimon Glass 	return 0;
46508a7aa1eSSimon Glass }
46608a7aa1eSSimon Glass 
convert_to_fb_videomode(struct fb_videomode * mode1,struct vidinfo * mode2)46708a7aa1eSSimon Glass static void convert_to_fb_videomode(struct fb_videomode *mode1,
468*aaca5b19SSimon Glass 				    struct vidinfo *mode2)
46908a7aa1eSSimon Glass {
47008a7aa1eSSimon Glass 	mode1->xres = mode2->vl_width;
47108a7aa1eSSimon Glass 	mode1->yres = mode2->vl_height;
47208a7aa1eSSimon Glass 	mode1->upper_margin = mode2->vl_vfpd;
47308a7aa1eSSimon Glass 	mode1->lower_margin = mode2->vl_vbpd;
47408a7aa1eSSimon Glass 	mode1->left_margin = mode2->vl_hfpd;
47508a7aa1eSSimon Glass 	mode1->right_margin = mode2->vl_hbpd;
47608a7aa1eSSimon Glass 	mode1->vsync_len = mode2->vl_vspw;
47708a7aa1eSSimon Glass 	mode1->hsync_len = mode2->vl_hspw;
47808a7aa1eSSimon Glass }
47908a7aa1eSSimon Glass 
exynos_mipi_dsi_set_display_mode(struct mipi_dsim_device * dsim,struct mipi_dsim_config * dsim_config)48008a7aa1eSSimon Glass int exynos_mipi_dsi_set_display_mode(struct mipi_dsim_device *dsim,
48108a7aa1eSSimon Glass 	struct mipi_dsim_config *dsim_config)
48208a7aa1eSSimon Glass {
48308a7aa1eSSimon Glass 	struct exynos_platform_mipi_dsim *dsim_pd;
48408a7aa1eSSimon Glass 	struct fb_videomode lcd_video;
485*aaca5b19SSimon Glass 	struct vidinfo *vid;
48608a7aa1eSSimon Glass 
48708a7aa1eSSimon Glass 	dsim_pd = (struct exynos_platform_mipi_dsim *)dsim->pd;
488*aaca5b19SSimon Glass 	vid = (struct vidinfo *)dsim_pd->lcd_panel_info;
48908a7aa1eSSimon Glass 
49008a7aa1eSSimon Glass 	convert_to_fb_videomode(&lcd_video, vid);
49108a7aa1eSSimon Glass 
49208a7aa1eSSimon Glass 	/* in case of VIDEO MODE (RGB INTERFACE), it sets polarities. */
49308a7aa1eSSimon Glass 	if (dsim->dsim_config->e_interface == (u32) DSIM_VIDEO) {
49408a7aa1eSSimon Glass 		if (dsim->dsim_config->auto_vertical_cnt == 0) {
49508a7aa1eSSimon Glass 			exynos_mipi_dsi_set_main_disp_vporch(dsim,
49608a7aa1eSSimon Glass 				vid->vl_cmd_allow_len,
49708a7aa1eSSimon Glass 				lcd_video.upper_margin,
49808a7aa1eSSimon Glass 				lcd_video.lower_margin);
49908a7aa1eSSimon Glass 			exynos_mipi_dsi_set_main_disp_hporch(dsim,
50008a7aa1eSSimon Glass 				lcd_video.left_margin,
50108a7aa1eSSimon Glass 				lcd_video.right_margin);
50208a7aa1eSSimon Glass 			exynos_mipi_dsi_set_main_disp_sync_area(dsim,
50308a7aa1eSSimon Glass 				lcd_video.vsync_len,
50408a7aa1eSSimon Glass 				lcd_video.hsync_len);
50508a7aa1eSSimon Glass 		}
50608a7aa1eSSimon Glass 	}
50708a7aa1eSSimon Glass 
50808a7aa1eSSimon Glass 	exynos_mipi_dsi_set_main_disp_resol(dsim, lcd_video.xres,
50908a7aa1eSSimon Glass 			lcd_video.yres);
51008a7aa1eSSimon Glass 
51108a7aa1eSSimon Glass 	exynos_mipi_dsi_display_config(dsim, dsim->dsim_config);
51208a7aa1eSSimon Glass 
51308a7aa1eSSimon Glass 	debug("lcd panel ==> width = %d, height = %d\n",
51408a7aa1eSSimon Glass 			lcd_video.xres, lcd_video.yres);
51508a7aa1eSSimon Glass 
51608a7aa1eSSimon Glass 	return 0;
51708a7aa1eSSimon Glass }
51808a7aa1eSSimon Glass 
exynos_mipi_dsi_init_link(struct mipi_dsim_device * dsim)51908a7aa1eSSimon Glass int exynos_mipi_dsi_init_link(struct mipi_dsim_device *dsim)
52008a7aa1eSSimon Glass {
52108a7aa1eSSimon Glass 	unsigned int time_out = 100;
52208a7aa1eSSimon Glass 
52308a7aa1eSSimon Glass 	switch (dsim->state) {
52408a7aa1eSSimon Glass 	case DSIM_STATE_INIT:
52508a7aa1eSSimon Glass 		exynos_mipi_dsi_init_fifo_pointer(dsim, 0x1f);
52608a7aa1eSSimon Glass 
52708a7aa1eSSimon Glass 		/* dsi configuration */
52808a7aa1eSSimon Glass 		exynos_mipi_dsi_init_config(dsim);
52908a7aa1eSSimon Glass 		exynos_mipi_dsi_enable_lane(dsim, DSIM_LANE_CLOCK, 1);
53008a7aa1eSSimon Glass 		exynos_mipi_dsi_enable_lane(dsim, dsim->data_lane, 1);
53108a7aa1eSSimon Glass 
53208a7aa1eSSimon Glass 		/* set clock configuration */
53308a7aa1eSSimon Glass 		exynos_mipi_dsi_set_clock(dsim,
53408a7aa1eSSimon Glass 					dsim->dsim_config->e_byte_clk, 1);
53508a7aa1eSSimon Glass 
53608a7aa1eSSimon Glass 		/* check clock and data lane state are stop state */
53708a7aa1eSSimon Glass 		while (!(exynos_mipi_dsi_is_lane_state(dsim))) {
53808a7aa1eSSimon Glass 			time_out--;
53908a7aa1eSSimon Glass 			if (time_out == 0) {
54008a7aa1eSSimon Glass 				debug("DSI Master is not stop state.\n");
54108a7aa1eSSimon Glass 				debug("Check initialization process\n");
54208a7aa1eSSimon Glass 
54308a7aa1eSSimon Glass 				return -EINVAL;
54408a7aa1eSSimon Glass 			}
54508a7aa1eSSimon Glass 		}
54608a7aa1eSSimon Glass 
54708a7aa1eSSimon Glass 		dsim->state = DSIM_STATE_STOP;
54808a7aa1eSSimon Glass 
54908a7aa1eSSimon Glass 		/* BTA sequence counters */
55008a7aa1eSSimon Glass 		exynos_mipi_dsi_set_stop_state_counter(dsim,
55108a7aa1eSSimon Glass 			dsim->dsim_config->stop_holding_cnt);
55208a7aa1eSSimon Glass 		exynos_mipi_dsi_set_bta_timeout(dsim,
55308a7aa1eSSimon Glass 			dsim->dsim_config->bta_timeout);
55408a7aa1eSSimon Glass 		exynos_mipi_dsi_set_lpdr_timeout(dsim,
55508a7aa1eSSimon Glass 			dsim->dsim_config->rx_timeout);
55608a7aa1eSSimon Glass 
55708a7aa1eSSimon Glass 		return 0;
55808a7aa1eSSimon Glass 	default:
55908a7aa1eSSimon Glass 		debug("DSI Master is already init.\n");
56008a7aa1eSSimon Glass 		return 0;
56108a7aa1eSSimon Glass 	}
56208a7aa1eSSimon Glass 
56308a7aa1eSSimon Glass 	return 0;
56408a7aa1eSSimon Glass }
56508a7aa1eSSimon Glass 
exynos_mipi_dsi_set_hs_enable(struct mipi_dsim_device * dsim)56608a7aa1eSSimon Glass int exynos_mipi_dsi_set_hs_enable(struct mipi_dsim_device *dsim)
56708a7aa1eSSimon Glass {
56808a7aa1eSSimon Glass 	if (dsim->state == DSIM_STATE_STOP) {
56908a7aa1eSSimon Glass 		if (dsim->e_clk_src != DSIM_EXT_CLK_BYPASS) {
57008a7aa1eSSimon Glass 			dsim->state = DSIM_STATE_HSCLKEN;
57108a7aa1eSSimon Glass 
57208a7aa1eSSimon Glass 			 /* set LCDC and CPU transfer mode to HS. */
57308a7aa1eSSimon Glass 			exynos_mipi_dsi_set_lcdc_transfer_mode(dsim, 0);
57408a7aa1eSSimon Glass 			exynos_mipi_dsi_set_cpu_transfer_mode(dsim, 0);
57508a7aa1eSSimon Glass 
57608a7aa1eSSimon Glass 			exynos_mipi_dsi_enable_hs_clock(dsim, 1);
57708a7aa1eSSimon Glass 
57808a7aa1eSSimon Glass 			return 0;
57908a7aa1eSSimon Glass 		} else
58008a7aa1eSSimon Glass 			debug("clock source is external bypass.\n");
58108a7aa1eSSimon Glass 	} else
58208a7aa1eSSimon Glass 		debug("DSIM is not stop state.\n");
58308a7aa1eSSimon Glass 
58408a7aa1eSSimon Glass 	return 0;
58508a7aa1eSSimon Glass }
58608a7aa1eSSimon Glass 
exynos_mipi_dsi_set_data_transfer_mode(struct mipi_dsim_device * dsim,unsigned int mode)58708a7aa1eSSimon Glass int exynos_mipi_dsi_set_data_transfer_mode(struct mipi_dsim_device *dsim,
58808a7aa1eSSimon Glass 		unsigned int mode)
58908a7aa1eSSimon Glass {
59008a7aa1eSSimon Glass 	if (mode) {
59108a7aa1eSSimon Glass 		if (dsim->state != DSIM_STATE_HSCLKEN) {
59208a7aa1eSSimon Glass 			debug("HS Clock lane is not enabled.\n");
59308a7aa1eSSimon Glass 			return -EINVAL;
59408a7aa1eSSimon Glass 		}
59508a7aa1eSSimon Glass 
59608a7aa1eSSimon Glass 		exynos_mipi_dsi_set_lcdc_transfer_mode(dsim, 0);
59708a7aa1eSSimon Glass 	} else {
59808a7aa1eSSimon Glass 		if (dsim->state == DSIM_STATE_INIT || dsim->state ==
59908a7aa1eSSimon Glass 			DSIM_STATE_ULPS) {
60008a7aa1eSSimon Glass 			debug("DSI Master is not STOP or HSDT state.\n");
60108a7aa1eSSimon Glass 			return -EINVAL;
60208a7aa1eSSimon Glass 		}
60308a7aa1eSSimon Glass 
60408a7aa1eSSimon Glass 		exynos_mipi_dsi_set_cpu_transfer_mode(dsim, 0);
60508a7aa1eSSimon Glass 	}
60608a7aa1eSSimon Glass 
60708a7aa1eSSimon Glass 	return 0;
60808a7aa1eSSimon Glass }
60908a7aa1eSSimon Glass 
exynos_mipi_dsi_get_frame_done_status(struct mipi_dsim_device * dsim)61008a7aa1eSSimon Glass int exynos_mipi_dsi_get_frame_done_status(struct mipi_dsim_device *dsim)
61108a7aa1eSSimon Glass {
61208a7aa1eSSimon Glass 	return _exynos_mipi_dsi_get_frame_done_status(dsim);
61308a7aa1eSSimon Glass }
61408a7aa1eSSimon Glass 
exynos_mipi_dsi_clear_frame_done(struct mipi_dsim_device * dsim)61508a7aa1eSSimon Glass int exynos_mipi_dsi_clear_frame_done(struct mipi_dsim_device *dsim)
61608a7aa1eSSimon Glass {
61708a7aa1eSSimon Glass 	_exynos_mipi_dsi_clear_frame_done(dsim);
61808a7aa1eSSimon Glass 
61908a7aa1eSSimon Glass 	return 0;
62008a7aa1eSSimon Glass }
621