xref: /rk3399_rockchip-uboot/drivers/video/drm/rockchip_vop.c (revision 87e4c6020eff05133e40ab8b7b0e37e6a2be37e4)
1 /*
2  * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd
3  *
4  * SPDX-License-Identifier:	GPL-2.0+
5  */
6 
7 #include <config.h>
8 #include <common.h>
9 #include <errno.h>
10 #include <malloc.h>
11 #include <fdtdec.h>
12 #include <fdt_support.h>
13 #include <asm/unaligned.h>
14 #include <asm/io.h>
15 #include <linux/list.h>
16 #include <linux/media-bus-format.h>
17 #include <clk.h>
18 #include <asm/arch/clock.h>
19 #include <linux/err.h>
20 #include <dm/device.h>
21 #include <dm/read.h>
22 #include <syscon.h>
23 
24 #include "rockchip_display.h"
25 #include "rockchip_crtc.h"
26 #include "rockchip_connector.h"
27 #include "rockchip_vop.h"
28 
29 static inline int us_to_vertical_line(struct drm_display_mode *mode, int us)
30 {
31 	return us * mode->clock / mode->htotal / 1000;
32 }
33 
34 static int to_vop_csc_mode(int csc_mode)
35 {
36 	switch (csc_mode) {
37 	case V4L2_COLORSPACE_SMPTE170M:
38 		return CSC_BT601L;
39 	case V4L2_COLORSPACE_REC709:
40 	case V4L2_COLORSPACE_DEFAULT:
41 		return CSC_BT709L;
42 	case V4L2_COLORSPACE_JPEG:
43 		return CSC_BT601F;
44 	case V4L2_COLORSPACE_BT2020:
45 		return CSC_BT2020;
46 	default:
47 		return CSC_BT709L;
48 	}
49 }
50 
51 static bool is_yuv_output(uint32_t bus_format)
52 {
53 	switch (bus_format) {
54 	case MEDIA_BUS_FMT_YUV8_1X24:
55 	case MEDIA_BUS_FMT_YUV10_1X30:
56 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
57 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
58 		return true;
59 	default:
60 		return false;
61 	}
62 }
63 
64 static bool is_uv_swap(uint32_t bus_format, uint32_t output_mode)
65 {
66 	/*
67 	 * FIXME:
68 	 *
69 	 * There is no media type for YUV444 output,
70 	 * so when out_mode is AAAA or P888, assume output is YUV444 on
71 	 * yuv format.
72 	 *
73 	 * From H/W testing, YUV444 mode need a rb swap.
74 	 */
75 	if ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
76 	     bus_format == MEDIA_BUS_FMT_YUV10_1X30) &&
77 	    (output_mode == ROCKCHIP_OUT_MODE_AAAA ||
78 	     output_mode == ROCKCHIP_OUT_MODE_P888))
79 		return true;
80 	else
81 		return false;
82 }
83 
84 static int rockchip_vop_init_gamma(struct vop *vop, struct display_state *state)
85 {
86 	struct crtc_state *crtc_state = &state->crtc_state;
87 	struct connector_state *conn_state = &state->conn_state;
88 	u32 *lut = conn_state->gamma.lut;
89 	fdt_size_t lut_size;
90 	int i, lut_len;
91 	u32 *lut_regs;
92 
93 	if (!conn_state->gamma.lut)
94 		return 0;
95 
96 	i = dev_read_stringlist_search(crtc_state->dev, "reg-names", "gamma_lut");
97 	if (i < 0) {
98 		printf("Warning: vop not support gamma\n");
99 		return 0;
100 	}
101 	lut_regs = (u32 *)dev_read_addr_size(crtc_state->dev, "reg", &lut_size);
102 	if (lut_regs == (u32 *)FDT_ADDR_T_NONE) {
103 		printf("failed to get gamma lut register\n");
104 		return 0;
105 	}
106 	lut_len = lut_size / 4;
107 	if (lut_len != 256 && lut_len != 1024) {
108 		printf("Warning: unsupport gamma lut table[%d]\n", lut_len);
109 		return 0;
110 	}
111 
112 	if (conn_state->gamma.size != lut_len) {
113 		int size = conn_state->gamma.size;
114 		u32 j, r, g, b, color;
115 
116 		for (i = 0; i < lut_len; i++) {
117 			j = i * size / lut_len;
118 			r = lut[j] / size / size * lut_len / size;
119 			g = lut[j] / size % size * lut_len / size;
120 			b = lut[j] % size * lut_len / size;
121 			color = r * lut_len * lut_len + g * lut_len + b;
122 
123 			writel(color, lut_regs + (i << 2));
124 		}
125 	} else {
126 		for (i = 0; i < lut_len; i++)
127 			writel(lut[i], lut_regs + (i << 2));
128 	}
129 
130 	VOP_CTRL_SET(vop, dsp_lut_en, 1);
131 	VOP_CTRL_SET(vop, update_gamma_lut, 1);
132 
133 	return 0;
134 }
135 
136 static void vop_post_config(struct display_state *state, struct vop *vop)
137 {
138 	struct connector_state *conn_state = &state->conn_state;
139 	struct drm_display_mode *mode = &conn_state->mode;
140 	u16 vtotal = mode->crtc_vtotal;
141 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
142 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
143 	u16 hdisplay = mode->crtc_hdisplay;
144 	u16 vdisplay = mode->crtc_vdisplay;
145 	u16 hsize = hdisplay * (conn_state->overscan.left_margin + conn_state->overscan.right_margin) / 200;
146 	u16 vsize = vdisplay * (conn_state->overscan.top_margin + conn_state->overscan.bottom_margin) / 200;
147 	u16 hact_end, vact_end;
148 	u32 val;
149 
150 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
151 		vsize = round_down(vsize, 2);
152 
153 	hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200;
154 	hact_end = hact_st + hsize;
155 	val = hact_st << 16;
156 	val |= hact_end;
157 
158 	VOP_CTRL_SET(vop, hpost_st_end, val);
159 	vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200;
160 	vact_end = vact_st + vsize;
161 	val = vact_st << 16;
162 	val |= vact_end;
163 	VOP_CTRL_SET(vop, vpost_st_end, val);
164 	val = scl_cal_scale2(vdisplay, vsize) << 16;
165 	val |= scl_cal_scale2(hdisplay, hsize);
166 	VOP_CTRL_SET(vop, post_scl_factor, val);
167 #define POST_HORIZONTAL_SCALEDOWN_EN(x)		((x) << 0)
168 #define POST_VERTICAL_SCALEDOWN_EN(x)		((x) << 1)
169 	VOP_CTRL_SET(vop, post_scl_ctrl,
170 		     POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) |
171 		     POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize));
172 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
173 		u16 vact_st_f1 = vtotal + vact_st + 1;
174 		u16 vact_end_f1 = vact_st_f1 + vsize;
175 
176 		val = vact_st_f1 << 16 | vact_end_f1;
177 		VOP_CTRL_SET(vop, vpost_st_end_f1, val);
178 	}
179 }
180 
181 static void vop_mcu_mode(struct display_state *state, struct vop *vop)
182 {
183 	struct crtc_state *crtc_state = &state->crtc_state;
184 
185 	VOP_CTRL_SET(vop, mcu_clk_sel, 1);
186 	VOP_CTRL_SET(vop, mcu_type, 1);
187 
188 	VOP_CTRL_SET(vop, mcu_hold_mode, 1);
189 	VOP_CTRL_SET(vop, mcu_pix_total, crtc_state->mcu_timing.mcu_pix_total);
190 	VOP_CTRL_SET(vop, mcu_cs_pst, crtc_state->mcu_timing.mcu_cs_pst);
191 	VOP_CTRL_SET(vop, mcu_cs_pend, crtc_state->mcu_timing.mcu_cs_pend);
192 	VOP_CTRL_SET(vop, mcu_rw_pst, crtc_state->mcu_timing.mcu_rw_pst);
193 	VOP_CTRL_SET(vop, mcu_rw_pend, crtc_state->mcu_timing.mcu_rw_pend);
194 }
195 
196 static int rockchip_vop_init(struct display_state *state)
197 {
198 	struct crtc_state *crtc_state = &state->crtc_state;
199 	struct connector_state *conn_state = &state->conn_state;
200 	struct drm_display_mode *mode = &conn_state->mode;
201 	const struct rockchip_crtc *crtc = crtc_state->crtc;
202 	const struct vop_data *vop_data = crtc->data;
203 	struct vop *vop;
204 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
205 	u16 hdisplay = mode->crtc_hdisplay;
206 	u16 htotal = mode->crtc_htotal;
207 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
208 	u16 hact_end = hact_st + hdisplay;
209 	u16 vdisplay = mode->crtc_vdisplay;
210 	u16 vtotal = mode->crtc_vtotal;
211 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
212 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
213 	u16 vact_end = vact_st + vdisplay;
214 	struct clk dclk;
215 	u32 val, act_end;
216 	int ret;
217 	bool yuv_overlay = false, post_r2y_en = false, post_y2r_en = false;
218 	u16 post_csc_mode;
219 	bool dclk_inv;
220 
221 	vop = malloc(sizeof(*vop));
222 	if (!vop)
223 		return -ENOMEM;
224 	memset(vop, 0, sizeof(*vop));
225 
226 	crtc_state->private = vop;
227 	vop->regs = dev_read_addr_ptr(crtc_state->dev);
228 	vop->regsbak = malloc(vop_data->reg_len);
229 	vop->win = vop_data->win;
230 	vop->win_offset = vop_data->win_offset;
231 	vop->ctrl = vop_data->ctrl;
232 	vop->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
233 	if (vop->grf <= 0)
234 		printf("%s: Get syscon grf failed (ret=%p)\n",
235 		      __func__, vop->grf);
236 
237 	vop->grf_ctrl = vop_data->grf_ctrl;
238 	vop->line_flag = vop_data->line_flag;
239 	vop->csc_table = vop_data->csc_table;
240 	vop->win_csc = vop_data->win_csc;
241 	vop->version = vop_data->version;
242 	vop->max_output = vop_data->max_output;
243 
244 	/* Process 'assigned-{clocks/clock-parents/clock-rates}' properties */
245 	ret = clk_set_defaults(crtc_state->dev);
246 	if (ret)
247 		debug("%s clk_set_defaults failed %d\n", __func__, ret);
248 
249 	ret = clk_get_by_name(crtc_state->dev, "dclk_vop", &dclk);
250 	if (!ret)
251 		ret = clk_set_rate(&dclk, mode->clock * 1000);
252 	if (IS_ERR_VALUE(ret)) {
253 		printf("%s: Failed to set dclk: ret=%d\n", __func__, ret);
254 		return ret;
255 	}
256 
257 	memcpy(vop->regsbak, vop->regs, vop_data->reg_len);
258 
259 	rockchip_vop_init_gamma(vop, state);
260 
261 	VOP_CTRL_SET(vop, global_regdone_en, 1);
262 	VOP_CTRL_SET(vop, axi_outstanding_max_num, 30);
263 	VOP_CTRL_SET(vop, axi_max_outstanding_en, 1);
264 	VOP_CTRL_SET(vop, reg_done_frm, 1);
265 	VOP_CTRL_SET(vop, win_gate[0], 1);
266 	VOP_CTRL_SET(vop, win_gate[1], 1);
267 	VOP_CTRL_SET(vop, win_channel[0], 0x12);
268 	VOP_CTRL_SET(vop, win_channel[1], 0x34);
269 	VOP_CTRL_SET(vop, win_channel[2], 0x56);
270 	VOP_CTRL_SET(vop, dsp_blank, 0);
271 
272 	dclk_inv = (mode->flags & DRM_MODE_FLAG_PPIXDATA) ? 0 : 1;
273 	VOP_CTRL_SET(vop, dclk_pol, dclk_inv);
274 
275 	val = 0x8;
276 	val |= (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : 1;
277 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : (1 << 1);
278 	VOP_CTRL_SET(vop, pin_pol, val);
279 
280 	switch (conn_state->type) {
281 	case DRM_MODE_CONNECTOR_LVDS:
282 		VOP_CTRL_SET(vop, rgb_en, 1);
283 		VOP_CTRL_SET(vop, rgb_pin_pol, val);
284 		VOP_CTRL_SET(vop, rgb_dclk_pol, dclk_inv);
285 		VOP_CTRL_SET(vop, lvds_en, 1);
286 		VOP_CTRL_SET(vop, lvds_pin_pol, val);
287 		VOP_CTRL_SET(vop, lvds_dclk_pol, dclk_inv);
288 		if (!IS_ERR_OR_NULL(vop->grf))
289 			VOP_GRF_SET(vop, grf_dclk_inv, !dclk_inv);
290 		break;
291 	case DRM_MODE_CONNECTOR_eDP:
292 		VOP_CTRL_SET(vop, edp_en, 1);
293 		VOP_CTRL_SET(vop, edp_pin_pol, val);
294 		VOP_CTRL_SET(vop, edp_dclk_pol, dclk_inv);
295 		break;
296 	case DRM_MODE_CONNECTOR_HDMIA:
297 		VOP_CTRL_SET(vop, hdmi_en, 1);
298 		VOP_CTRL_SET(vop, hdmi_pin_pol, val);
299 		VOP_CTRL_SET(vop, hdmi_dclk_pol, 1);
300 		break;
301 	case DRM_MODE_CONNECTOR_DSI:
302 		VOP_CTRL_SET(vop, mipi_en, 1);
303 		VOP_CTRL_SET(vop, mipi_pin_pol, val);
304 		VOP_CTRL_SET(vop, mipi_dclk_pol, dclk_inv);
305 		VOP_CTRL_SET(vop, mipi_dual_channel_en,
306 			!!(conn_state->output_type & ROCKCHIP_OUTPUT_DSI_DUAL_CHANNEL));
307 		VOP_CTRL_SET(vop, data01_swap,
308 			!!(conn_state->output_type & ROCKCHIP_OUTPUT_DSI_DUAL_LINK));
309 		break;
310 	case DRM_MODE_CONNECTOR_DisplayPort:
311 		VOP_CTRL_SET(vop, dp_dclk_pol, 0);
312 		VOP_CTRL_SET(vop, dp_pin_pol, val);
313 		VOP_CTRL_SET(vop, dp_en, 1);
314 		break;
315 	case DRM_MODE_CONNECTOR_TV:
316 		if (vdisplay == CVBS_PAL_VDISPLAY)
317 			VOP_CTRL_SET(vop, tve_sw_mode, 1);
318 		else
319 			VOP_CTRL_SET(vop, tve_sw_mode, 0);
320 		VOP_CTRL_SET(vop, tve_dclk_pol, 1);
321 		VOP_CTRL_SET(vop, tve_dclk_en, 1);
322 		/* use the same pol reg with hdmi */
323 		VOP_CTRL_SET(vop, hdmi_pin_pol, val);
324 		VOP_CTRL_SET(vop, sw_genlock, 1);
325 		VOP_CTRL_SET(vop, sw_uv_offset_en, 1);
326 		VOP_CTRL_SET(vop, dither_up, 1);
327 		break;
328 	default:
329 		printf("unsupport connector_type[%d]\n", conn_state->type);
330 	}
331 
332 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA &&
333 	    !(vop_data->feature & VOP_FEATURE_OUTPUT_10BIT))
334 		conn_state->output_mode = ROCKCHIP_OUT_MODE_P888;
335 
336 	switch (conn_state->bus_format) {
337 	case MEDIA_BUS_FMT_RGB565_1X16:
338 		val = DITHER_DOWN_EN(1) | DITHER_DOWN_MODE(RGB888_TO_RGB565);
339 		break;
340 	case MEDIA_BUS_FMT_RGB666_1X18:
341 	case MEDIA_BUS_FMT_RGB666_1X24_CPADHI:
342 	case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
343 	case MEDIA_BUS_FMT_RGB666_1X7X3_JEIDA:
344 		val = DITHER_DOWN_EN(1) | DITHER_DOWN_MODE(RGB888_TO_RGB666);
345 		break;
346 	case MEDIA_BUS_FMT_YUV8_1X24:
347 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
348 		val = DITHER_DOWN_EN(0) | PRE_DITHER_DOWN_EN(1);
349 		break;
350 	case MEDIA_BUS_FMT_YUV10_1X30:
351 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
352 		val = DITHER_DOWN_EN(0) | PRE_DITHER_DOWN_EN(0);
353 		break;
354 	case MEDIA_BUS_FMT_RGB888_1X24:
355 	case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
356 	case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
357 	default:
358 		val = DITHER_DOWN_EN(0) | PRE_DITHER_DOWN_EN(0);
359 		break;
360 	}
361 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA)
362 		val |= PRE_DITHER_DOWN_EN(0);
363 	else
364 		val |= PRE_DITHER_DOWN_EN(1);
365 	val |= DITHER_DOWN_MODE_SEL(DITHER_DOWN_ALLEGRO);
366 	VOP_CTRL_SET(vop, dither_down, val);
367 
368 	VOP_CTRL_SET(vop, dclk_ddr,
369 		     conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420 ? 1 : 0);
370 	VOP_CTRL_SET(vop, hdmi_dclk_out_en,
371 		     conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420 ? 1 : 0);
372 
373 	if (is_uv_swap(conn_state->bus_format, conn_state->output_mode))
374 		VOP_CTRL_SET(vop, dsp_data_swap, DSP_RB_SWAP);
375 	else
376 		VOP_CTRL_SET(vop, dsp_data_swap, 0);
377 
378 	VOP_CTRL_SET(vop, out_mode, conn_state->output_mode);
379 
380 	if (VOP_CTRL_SUPPORT(vop, overlay_mode)) {
381 		yuv_overlay = is_yuv_output(conn_state->bus_format);
382 		VOP_CTRL_SET(vop, overlay_mode, yuv_overlay);
383 	}
384 	/*
385 	 * todo: r2y for win csc
386 	 */
387 	VOP_CTRL_SET(vop, dsp_out_yuv, is_yuv_output(conn_state->bus_format));
388 
389 	if (yuv_overlay) {
390 		if (!is_yuv_output(conn_state->bus_format))
391 			post_y2r_en = true;
392 	} else {
393 		if (is_yuv_output(conn_state->bus_format))
394 			post_r2y_en = true;
395 	}
396 
397 	crtc_state->yuv_overlay = yuv_overlay;
398 	post_csc_mode = to_vop_csc_mode(conn_state->color_space);
399 	VOP_CTRL_SET(vop, bcsh_r2y_en, post_r2y_en);
400 	VOP_CTRL_SET(vop, bcsh_y2r_en, post_y2r_en);
401 	VOP_CTRL_SET(vop, bcsh_r2y_csc_mode, post_csc_mode);
402 	VOP_CTRL_SET(vop, bcsh_y2r_csc_mode, post_csc_mode);
403 
404 	/*
405 	 * Background color is 10bit depth if vop version >= 3.5
406 	 */
407 	if (!is_yuv_output(conn_state->bus_format))
408 		val = 0;
409 	else if (VOP_MAJOR(vop->version) == 3 &&
410 		 VOP_MINOR(vop->version) >= 5)
411 		val = 0x20010200;
412 	else
413 		val = 0x801080;
414 	VOP_CTRL_SET(vop, dsp_background, val);
415 
416 	VOP_CTRL_SET(vop, htotal_pw, (htotal << 16) | hsync_len);
417 	val = hact_st << 16;
418 	val |= hact_end;
419 	VOP_CTRL_SET(vop, hact_st_end, val);
420 	val = vact_st << 16;
421 	val |= vact_end;
422 	VOP_CTRL_SET(vop, vact_st_end, val);
423 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
424 		u16 vact_st_f1 = vtotal + vact_st + 1;
425 		u16 vact_end_f1 = vact_st_f1 + vdisplay;
426 
427 		val = vact_st_f1 << 16 | vact_end_f1;
428 		VOP_CTRL_SET(vop, vact_st_end_f1, val);
429 
430 		val = vtotal << 16 | (vtotal + vsync_len);
431 		VOP_CTRL_SET(vop, vs_st_end_f1, val);
432 		VOP_CTRL_SET(vop, dsp_interlace, 1);
433 		VOP_CTRL_SET(vop, p2i_en, 1);
434 		vtotal += vtotal + 1;
435 		act_end = vact_end_f1;
436 	} else {
437 		VOP_CTRL_SET(vop, dsp_interlace, 0);
438 		VOP_CTRL_SET(vop, p2i_en, 0);
439 		act_end = vact_end;
440 	}
441 	VOP_CTRL_SET(vop, vtotal_pw, (vtotal << 16) | vsync_len);
442 	vop_post_config(state, vop);
443 	VOP_CTRL_SET(vop, core_dclk_div,
444 		     !!(mode->flags & DRM_MODE_FLAG_DBLCLK));
445 
446 	VOP_LINE_FLAG_SET(vop, line_flag_num[0], act_end - 3);
447 	VOP_LINE_FLAG_SET(vop, line_flag_num[1],
448 			  act_end - us_to_vertical_line(mode, 1000));
449 	if (state->crtc_state.mcu_timing.mcu_pix_total > 0)
450 		vop_mcu_mode(state, vop);
451 	vop_cfg_done(vop);
452 
453 	return 0;
454 }
455 
456 static uint16_t scl_vop_cal_scale(enum scale_mode mode, uint32_t src,
457 				  uint32_t dst, bool is_horizontal,
458 				  int vsu_mode, int *vskiplines)
459 {
460 	uint16_t val = 1 << SCL_FT_DEFAULT_FIXPOINT_SHIFT;
461 
462 	if (is_horizontal) {
463 		if (mode == SCALE_UP)
464 			val = GET_SCL_FT_BIC(src, dst);
465 		else if (mode == SCALE_DOWN)
466 			val = GET_SCL_FT_BILI_DN(src, dst);
467 	} else {
468 		if (mode == SCALE_UP) {
469 			if (vsu_mode == SCALE_UP_BIL)
470 				val = GET_SCL_FT_BILI_UP(src, dst);
471 			else
472 				val = GET_SCL_FT_BIC(src, dst);
473 		} else if (mode == SCALE_DOWN) {
474 			if (vskiplines) {
475 				*vskiplines = scl_get_vskiplines(src, dst);
476 				val = scl_get_bili_dn_vskip(src, dst,
477 							    *vskiplines);
478 			} else {
479 				val = GET_SCL_FT_BILI_DN(src, dst);
480 			}
481 		}
482 	}
483 
484 	return val;
485 }
486 
487 static void scl_vop_cal_scl_fac(struct vop *vop,
488 				uint32_t src_w, uint32_t src_h, uint32_t dst_w,
489 				uint32_t dst_h, uint32_t pixel_format)
490 {
491 	uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
492 	uint16_t cbcr_hor_scl_mode = SCALE_NONE;
493 	uint16_t cbcr_ver_scl_mode = SCALE_NONE;
494 	int hsub = drm_format_horz_chroma_subsampling(pixel_format);
495 	int vsub = drm_format_vert_chroma_subsampling(pixel_format);
496 	bool is_yuv = false;
497 	uint16_t cbcr_src_w = src_w / hsub;
498 	uint16_t cbcr_src_h = src_h / vsub;
499 	uint16_t vsu_mode;
500 	uint16_t lb_mode;
501 	uint32_t val;
502 	int vskiplines = 0;
503 
504 	if (!vop->win->scl)
505 		return;
506 
507 	if (dst_w > vop->max_output.width) {
508 		printf("Maximum destination width %d exceeded\n",
509 		       vop->max_output.width);
510 		return;
511 	}
512 
513 	if (!vop->win->scl->ext) {
514 		VOP_SCL_SET(vop, scale_yrgb_x,
515 			    scl_cal_scale2(src_w, dst_w));
516 		VOP_SCL_SET(vop, scale_yrgb_y,
517 			    scl_cal_scale2(src_h, dst_h));
518 		if (is_yuv) {
519 			VOP_SCL_SET(vop, scale_cbcr_x,
520 				    scl_cal_scale2(src_w, dst_w));
521 			VOP_SCL_SET(vop, scale_cbcr_y,
522 				    scl_cal_scale2(src_h, dst_h));
523 		}
524 		return;
525 	}
526 
527 	yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
528 	yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
529 
530 	if (is_yuv) {
531 		cbcr_hor_scl_mode = scl_get_scl_mode(cbcr_src_w, dst_w);
532 		cbcr_ver_scl_mode = scl_get_scl_mode(cbcr_src_h, dst_h);
533 		if (cbcr_hor_scl_mode == SCALE_DOWN)
534 			lb_mode = scl_vop_cal_lb_mode(dst_w, true);
535 		else
536 			lb_mode = scl_vop_cal_lb_mode(cbcr_src_w, true);
537 	} else {
538 		if (yrgb_hor_scl_mode == SCALE_DOWN)
539 			lb_mode = scl_vop_cal_lb_mode(dst_w, false);
540 		else
541 			lb_mode = scl_vop_cal_lb_mode(src_w, false);
542 	}
543 
544 	VOP_SCL_SET_EXT(vop, lb_mode, lb_mode);
545 	if (lb_mode == LB_RGB_3840X2) {
546 		if (yrgb_ver_scl_mode != SCALE_NONE) {
547 			printf("ERROR : not allow yrgb ver scale\n");
548 			return;
549 		}
550 		if (cbcr_ver_scl_mode != SCALE_NONE) {
551 			printf("ERROR : not allow cbcr ver scale\n");
552 			return;
553 		}
554 		vsu_mode = SCALE_UP_BIL;
555 	} else if (lb_mode == LB_RGB_2560X4) {
556 		vsu_mode = SCALE_UP_BIL;
557 	} else {
558 		vsu_mode = SCALE_UP_BIC;
559 	}
560 
561 	val = scl_vop_cal_scale(yrgb_hor_scl_mode, src_w, dst_w,
562 				true, 0, NULL);
563 	VOP_SCL_SET(vop, scale_yrgb_x, val);
564 	val = scl_vop_cal_scale(yrgb_ver_scl_mode, src_h, dst_h,
565 				false, vsu_mode, &vskiplines);
566 	VOP_SCL_SET(vop, scale_yrgb_y, val);
567 
568 	VOP_SCL_SET_EXT(vop, vsd_yrgb_gt4, vskiplines == 4);
569 	VOP_SCL_SET_EXT(vop, vsd_yrgb_gt2, vskiplines == 2);
570 
571 	VOP_SCL_SET_EXT(vop, yrgb_hor_scl_mode, yrgb_hor_scl_mode);
572 	VOP_SCL_SET_EXT(vop, yrgb_ver_scl_mode, yrgb_ver_scl_mode);
573 	VOP_SCL_SET_EXT(vop, yrgb_hsd_mode, SCALE_DOWN_BIL);
574 	VOP_SCL_SET_EXT(vop, yrgb_vsd_mode, SCALE_DOWN_BIL);
575 	VOP_SCL_SET_EXT(vop, yrgb_vsu_mode, vsu_mode);
576 	if (is_yuv) {
577 		val = scl_vop_cal_scale(cbcr_hor_scl_mode, cbcr_src_w,
578 					dst_w, true, 0, NULL);
579 		VOP_SCL_SET(vop, scale_cbcr_x, val);
580 		val = scl_vop_cal_scale(cbcr_ver_scl_mode, cbcr_src_h,
581 					dst_h, false, vsu_mode, &vskiplines);
582 		VOP_SCL_SET(vop, scale_cbcr_y, val);
583 
584 		VOP_SCL_SET_EXT(vop, vsd_cbcr_gt4, vskiplines == 4);
585 		VOP_SCL_SET_EXT(vop, vsd_cbcr_gt2, vskiplines == 2);
586 		VOP_SCL_SET_EXT(vop, cbcr_hor_scl_mode, cbcr_hor_scl_mode);
587 		VOP_SCL_SET_EXT(vop, cbcr_ver_scl_mode, cbcr_ver_scl_mode);
588 		VOP_SCL_SET_EXT(vop, cbcr_hsd_mode, SCALE_DOWN_BIL);
589 		VOP_SCL_SET_EXT(vop, cbcr_vsd_mode, SCALE_DOWN_BIL);
590 		VOP_SCL_SET_EXT(vop, cbcr_vsu_mode, vsu_mode);
591 	}
592 }
593 
594 static void vop_load_csc_table(struct vop *vop, u32 offset, const u32 *table)
595 {
596 	int i;
597 
598 	/*
599 	 * so far the csc offset is not 0 and in the feature the csc offset
600 	 * impossible be 0, so when the offset is 0, should return here.
601 	 */
602 	if (!table || offset == 0)
603 		return;
604 
605 	for (i = 0; i < 8; i++)
606 		vop_writel(vop, offset + i * 4, table[i]);
607 }
608 
609 static int rockchip_vop_setup_csc_table(struct display_state *state)
610 {
611 	struct crtc_state *crtc_state = &state->crtc_state;
612 	struct connector_state *conn_state = &state->conn_state;
613 	struct vop *vop = crtc_state->private;
614 	const uint32_t *csc_table = NULL;
615 
616 	if (!vop->csc_table || !crtc_state->yuv_overlay)
617 		return 0;
618 	/* todo: only implement r2y*/
619 	switch (conn_state->color_space) {
620 	case V4L2_COLORSPACE_SMPTE170M:
621 		csc_table = vop->csc_table->r2y_bt601_12_235;
622 		break;
623 	case V4L2_COLORSPACE_REC709:
624 	case V4L2_COLORSPACE_DEFAULT:
625 	case V4L2_COLORSPACE_JPEG:
626 		csc_table = vop->csc_table->r2y_bt709;
627 		break;
628 	case V4L2_COLORSPACE_BT2020:
629 		csc_table = vop->csc_table->r2y_bt2020;
630 		break;
631 	default:
632 		csc_table = vop->csc_table->r2y_bt601;
633 		break;
634 	}
635 
636 	vop_load_csc_table(vop, vop->win_csc->r2y_offset, csc_table);
637 	VOP_WIN_CSC_SET(vop, r2y_en, 1);
638 
639 	return 0;
640 }
641 
642 static int rockchip_vop_set_plane(struct display_state *state)
643 {
644 	struct crtc_state *crtc_state = &state->crtc_state;
645 	struct connector_state *conn_state = &state->conn_state;
646 	struct drm_display_mode *mode = &conn_state->mode;
647 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
648 	struct vop *vop = crtc_state->private;
649 	int src_w = crtc_state->src_w;
650 	int src_h = crtc_state->src_h;
651 	int crtc_x = crtc_state->crtc_x;
652 	int crtc_y = crtc_state->crtc_y;
653 	int crtc_w = crtc_state->crtc_w;
654 	int crtc_h = crtc_state->crtc_h;
655 	int xvir = crtc_state->xvir;
656 	int x_mirror = 0, y_mirror = 0;
657 
658 	act_info = (src_h - 1) << 16;
659 	act_info |= (src_w - 1) & 0xffff;
660 
661 	dsp_info = (crtc_h - 1) << 16;
662 	dsp_info |= (crtc_w - 1) & 0xffff;
663 
664 	dsp_stx = crtc_x + mode->crtc_htotal - mode->crtc_hsync_start;
665 	dsp_sty = crtc_y + mode->crtc_vtotal - mode->crtc_vsync_start;
666 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
667 
668 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
669 		y_mirror = 1;
670 	else
671 		y_mirror = 0;
672 	if (mode->flags & DRM_MODE_FLAG_XMIRROR)
673 		x_mirror = 1;
674 	else
675 		x_mirror = 0;
676 	if (crtc_state->ymirror ^ y_mirror)
677 		y_mirror = 1;
678 	else
679 		y_mirror = 0;
680 	if (y_mirror) {
681 		if (VOP_CTRL_SUPPORT(vop, ymirror))
682 			crtc_state->dma_addr += (src_h - 1) * xvir * 4;
683 		else
684 			y_mirror = 0;
685 		}
686 	VOP_CTRL_SET(vop, ymirror, y_mirror);
687 	VOP_CTRL_SET(vop, xmirror, x_mirror);
688 
689 	VOP_WIN_SET(vop, format, crtc_state->format);
690 	VOP_WIN_SET(vop, yrgb_vir, xvir);
691 	VOP_WIN_SET(vop, yrgb_mst, crtc_state->dma_addr);
692 
693 	scl_vop_cal_scl_fac(vop, src_w, src_h, crtc_w, crtc_h,
694 			    crtc_state->format);
695 
696 	VOP_WIN_SET(vop, act_info, act_info);
697 	VOP_WIN_SET(vop, dsp_info, dsp_info);
698 	VOP_WIN_SET(vop, dsp_st, dsp_st);
699 	VOP_WIN_SET(vop, rb_swap, crtc_state->rb_swap);
700 
701 	VOP_WIN_SET(vop, src_alpha_ctl, 0);
702 
703 	rockchip_vop_setup_csc_table(state);
704 	VOP_WIN_SET(vop, enable, 1);
705 	vop_cfg_done(vop);
706 
707 	return 0;
708 }
709 
710 static int rockchip_vop_prepare(struct display_state *state)
711 {
712 	return 0;
713 }
714 
715 static int rockchip_vop_enable(struct display_state *state)
716 {
717 	struct crtc_state *crtc_state = &state->crtc_state;
718 	struct vop *vop = crtc_state->private;
719 
720 	VOP_CTRL_SET(vop, standby, 0);
721 	vop_cfg_done(vop);
722 	if (crtc_state->mcu_timing.mcu_pix_total > 0)
723 		VOP_CTRL_SET(vop, mcu_hold_mode, 0);
724 
725 	return 0;
726 }
727 
728 static int rockchip_vop_disable(struct display_state *state)
729 {
730 	struct crtc_state *crtc_state = &state->crtc_state;
731 	struct vop *vop = crtc_state->private;
732 
733 	VOP_CTRL_SET(vop, standby, 1);
734 	vop_cfg_done(vop);
735 	return 0;
736 }
737 
738 static int rockchip_vop_fixup_dts(struct display_state *state, void *blob)
739 {
740 #if 0
741 	struct crtc_state *crtc_state = &state->crtc_state;
742 	struct panel_state *pstate = &state->panel_state;
743 	uint32_t phandle;
744 	char path[100];
745 	int ret, dsp_lut_node;
746 
747 	if (!ofnode_valid(pstate->dsp_lut_node))
748 		return 0;
749 	ret = fdt_get_path(state->blob, pstate->dsp_lut_node, path, sizeof(path));
750 	if (ret < 0) {
751 		printf("failed to get dsp_lut path[%s], ret=%d\n",
752 			path, ret);
753 		return ret;
754 	}
755 
756 	dsp_lut_node = fdt_path_offset(blob, path);
757 	phandle = fdt_get_phandle(blob, dsp_lut_node);
758 	if (!phandle) {
759 		phandle = fdt_alloc_phandle(blob);
760 		if (!phandle) {
761 			printf("failed to alloc phandle\n");
762 			return -ENOMEM;
763 		}
764 
765 		fdt_set_phandle(blob, dsp_lut_node, phandle);
766 	}
767 
768 	ret = fdt_get_path(state->blob, crtc_state->node, path, sizeof(path));
769 	if (ret < 0) {
770 		printf("failed to get route path[%s], ret=%d\n",
771 			path, ret);
772 		return ret;
773 	}
774 
775 	do_fixup_by_path_u32(blob, path, "dsp-lut", phandle, 1);
776 #endif
777 	return 0;
778 }
779 
780 static int rockchip_vop_send_mcu_cmd(struct display_state *state,
781 				     u32 type, u32 value)
782 {
783 	struct crtc_state *crtc_state = &state->crtc_state;
784 	struct vop *vop = crtc_state->private;
785 
786 	if (vop) {
787 		switch (type) {
788 		case MCU_WRCMD:
789 			VOP_CTRL_SET(vop, mcu_rs, 0);
790 			VOP_CTRL_SET(vop, mcu_rw_bypass_port, value);
791 			VOP_CTRL_SET(vop, mcu_rs, 1);
792 			break;
793 		case MCU_WRDATA:
794 			VOP_CTRL_SET(vop, mcu_rs, 1);
795 			VOP_CTRL_SET(vop, mcu_rw_bypass_port, value);
796 			break;
797 		case MCU_SETBYPASS:
798 			VOP_CTRL_SET(vop, mcu_bypass, value ? 1 : 0);
799 			break;
800 		default:
801 			break;
802 		}
803 	}
804 
805 	return 0;
806 }
807 
808 const struct rockchip_crtc_funcs rockchip_vop_funcs = {
809 	.init = rockchip_vop_init,
810 	.set_plane = rockchip_vop_set_plane,
811 	.prepare = rockchip_vop_prepare,
812 	.enable = rockchip_vop_enable,
813 	.disable = rockchip_vop_disable,
814 	.fixup_dts = rockchip_vop_fixup_dts,
815 	.send_mcu_cmd = rockchip_vop_send_mcu_cmd,
816 };
817