xref: /rk3399_rockchip-uboot/drivers/video/drm/rockchip_vop.c (revision 514e00a960f8a815e0c86931b498063c6fc4ef76)
1 /*
2  * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd
3  *
4  * SPDX-License-Identifier:	GPL-2.0+
5  */
6 
7 #include <config.h>
8 #include <common.h>
9 #include <errno.h>
10 #include <malloc.h>
11 #include <fdtdec.h>
12 #include <fdt_support.h>
13 #include <asm/unaligned.h>
14 #include <asm/io.h>
15 #include <linux/list.h>
16 #include <linux/media-bus-format.h>
17 #include <clk.h>
18 #include <asm/arch/clock.h>
19 #include <linux/err.h>
20 #include <dm/device.h>
21 #include <dm/read.h>
22 #include <syscon.h>
23 
24 #include "rockchip_display.h"
25 #include "rockchip_crtc.h"
26 #include "rockchip_connector.h"
27 #include "rockchip_vop.h"
28 
29 static inline int us_to_vertical_line(struct drm_display_mode *mode, int us)
30 {
31 	return us * mode->clock / mode->htotal / 1000;
32 }
33 
34 static inline void set_vop_mcu_rs(struct vop *vop, int v)
35 {
36 	if (dm_gpio_is_valid(&vop->mcu_rs_gpio))
37 		dm_gpio_set_value(&vop->mcu_rs_gpio, v);
38 	else
39 		VOP_CTRL_SET(vop, mcu_rs, v);
40 }
41 
42 static int to_vop_csc_mode(int csc_mode)
43 {
44 	switch (csc_mode) {
45 	case V4L2_COLORSPACE_SMPTE170M:
46 		return CSC_BT601L;
47 	case V4L2_COLORSPACE_REC709:
48 	case V4L2_COLORSPACE_DEFAULT:
49 		return CSC_BT709L;
50 	case V4L2_COLORSPACE_JPEG:
51 		return CSC_BT601F;
52 	case V4L2_COLORSPACE_BT2020:
53 		return CSC_BT2020;
54 	default:
55 		return CSC_BT709L;
56 	}
57 }
58 
59 static bool is_yuv_output(uint32_t bus_format)
60 {
61 	switch (bus_format) {
62 	case MEDIA_BUS_FMT_YUV8_1X24:
63 	case MEDIA_BUS_FMT_YUV10_1X30:
64 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
65 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
66 	case MEDIA_BUS_FMT_YUYV8_2X8:
67 	case MEDIA_BUS_FMT_YVYU8_2X8:
68 	case MEDIA_BUS_FMT_UYVY8_2X8:
69 	case MEDIA_BUS_FMT_VYUY8_2X8:
70 	case MEDIA_BUS_FMT_YUYV8_1X16:
71 	case MEDIA_BUS_FMT_YVYU8_1X16:
72 	case MEDIA_BUS_FMT_UYVY8_1X16:
73 	case MEDIA_BUS_FMT_VYUY8_1X16:
74 		return true;
75 	default:
76 		return false;
77 	}
78 }
79 
80 static bool is_uv_swap(uint32_t bus_format, uint32_t output_mode)
81 {
82 	/*
83 	 * FIXME:
84 	 *
85 	 * There is no media type for YUV444 output,
86 	 * so when out_mode is AAAA or P888, assume output is YUV444 on
87 	 * yuv format.
88 	 *
89 	 * From H/W testing, YUV444 mode need a rb swap.
90 	 */
91 	if ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
92 	     bus_format == MEDIA_BUS_FMT_YUV10_1X30) &&
93 	    (output_mode == ROCKCHIP_OUT_MODE_AAAA ||
94 	     output_mode == ROCKCHIP_OUT_MODE_P888))
95 		return true;
96 	else
97 		return false;
98 }
99 
100 static int rockchip_vop_init_gamma(struct vop *vop, struct display_state *state)
101 {
102 	struct crtc_state *crtc_state = &state->crtc_state;
103 	struct connector_state *conn_state = &state->conn_state;
104 	u32 *lut = conn_state->gamma.lut;
105 	fdt_size_t lut_size;
106 	int i, lut_len;
107 	u32 *lut_regs;
108 
109 	if (!conn_state->gamma.lut)
110 		return 0;
111 
112 	i = dev_read_stringlist_search(crtc_state->dev, "reg-names", "gamma_lut");
113 	if (i < 0) {
114 		printf("Warning: vop not support gamma\n");
115 		return 0;
116 	}
117 	lut_regs = (u32 *)dev_read_addr_size(crtc_state->dev, "reg", &lut_size);
118 	if (lut_regs == (u32 *)FDT_ADDR_T_NONE) {
119 		printf("failed to get gamma lut register\n");
120 		return 0;
121 	}
122 	lut_len = lut_size / 4;
123 	if (lut_len != 256 && lut_len != 1024) {
124 		printf("Warning: unsupport gamma lut table[%d]\n", lut_len);
125 		return 0;
126 	}
127 
128 	if (conn_state->gamma.size != lut_len) {
129 		int size = conn_state->gamma.size;
130 		u32 j, r, g, b, color;
131 
132 		for (i = 0; i < lut_len; i++) {
133 			j = i * size / lut_len;
134 			r = lut[j] / size / size * lut_len / size;
135 			g = lut[j] / size % size * lut_len / size;
136 			b = lut[j] % size * lut_len / size;
137 			color = r * lut_len * lut_len + g * lut_len + b;
138 
139 			writel(color, lut_regs + (i << 2));
140 		}
141 	} else {
142 		for (i = 0; i < lut_len; i++)
143 			writel(lut[i], lut_regs + (i << 2));
144 	}
145 
146 	VOP_CTRL_SET(vop, dsp_lut_en, 1);
147 	VOP_CTRL_SET(vop, update_gamma_lut, 1);
148 
149 	return 0;
150 }
151 
152 static void vop_post_config(struct display_state *state, struct vop *vop)
153 {
154 	struct connector_state *conn_state = &state->conn_state;
155 	struct drm_display_mode *mode = &conn_state->mode;
156 	u16 vtotal = mode->crtc_vtotal;
157 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
158 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
159 	u16 hdisplay = mode->crtc_hdisplay;
160 	u16 vdisplay = mode->crtc_vdisplay;
161 	u16 hsize = hdisplay * (conn_state->overscan.left_margin + conn_state->overscan.right_margin) / 200;
162 	u16 vsize = vdisplay * (conn_state->overscan.top_margin + conn_state->overscan.bottom_margin) / 200;
163 	u16 hact_end, vact_end;
164 	u32 val;
165 
166 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
167 		vsize = round_down(vsize, 2);
168 
169 	hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200;
170 	hact_end = hact_st + hsize;
171 	val = hact_st << 16;
172 	val |= hact_end;
173 
174 	VOP_CTRL_SET(vop, hpost_st_end, val);
175 	vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200;
176 	vact_end = vact_st + vsize;
177 	val = vact_st << 16;
178 	val |= vact_end;
179 	VOP_CTRL_SET(vop, vpost_st_end, val);
180 	val = scl_cal_scale2(vdisplay, vsize) << 16;
181 	val |= scl_cal_scale2(hdisplay, hsize);
182 	VOP_CTRL_SET(vop, post_scl_factor, val);
183 #define POST_HORIZONTAL_SCALEDOWN_EN(x)		((x) << 0)
184 #define POST_VERTICAL_SCALEDOWN_EN(x)		((x) << 1)
185 	VOP_CTRL_SET(vop, post_scl_ctrl,
186 		     POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) |
187 		     POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize));
188 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
189 		u16 vact_st_f1 = vtotal + vact_st + 1;
190 		u16 vact_end_f1 = vact_st_f1 + vsize;
191 
192 		val = vact_st_f1 << 16 | vact_end_f1;
193 		VOP_CTRL_SET(vop, vpost_st_end_f1, val);
194 	}
195 }
196 
197 static void vop_mcu_mode(struct display_state *state, struct vop *vop)
198 {
199 	struct crtc_state *crtc_state = &state->crtc_state;
200 
201 	VOP_CTRL_SET(vop, mcu_clk_sel, 1);
202 	VOP_CTRL_SET(vop, mcu_type, 1);
203 
204 	VOP_CTRL_SET(vop, mcu_hold_mode, 1);
205 	VOP_CTRL_SET(vop, mcu_pix_total, crtc_state->mcu_timing.mcu_pix_total);
206 	VOP_CTRL_SET(vop, mcu_cs_pst, crtc_state->mcu_timing.mcu_cs_pst);
207 	VOP_CTRL_SET(vop, mcu_cs_pend, crtc_state->mcu_timing.mcu_cs_pend);
208 	VOP_CTRL_SET(vop, mcu_rw_pst, crtc_state->mcu_timing.mcu_rw_pst);
209 	VOP_CTRL_SET(vop, mcu_rw_pend, crtc_state->mcu_timing.mcu_rw_pend);
210 }
211 
212 static int rockchip_vop_preinit(struct display_state *state)
213 {
214 	const struct vop_data *vop_data = state->crtc_state.crtc->data;
215 
216 	state->crtc_state.max_output = vop_data->max_output;
217 
218 	return 0;
219 }
220 
221 static int rockchip_vop_init(struct display_state *state)
222 {
223 	struct crtc_state *crtc_state = &state->crtc_state;
224 	struct connector_state *conn_state = &state->conn_state;
225 	struct drm_display_mode *mode = &conn_state->mode;
226 	const struct rockchip_crtc *crtc = crtc_state->crtc;
227 	const struct vop_data *vop_data = crtc->data;
228 	struct vop *vop;
229 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
230 	u16 hdisplay = mode->crtc_hdisplay;
231 	u16 htotal = mode->crtc_htotal;
232 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
233 	u16 hact_end = hact_st + hdisplay;
234 	u16 vdisplay = mode->crtc_vdisplay;
235 	u16 vtotal = mode->crtc_vtotal;
236 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
237 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
238 	u16 vact_end = vact_st + vdisplay;
239 	struct clk dclk;
240 	u32 val, act_end;
241 	int ret;
242 	bool yuv_overlay = false, post_r2y_en = false, post_y2r_en = false;
243 	u16 post_csc_mode;
244 	bool dclk_inv;
245 
246 	vop = malloc(sizeof(*vop));
247 	if (!vop)
248 		return -ENOMEM;
249 	memset(vop, 0, sizeof(*vop));
250 
251 	crtc_state->private = vop;
252 	vop->regs = dev_read_addr_ptr(crtc_state->dev);
253 	vop->regsbak = malloc(vop_data->reg_len);
254 	vop->win = vop_data->win;
255 	vop->win_offset = vop_data->win_offset;
256 	vop->ctrl = vop_data->ctrl;
257 	vop->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
258 	if (vop->grf <= 0)
259 		printf("%s: Get syscon grf failed (ret=%p)\n",
260 		      __func__, vop->grf);
261 
262 	vop->grf_ctrl = vop_data->grf_ctrl;
263 	vop->line_flag = vop_data->line_flag;
264 	vop->csc_table = vop_data->csc_table;
265 	vop->win_csc = vop_data->win_csc;
266 	vop->version = vop_data->version;
267 
268 	/* Process 'assigned-{clocks/clock-parents/clock-rates}' properties */
269 	ret = clk_set_defaults(crtc_state->dev);
270 	if (ret)
271 		debug("%s clk_set_defaults failed %d\n", __func__, ret);
272 
273 	ret = clk_get_by_name(crtc_state->dev, "dclk_vop", &dclk);
274 	if (!ret)
275 		ret = clk_set_rate(&dclk, mode->clock * 1000);
276 	if (IS_ERR_VALUE(ret)) {
277 		printf("%s: Failed to set dclk: ret=%d\n", __func__, ret);
278 		return ret;
279 	}
280 
281 	memcpy(vop->regsbak, vop->regs, vop_data->reg_len);
282 
283 	rockchip_vop_init_gamma(vop, state);
284 
285 	ret = gpio_request_by_name(crtc_state->dev, "mcu-rs-gpios",
286 				   0, &vop->mcu_rs_gpio, GPIOD_IS_OUT);
287 	if (ret && ret != -ENOENT)
288 		printf("%s: Cannot get mcu rs GPIO: %d\n", __func__, ret);
289 
290 	VOP_CTRL_SET(vop, global_regdone_en, 1);
291 	VOP_CTRL_SET(vop, axi_outstanding_max_num, 30);
292 	VOP_CTRL_SET(vop, axi_max_outstanding_en, 1);
293 	VOP_CTRL_SET(vop, reg_done_frm, 1);
294 	VOP_CTRL_SET(vop, win_gate[0], 1);
295 	VOP_CTRL_SET(vop, win_gate[1], 1);
296 	VOP_CTRL_SET(vop, win_channel[0], 0x12);
297 	VOP_CTRL_SET(vop, win_channel[1], 0x34);
298 	VOP_CTRL_SET(vop, win_channel[2], 0x56);
299 	VOP_CTRL_SET(vop, dsp_blank, 0);
300 
301 	dclk_inv = (mode->flags & DRM_MODE_FLAG_PPIXDATA) ? 0 : 1;
302 	VOP_CTRL_SET(vop, dclk_pol, dclk_inv);
303 
304 	val = 0x8;
305 	val |= (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : 1;
306 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : (1 << 1);
307 	VOP_CTRL_SET(vop, pin_pol, val);
308 
309 	switch (conn_state->type) {
310 	case DRM_MODE_CONNECTOR_LVDS:
311 		VOP_CTRL_SET(vop, rgb_en, 1);
312 		VOP_CTRL_SET(vop, rgb_pin_pol, val);
313 		VOP_CTRL_SET(vop, rgb_dclk_pol, dclk_inv);
314 		VOP_CTRL_SET(vop, lvds_en, 1);
315 		VOP_CTRL_SET(vop, lvds_pin_pol, val);
316 		VOP_CTRL_SET(vop, lvds_dclk_pol, dclk_inv);
317 		if (!IS_ERR_OR_NULL(vop->grf))
318 			VOP_GRF_SET(vop, grf_dclk_inv, dclk_inv);
319 		break;
320 	case DRM_MODE_CONNECTOR_eDP:
321 		VOP_CTRL_SET(vop, edp_en, 1);
322 		VOP_CTRL_SET(vop, edp_pin_pol, val);
323 		VOP_CTRL_SET(vop, edp_dclk_pol, dclk_inv);
324 		break;
325 	case DRM_MODE_CONNECTOR_HDMIA:
326 		VOP_CTRL_SET(vop, hdmi_en, 1);
327 		VOP_CTRL_SET(vop, hdmi_pin_pol, val);
328 		VOP_CTRL_SET(vop, hdmi_dclk_pol, 1);
329 		break;
330 	case DRM_MODE_CONNECTOR_DSI:
331 		VOP_CTRL_SET(vop, mipi_en, 1);
332 		VOP_CTRL_SET(vop, mipi_pin_pol, val);
333 		VOP_CTRL_SET(vop, mipi_dclk_pol, dclk_inv);
334 		VOP_CTRL_SET(vop, mipi_dual_channel_en,
335 			!!(conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE));
336 		VOP_CTRL_SET(vop, data01_swap,
337 			!!(conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) ||
338 			crtc_state->dual_channel_swap);
339 		break;
340 	case DRM_MODE_CONNECTOR_DisplayPort:
341 		VOP_CTRL_SET(vop, dp_dclk_pol, 0);
342 		VOP_CTRL_SET(vop, dp_pin_pol, val);
343 		VOP_CTRL_SET(vop, dp_en, 1);
344 		break;
345 	case DRM_MODE_CONNECTOR_TV:
346 		if (vdisplay == CVBS_PAL_VDISPLAY)
347 			VOP_CTRL_SET(vop, tve_sw_mode, 1);
348 		else
349 			VOP_CTRL_SET(vop, tve_sw_mode, 0);
350 		VOP_CTRL_SET(vop, tve_dclk_pol, 1);
351 		VOP_CTRL_SET(vop, tve_dclk_en, 1);
352 		/* use the same pol reg with hdmi */
353 		VOP_CTRL_SET(vop, hdmi_pin_pol, val);
354 		VOP_CTRL_SET(vop, sw_genlock, 1);
355 		VOP_CTRL_SET(vop, sw_uv_offset_en, 1);
356 		VOP_CTRL_SET(vop, dither_up, 1);
357 		break;
358 	default:
359 		printf("unsupport connector_type[%d]\n", conn_state->type);
360 	}
361 
362 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA &&
363 	    !(vop_data->feature & VOP_FEATURE_OUTPUT_10BIT))
364 		conn_state->output_mode = ROCKCHIP_OUT_MODE_P888;
365 
366 	switch (conn_state->bus_format) {
367 	case MEDIA_BUS_FMT_RGB565_1X16:
368 		val = DITHER_DOWN_EN(1) | DITHER_DOWN_MODE(RGB888_TO_RGB565);
369 		break;
370 	case MEDIA_BUS_FMT_RGB666_1X18:
371 	case MEDIA_BUS_FMT_RGB666_1X24_CPADHI:
372 	case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
373 	case MEDIA_BUS_FMT_RGB666_1X7X3_JEIDA:
374 		val = DITHER_DOWN_EN(1) | DITHER_DOWN_MODE(RGB888_TO_RGB666);
375 		break;
376 	case MEDIA_BUS_FMT_YUV8_1X24:
377 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
378 		val = DITHER_DOWN_EN(0) | PRE_DITHER_DOWN_EN(1);
379 		break;
380 	case MEDIA_BUS_FMT_YUV10_1X30:
381 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
382 		val = DITHER_DOWN_EN(0) | PRE_DITHER_DOWN_EN(0);
383 		break;
384 	case MEDIA_BUS_FMT_RGB888_1X24:
385 	case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
386 	case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
387 	default:
388 		val = DITHER_DOWN_EN(0) | PRE_DITHER_DOWN_EN(0);
389 		break;
390 	}
391 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA)
392 		val |= PRE_DITHER_DOWN_EN(0);
393 	else
394 		val |= PRE_DITHER_DOWN_EN(1);
395 	val |= DITHER_DOWN_MODE_SEL(DITHER_DOWN_ALLEGRO);
396 	VOP_CTRL_SET(vop, dither_down, val);
397 
398 	VOP_CTRL_SET(vop, dclk_ddr,
399 		     conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420 ? 1 : 0);
400 	VOP_CTRL_SET(vop, hdmi_dclk_out_en,
401 		     conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420 ? 1 : 0);
402 
403 	if (is_uv_swap(conn_state->bus_format, conn_state->output_mode))
404 		VOP_CTRL_SET(vop, dsp_data_swap, DSP_RB_SWAP);
405 	else
406 		VOP_CTRL_SET(vop, dsp_data_swap, 0);
407 
408 	VOP_CTRL_SET(vop, out_mode, conn_state->output_mode);
409 
410 	if (VOP_CTRL_SUPPORT(vop, overlay_mode)) {
411 		yuv_overlay = is_yuv_output(conn_state->bus_format);
412 		VOP_CTRL_SET(vop, overlay_mode, yuv_overlay);
413 	}
414 	/*
415 	 * todo: r2y for win csc
416 	 */
417 	VOP_CTRL_SET(vop, dsp_out_yuv, is_yuv_output(conn_state->bus_format));
418 
419 	if (yuv_overlay) {
420 		if (!is_yuv_output(conn_state->bus_format))
421 			post_y2r_en = true;
422 	} else {
423 		if (is_yuv_output(conn_state->bus_format))
424 			post_r2y_en = true;
425 	}
426 
427 	crtc_state->yuv_overlay = yuv_overlay;
428 	post_csc_mode = to_vop_csc_mode(conn_state->color_space);
429 	VOP_CTRL_SET(vop, bcsh_r2y_en, post_r2y_en);
430 	VOP_CTRL_SET(vop, bcsh_y2r_en, post_y2r_en);
431 	VOP_CTRL_SET(vop, bcsh_r2y_csc_mode, post_csc_mode);
432 	VOP_CTRL_SET(vop, bcsh_y2r_csc_mode, post_csc_mode);
433 
434 	/*
435 	 * Background color is 10bit depth if vop version >= 3.5
436 	 */
437 	if (!is_yuv_output(conn_state->bus_format))
438 		val = 0;
439 	else if (VOP_MAJOR(vop->version) == 3 &&
440 		 VOP_MINOR(vop->version) >= 5)
441 		val = 0x20010200;
442 	else
443 		val = 0x801080;
444 	VOP_CTRL_SET(vop, dsp_background, val);
445 
446 	VOP_CTRL_SET(vop, htotal_pw, (htotal << 16) | hsync_len);
447 	val = hact_st << 16;
448 	val |= hact_end;
449 	VOP_CTRL_SET(vop, hact_st_end, val);
450 	val = vact_st << 16;
451 	val |= vact_end;
452 	VOP_CTRL_SET(vop, vact_st_end, val);
453 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
454 		u16 vact_st_f1 = vtotal + vact_st + 1;
455 		u16 vact_end_f1 = vact_st_f1 + vdisplay;
456 
457 		val = vact_st_f1 << 16 | vact_end_f1;
458 		VOP_CTRL_SET(vop, vact_st_end_f1, val);
459 
460 		val = vtotal << 16 | (vtotal + vsync_len);
461 		VOP_CTRL_SET(vop, vs_st_end_f1, val);
462 		VOP_CTRL_SET(vop, dsp_interlace, 1);
463 		VOP_CTRL_SET(vop, p2i_en, 1);
464 		vtotal += vtotal + 1;
465 		act_end = vact_end_f1;
466 	} else {
467 		VOP_CTRL_SET(vop, dsp_interlace, 0);
468 		VOP_CTRL_SET(vop, p2i_en, 0);
469 		act_end = vact_end;
470 	}
471 	VOP_CTRL_SET(vop, vtotal_pw, (vtotal << 16) | vsync_len);
472 	vop_post_config(state, vop);
473 	VOP_CTRL_SET(vop, core_dclk_div,
474 		     !!(mode->flags & DRM_MODE_FLAG_DBLCLK));
475 
476 	VOP_LINE_FLAG_SET(vop, line_flag_num[0], act_end - 3);
477 	VOP_LINE_FLAG_SET(vop, line_flag_num[1],
478 			  act_end - us_to_vertical_line(mode, 1000));
479 	if (state->crtc_state.mcu_timing.mcu_pix_total > 0)
480 		vop_mcu_mode(state, vop);
481 	vop_cfg_done(vop);
482 
483 	return 0;
484 }
485 
486 static uint16_t scl_vop_cal_scale(enum scale_mode mode, uint32_t src,
487 				  uint32_t dst, bool is_horizontal,
488 				  int vsu_mode, int *vskiplines)
489 {
490 	uint16_t val = 1 << SCL_FT_DEFAULT_FIXPOINT_SHIFT;
491 
492 	if (is_horizontal) {
493 		if (mode == SCALE_UP)
494 			val = GET_SCL_FT_BIC(src, dst);
495 		else if (mode == SCALE_DOWN)
496 			val = GET_SCL_FT_BILI_DN(src, dst);
497 	} else {
498 		if (mode == SCALE_UP) {
499 			if (vsu_mode == SCALE_UP_BIL)
500 				val = GET_SCL_FT_BILI_UP(src, dst);
501 			else
502 				val = GET_SCL_FT_BIC(src, dst);
503 		} else if (mode == SCALE_DOWN) {
504 			if (vskiplines) {
505 				*vskiplines = scl_get_vskiplines(src, dst);
506 				val = scl_get_bili_dn_vskip(src, dst,
507 							    *vskiplines);
508 			} else {
509 				val = GET_SCL_FT_BILI_DN(src, dst);
510 			}
511 		}
512 	}
513 
514 	return val;
515 }
516 
517 static void scl_vop_cal_scl_fac(struct vop *vop,
518 				uint32_t src_w, uint32_t src_h, uint32_t dst_w,
519 				uint32_t dst_h, uint32_t pixel_format)
520 {
521 	uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
522 	uint16_t cbcr_hor_scl_mode = SCALE_NONE;
523 	uint16_t cbcr_ver_scl_mode = SCALE_NONE;
524 	int hsub = drm_format_horz_chroma_subsampling(pixel_format);
525 	int vsub = drm_format_vert_chroma_subsampling(pixel_format);
526 	bool is_yuv = false;
527 	uint16_t cbcr_src_w = src_w / hsub;
528 	uint16_t cbcr_src_h = src_h / vsub;
529 	uint16_t vsu_mode;
530 	uint16_t lb_mode;
531 	uint32_t val;
532 	int vskiplines = 0;
533 
534 	if (!vop->win->scl)
535 		return;
536 
537 	if (!vop->win->scl->ext) {
538 		VOP_SCL_SET(vop, scale_yrgb_x,
539 			    scl_cal_scale2(src_w, dst_w));
540 		VOP_SCL_SET(vop, scale_yrgb_y,
541 			    scl_cal_scale2(src_h, dst_h));
542 		if (is_yuv) {
543 			VOP_SCL_SET(vop, scale_cbcr_x,
544 				    scl_cal_scale2(src_w, dst_w));
545 			VOP_SCL_SET(vop, scale_cbcr_y,
546 				    scl_cal_scale2(src_h, dst_h));
547 		}
548 		return;
549 	}
550 
551 	yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
552 	yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
553 
554 	if (is_yuv) {
555 		cbcr_hor_scl_mode = scl_get_scl_mode(cbcr_src_w, dst_w);
556 		cbcr_ver_scl_mode = scl_get_scl_mode(cbcr_src_h, dst_h);
557 		if (cbcr_hor_scl_mode == SCALE_DOWN)
558 			lb_mode = scl_vop_cal_lb_mode(dst_w, true);
559 		else
560 			lb_mode = scl_vop_cal_lb_mode(cbcr_src_w, true);
561 	} else {
562 		if (yrgb_hor_scl_mode == SCALE_DOWN)
563 			lb_mode = scl_vop_cal_lb_mode(dst_w, false);
564 		else
565 			lb_mode = scl_vop_cal_lb_mode(src_w, false);
566 	}
567 
568 	VOP_SCL_SET_EXT(vop, lb_mode, lb_mode);
569 	if (lb_mode == LB_RGB_3840X2) {
570 		if (yrgb_ver_scl_mode != SCALE_NONE) {
571 			printf("ERROR : not allow yrgb ver scale\n");
572 			return;
573 		}
574 		if (cbcr_ver_scl_mode != SCALE_NONE) {
575 			printf("ERROR : not allow cbcr ver scale\n");
576 			return;
577 		}
578 		vsu_mode = SCALE_UP_BIL;
579 	} else if (lb_mode == LB_RGB_2560X4) {
580 		vsu_mode = SCALE_UP_BIL;
581 	} else {
582 		vsu_mode = SCALE_UP_BIC;
583 	}
584 
585 	val = scl_vop_cal_scale(yrgb_hor_scl_mode, src_w, dst_w,
586 				true, 0, NULL);
587 	VOP_SCL_SET(vop, scale_yrgb_x, val);
588 	val = scl_vop_cal_scale(yrgb_ver_scl_mode, src_h, dst_h,
589 				false, vsu_mode, &vskiplines);
590 	VOP_SCL_SET(vop, scale_yrgb_y, val);
591 
592 	VOP_SCL_SET_EXT(vop, vsd_yrgb_gt4, vskiplines == 4);
593 	VOP_SCL_SET_EXT(vop, vsd_yrgb_gt2, vskiplines == 2);
594 
595 	VOP_SCL_SET_EXT(vop, yrgb_hor_scl_mode, yrgb_hor_scl_mode);
596 	VOP_SCL_SET_EXT(vop, yrgb_ver_scl_mode, yrgb_ver_scl_mode);
597 	VOP_SCL_SET_EXT(vop, yrgb_hsd_mode, SCALE_DOWN_BIL);
598 	VOP_SCL_SET_EXT(vop, yrgb_vsd_mode, SCALE_DOWN_BIL);
599 	VOP_SCL_SET_EXT(vop, yrgb_vsu_mode, vsu_mode);
600 	if (is_yuv) {
601 		val = scl_vop_cal_scale(cbcr_hor_scl_mode, cbcr_src_w,
602 					dst_w, true, 0, NULL);
603 		VOP_SCL_SET(vop, scale_cbcr_x, val);
604 		val = scl_vop_cal_scale(cbcr_ver_scl_mode, cbcr_src_h,
605 					dst_h, false, vsu_mode, &vskiplines);
606 		VOP_SCL_SET(vop, scale_cbcr_y, val);
607 
608 		VOP_SCL_SET_EXT(vop, vsd_cbcr_gt4, vskiplines == 4);
609 		VOP_SCL_SET_EXT(vop, vsd_cbcr_gt2, vskiplines == 2);
610 		VOP_SCL_SET_EXT(vop, cbcr_hor_scl_mode, cbcr_hor_scl_mode);
611 		VOP_SCL_SET_EXT(vop, cbcr_ver_scl_mode, cbcr_ver_scl_mode);
612 		VOP_SCL_SET_EXT(vop, cbcr_hsd_mode, SCALE_DOWN_BIL);
613 		VOP_SCL_SET_EXT(vop, cbcr_vsd_mode, SCALE_DOWN_BIL);
614 		VOP_SCL_SET_EXT(vop, cbcr_vsu_mode, vsu_mode);
615 	}
616 }
617 
618 static void vop_load_csc_table(struct vop *vop, u32 offset, const u32 *table)
619 {
620 	int i;
621 
622 	/*
623 	 * so far the csc offset is not 0 and in the feature the csc offset
624 	 * impossible be 0, so when the offset is 0, should return here.
625 	 */
626 	if (!table || offset == 0)
627 		return;
628 
629 	for (i = 0; i < 8; i++)
630 		vop_writel(vop, offset + i * 4, table[i]);
631 }
632 
633 static int rockchip_vop_setup_csc_table(struct display_state *state)
634 {
635 	struct crtc_state *crtc_state = &state->crtc_state;
636 	struct connector_state *conn_state = &state->conn_state;
637 	struct vop *vop = crtc_state->private;
638 	const uint32_t *csc_table = NULL;
639 
640 	if (!vop->csc_table || !crtc_state->yuv_overlay)
641 		return 0;
642 	/* todo: only implement r2y*/
643 	switch (conn_state->color_space) {
644 	case V4L2_COLORSPACE_SMPTE170M:
645 		csc_table = vop->csc_table->r2y_bt601_12_235;
646 		break;
647 	case V4L2_COLORSPACE_REC709:
648 	case V4L2_COLORSPACE_DEFAULT:
649 	case V4L2_COLORSPACE_JPEG:
650 		csc_table = vop->csc_table->r2y_bt709;
651 		break;
652 	case V4L2_COLORSPACE_BT2020:
653 		csc_table = vop->csc_table->r2y_bt2020;
654 		break;
655 	default:
656 		csc_table = vop->csc_table->r2y_bt601;
657 		break;
658 	}
659 
660 	vop_load_csc_table(vop, vop->win_csc->r2y_offset, csc_table);
661 	VOP_WIN_CSC_SET(vop, r2y_en, 1);
662 
663 	return 0;
664 }
665 
666 static int rockchip_vop_set_plane(struct display_state *state)
667 {
668 	struct crtc_state *crtc_state = &state->crtc_state;
669 	const struct rockchip_crtc *crtc = crtc_state->crtc;
670 	const struct vop_data *vop_data = crtc->data;
671 	struct connector_state *conn_state = &state->conn_state;
672 	struct drm_display_mode *mode = &conn_state->mode;
673 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
674 	struct vop *vop = crtc_state->private;
675 	int src_w = crtc_state->src_rect.w;
676 	int src_h = crtc_state->src_rect.h;
677 	int crtc_x = crtc_state->crtc_rect.x;
678 	int crtc_y = crtc_state->crtc_rect.y;
679 	int crtc_w = crtc_state->crtc_rect.w;
680 	int crtc_h = crtc_state->crtc_rect.h;
681 	int xvir = crtc_state->xvir;
682 	int x_mirror = 0, y_mirror = 0;
683 
684 	if (crtc_w > crtc_state->max_output.width) {
685 		printf("ERROR: output w[%d] exceeded max width[%d]\n",
686 		       crtc_w, crtc_state->max_output.width);
687 		return -EINVAL;
688 	}
689 
690 	act_info = (src_h - 1) << 16;
691 	act_info |= (src_w - 1) & 0xffff;
692 
693 	dsp_info = (crtc_h - 1) << 16;
694 	dsp_info |= (crtc_w - 1) & 0xffff;
695 
696 	dsp_stx = crtc_x + mode->crtc_htotal - mode->crtc_hsync_start;
697 	dsp_sty = crtc_y + mode->crtc_vtotal - mode->crtc_vsync_start;
698 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
699 	/*
700 	 * vop full need to treats rgb888 as bgr888 so we reverse the rb swap to workaround
701 	 */
702 	if (crtc_state->format == ROCKCHIP_FMT_RGB888 && VOP_MAJOR(vop_data->version) == 3)
703 		crtc_state->rb_swap = !crtc_state->rb_swap;
704 
705 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
706 		y_mirror = 1;
707 	else
708 		y_mirror = 0;
709 	if (mode->flags & DRM_MODE_FLAG_XMIRROR)
710 		x_mirror = 1;
711 	else
712 		x_mirror = 0;
713 	if (crtc_state->ymirror ^ y_mirror)
714 		y_mirror = 1;
715 	else
716 		y_mirror = 0;
717 	if (y_mirror) {
718 		if (VOP_CTRL_SUPPORT(vop, ymirror))
719 			crtc_state->dma_addr += (src_h - 1) * xvir * 4;
720 		else
721 			y_mirror = 0;
722 		}
723 	VOP_CTRL_SET(vop, ymirror, y_mirror);
724 	VOP_CTRL_SET(vop, xmirror, x_mirror);
725 
726 	VOP_WIN_SET(vop, format, crtc_state->format);
727 	VOP_WIN_SET(vop, yrgb_vir, xvir);
728 	VOP_WIN_SET(vop, yrgb_mst, crtc_state->dma_addr);
729 
730 	scl_vop_cal_scl_fac(vop, src_w, src_h, crtc_w, crtc_h,
731 			    crtc_state->format);
732 
733 	VOP_WIN_SET(vop, act_info, act_info);
734 	VOP_WIN_SET(vop, dsp_info, dsp_info);
735 	VOP_WIN_SET(vop, dsp_st, dsp_st);
736 	VOP_WIN_SET(vop, rb_swap, crtc_state->rb_swap);
737 
738 	VOP_WIN_SET(vop, src_alpha_ctl, 0);
739 
740 	rockchip_vop_setup_csc_table(state);
741 	VOP_WIN_SET(vop, enable, 1);
742 	VOP_WIN_SET(vop, gate, 1);
743 	vop_cfg_done(vop);
744 
745 	return 0;
746 }
747 
748 static int rockchip_vop_prepare(struct display_state *state)
749 {
750 	return 0;
751 }
752 
753 static int rockchip_vop_enable(struct display_state *state)
754 {
755 	struct crtc_state *crtc_state = &state->crtc_state;
756 	struct vop *vop = crtc_state->private;
757 
758 	VOP_CTRL_SET(vop, standby, 0);
759 	vop_cfg_done(vop);
760 	if (crtc_state->mcu_timing.mcu_pix_total > 0)
761 		VOP_CTRL_SET(vop, mcu_hold_mode, 0);
762 
763 	return 0;
764 }
765 
766 static int rockchip_vop_disable(struct display_state *state)
767 {
768 	struct crtc_state *crtc_state = &state->crtc_state;
769 	struct vop *vop = crtc_state->private;
770 
771 	VOP_CTRL_SET(vop, standby, 1);
772 	vop_cfg_done(vop);
773 	return 0;
774 }
775 
776 static int rockchip_vop_fixup_dts(struct display_state *state, void *blob)
777 {
778 #if 0
779 	struct crtc_state *crtc_state = &state->crtc_state;
780 	struct panel_state *pstate = &state->panel_state;
781 	uint32_t phandle;
782 	char path[100];
783 	int ret, dsp_lut_node;
784 
785 	if (!ofnode_valid(pstate->dsp_lut_node))
786 		return 0;
787 	ret = fdt_get_path(state->blob, pstate->dsp_lut_node, path, sizeof(path));
788 	if (ret < 0) {
789 		printf("failed to get dsp_lut path[%s], ret=%d\n",
790 			path, ret);
791 		return ret;
792 	}
793 
794 	dsp_lut_node = fdt_path_offset(blob, path);
795 	phandle = fdt_get_phandle(blob, dsp_lut_node);
796 	if (!phandle) {
797 		phandle = fdt_alloc_phandle(blob);
798 		if (!phandle) {
799 			printf("failed to alloc phandle\n");
800 			return -ENOMEM;
801 		}
802 
803 		fdt_set_phandle(blob, dsp_lut_node, phandle);
804 	}
805 
806 	ret = fdt_get_path(state->blob, crtc_state->node, path, sizeof(path));
807 	if (ret < 0) {
808 		printf("failed to get route path[%s], ret=%d\n",
809 			path, ret);
810 		return ret;
811 	}
812 
813 	do_fixup_by_path_u32(blob, path, "dsp-lut", phandle, 1);
814 #endif
815 	return 0;
816 }
817 
818 static int rockchip_vop_send_mcu_cmd(struct display_state *state,
819 				     u32 type, u32 value)
820 {
821 	struct crtc_state *crtc_state = &state->crtc_state;
822 	struct vop *vop = crtc_state->private;
823 
824 	if (vop) {
825 		switch (type) {
826 		case MCU_WRCMD:
827 			set_vop_mcu_rs(vop, 0);
828 			VOP_CTRL_SET(vop, mcu_rw_bypass_port, value);
829 			set_vop_mcu_rs(vop, 1);
830 			break;
831 		case MCU_WRDATA:
832 			set_vop_mcu_rs(vop, 1);
833 			VOP_CTRL_SET(vop, mcu_rw_bypass_port, value);
834 			break;
835 		case MCU_SETBYPASS:
836 			VOP_CTRL_SET(vop, mcu_bypass, value ? 1 : 0);
837 			break;
838 		default:
839 			break;
840 		}
841 	}
842 
843 	return 0;
844 }
845 
846 const struct rockchip_crtc_funcs rockchip_vop_funcs = {
847 	.preinit = rockchip_vop_preinit,
848 	.init = rockchip_vop_init,
849 	.set_plane = rockchip_vop_set_plane,
850 	.prepare = rockchip_vop_prepare,
851 	.enable = rockchip_vop_enable,
852 	.disable = rockchip_vop_disable,
853 	.fixup_dts = rockchip_vop_fixup_dts,
854 	.send_mcu_cmd = rockchip_vop_send_mcu_cmd,
855 };
856