xref: /rk3399_rockchip-uboot/drivers/video/drm/rockchip_display.h (revision 9c170041dcf97ed3fe5bbd76e70cda2ed3fcbd92)
1186f8572SMark Yao /*
2186f8572SMark Yao  * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd
3186f8572SMark Yao  *
4186f8572SMark Yao  * SPDX-License-Identifier:	GPL-2.0+
5186f8572SMark Yao  */
6186f8572SMark Yao 
7186f8572SMark Yao #ifndef _ROCKCHIP_DISPLAY_H
8186f8572SMark Yao #define _ROCKCHIP_DISPLAY_H
9186f8572SMark Yao 
10690e9ed1SSandy Huang #ifdef CONFIG_SPL_BUILD
11690e9ed1SSandy Huang #include <linux/hdmi.h>
12690e9ed1SSandy Huang #include <linux/media-bus-format.h>
13690e9ed1SSandy Huang #else
14186f8572SMark Yao #include <bmp_layout.h>
15186f8572SMark Yao #include <edid.h>
16690e9ed1SSandy Huang #endif
17690e9ed1SSandy Huang #include <drm_modes.h>
18e2bce6e4SKever Yang #include <dm/ofnode.h>
1912ee5af0SDamon Ding #include <drm/drm_dsc.h>
200686a6a6SZhang Yubing #include <reset.h>
21690e9ed1SSandy Huang #include <spl_display.h>
220675a2a4SDamon Ding #include <clk.h>
23df0a5c43SDamon Ding #include <drm/drm_color_mgmt.h>
24186f8572SMark Yao 
25ecc31b6eSAndy Yan /*
26452afb13SDamon Ding  * major: IP major version, used for IP structure
27ecc31b6eSAndy Yan  * minor: big feature change under same structure
28452afb13SDamon Ding  * build: RTL current SVN number
29ecc31b6eSAndy Yan  */
30ecc31b6eSAndy Yan #define VOP_VERSION(major, minor)		((major) << 8 | (minor))
31ecc31b6eSAndy Yan #define VOP_MAJOR(version)			((version) >> 8)
32ecc31b6eSAndy Yan #define VOP_MINOR(version)			((version) & 0xff)
33ecc31b6eSAndy Yan 
34452afb13SDamon Ding #define VOP2_VERSION(major, minor, build)	((major) << 24 | (minor) << 16 | (build))
35452afb13SDamon Ding #define VOP2_MAJOR(version)			(((version) >> 24) & 0xff)
36452afb13SDamon Ding #define VOP2_MINOR(version)			(((version) >> 16) & 0xff)
37452afb13SDamon Ding #define VOP2_BUILD(version)			((version) & 0xffff)
38452afb13SDamon Ding 
39452afb13SDamon Ding #define VOP_VERSION_RK3528			VOP2_VERSION(0x50, 0x17, 0x1263)
40452afb13SDamon Ding #define VOP_VERSION_RK3562			VOP2_VERSION(0x50, 0x17, 0x4350)
41452afb13SDamon Ding #define VOP_VERSION_RK3568			VOP2_VERSION(0x40, 0x15, 0x8023)
42a552a69cSDamon Ding #define VOP_VERSION_RK3576			VOP2_VERSION(0x50, 0x19, 0x9765)
43452afb13SDamon Ding #define VOP_VERSION_RK3588			VOP2_VERSION(0x40, 0x17, 0x6786)
44ecc31b6eSAndy Yan 
45d0408543SAndy Yan #define ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE	BIT(0)
46d0408543SAndy Yan #define ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE	BIT(1)
47d0408543SAndy Yan #define ROCKCHIP_OUTPUT_DATA_SWAP			BIT(2)
483df6e59eSDamon Ding #define ROCKCHIP_OUTPUT_MIPI_DS_MODE			BIT(3)
49d0408543SAndy Yan 
50ecc31b6eSAndy Yan #define ROCKCHIP_DSC_PPS_SIZE_BYTE			88
51ecc31b6eSAndy Yan 
52186f8572SMark Yao enum data_format {
53186f8572SMark Yao 	ROCKCHIP_FMT_ARGB8888 = 0,
54186f8572SMark Yao 	ROCKCHIP_FMT_RGB888,
55186f8572SMark Yao 	ROCKCHIP_FMT_RGB565,
56186f8572SMark Yao 	ROCKCHIP_FMT_YUV420SP = 4,
57186f8572SMark Yao 	ROCKCHIP_FMT_YUV422SP,
58186f8572SMark Yao 	ROCKCHIP_FMT_YUV444SP,
59186f8572SMark Yao };
60186f8572SMark Yao 
61186f8572SMark Yao enum display_mode {
62186f8572SMark Yao 	ROCKCHIP_DISPLAY_FULLSCREEN,
63186f8572SMark Yao 	ROCKCHIP_DISPLAY_CENTER,
64186f8572SMark Yao };
65186f8572SMark Yao 
6645fa51f3SSandy Huang enum rockchip_cmd_type {
6745fa51f3SSandy Huang 	CMD_TYPE_DEFAULT,
6845fa51f3SSandy Huang 	CMD_TYPE_SPI,
6945fa51f3SSandy Huang 	CMD_TYPE_MCU
7045fa51f3SSandy Huang };
7145fa51f3SSandy Huang 
7267b9012cSSandy Huang enum rockchip_mcu_cmd {
7367b9012cSSandy Huang 	MCU_WRCMD = 0,
7467b9012cSSandy Huang 	MCU_WRDATA,
7567b9012cSSandy Huang 	MCU_SETBYPASS,
7667b9012cSSandy Huang };
7767b9012cSSandy Huang 
78186f8572SMark Yao /*
79186f8572SMark Yao  * display output interface supported by rockchip lcdc
80186f8572SMark Yao  */
81186f8572SMark Yao #define ROCKCHIP_OUT_MODE_P888		0
82c55d261eSSandy Huang #define ROCKCHIP_OUT_MODE_BT1120	0
83186f8572SMark Yao #define ROCKCHIP_OUT_MODE_P666		1
84186f8572SMark Yao #define ROCKCHIP_OUT_MODE_P565		2
85bf7c1abfSDamon Ding #define RK3588_EDP_OUTPUT_MODE_YUV422	3
86c55d261eSSandy Huang #define ROCKCHIP_OUT_MODE_BT656		5
8740608a7cSDamon Ding #define ROCKCHIP_OUT_MODE_S666		9
8879feefb1SSandy Huang #define ROCKCHIP_OUT_MODE_S888		8
89bc291652SAlgea Cao #define ROCKCHIP_OUT_MODE_YUV422	9
9040608a7cSDamon Ding #define ROCKCHIP_OUT_MODE_S565		10
9179feefb1SSandy Huang #define ROCKCHIP_OUT_MODE_S888_DUMMY	12
92bf7c1abfSDamon Ding #define RK3588_DP_OUT_MODE_YUV422	12
93bf7c1abfSDamon Ding #define RK3576_EDP_OUT_MODE_YUV422	12
94bf7c1abfSDamon Ding #define RK3588_DP_OUT_MODE_YUV420	13
95bf7c1abfSDamon Ding #define RK3576_HDMI_OUT_MODE_YUV422	13
9679feefb1SSandy Huang #define ROCKCHIP_OUT_MODE_YUV420	14
97186f8572SMark Yao /* for use special outface */
98186f8572SMark Yao #define ROCKCHIP_OUT_MODE_AAAA		15
99186f8572SMark Yao 
100d0408543SAndy Yan #define VOP_OUTPUT_IF_RGB	BIT(0)
101d0408543SAndy Yan #define VOP_OUTPUT_IF_BT1120	BIT(1)
102d0408543SAndy Yan #define VOP_OUTPUT_IF_BT656	BIT(2)
103d0408543SAndy Yan #define VOP_OUTPUT_IF_LVDS0	BIT(3)
104d0408543SAndy Yan #define VOP_OUTPUT_IF_LVDS1	BIT(4)
105d0408543SAndy Yan #define VOP_OUTPUT_IF_MIPI0	BIT(5)
106d0408543SAndy Yan #define VOP_OUTPUT_IF_MIPI1	BIT(6)
107d0408543SAndy Yan #define VOP_OUTPUT_IF_eDP0	BIT(7)
108d0408543SAndy Yan #define VOP_OUTPUT_IF_eDP1	BIT(8)
109d0408543SAndy Yan #define VOP_OUTPUT_IF_DP0	BIT(9)
110d0408543SAndy Yan #define VOP_OUTPUT_IF_DP1	BIT(10)
111d0408543SAndy Yan #define VOP_OUTPUT_IF_HDMI0	BIT(11)
112d0408543SAndy Yan #define VOP_OUTPUT_IF_HDMI1	BIT(12)
113a552a69cSDamon Ding #define VOP_OUTPUT_IF_DP2	BIT(13)
114d0408543SAndy Yan 
11567b9012cSSandy Huang struct rockchip_mcu_timing {
11667b9012cSSandy Huang 	int mcu_pix_total;
11767b9012cSSandy Huang 	int mcu_cs_pst;
11867b9012cSSandy Huang 	int mcu_cs_pend;
11967b9012cSSandy Huang 	int mcu_rw_pst;
12067b9012cSSandy Huang 	int mcu_rw_pend;
12167b9012cSSandy Huang 	int mcu_hold_mode;
12267b9012cSSandy Huang };
12367b9012cSSandy Huang 
124cf53642aSSandy Huang struct vop_rect {
125cf53642aSSandy Huang 	int width;
126cf53642aSSandy Huang 	int height;
127cf53642aSSandy Huang };
128cf53642aSSandy Huang 
12944b1b62cSDamon Ding struct vop_urgency {
13044b1b62cSDamon Ding 	u8 urgen_thl;
13144b1b62cSDamon Ding 	u8 urgen_thh;
13244b1b62cSDamon Ding };
13344b1b62cSDamon Ding 
134ecc31b6eSAndy Yan struct rockchip_dsc_sink_cap {
135ecc31b6eSAndy Yan 	/**
136ecc31b6eSAndy Yan 	 * @slice_width: the number of pixel columns that comprise the slice width
137ecc31b6eSAndy Yan 	 * @slice_height: the number of pixel rows that comprise the slice height
138ecc31b6eSAndy Yan 	 * @block_pred: Does block prediction
139ecc31b6eSAndy Yan 	 * @native_420: Does sink support DSC with 4:2:0 compression
140ecc31b6eSAndy Yan 	 * @bpc_supported: compressed bpc supported by sink : 10, 12 or 16 bpc
141ecc31b6eSAndy Yan 	 * @version_major: DSC major version
142ecc31b6eSAndy Yan 	 * @version_minor: DSC minor version
143ecc31b6eSAndy Yan 	 * @target_bits_per_pixel_x16: bits num after compress and multiply 16
144ecc31b6eSAndy Yan 	 */
145ecc31b6eSAndy Yan 	u16 slice_width;
146ecc31b6eSAndy Yan 	u16 slice_height;
147ecc31b6eSAndy Yan 	bool block_pred;
148ecc31b6eSAndy Yan 	bool native_420;
149ecc31b6eSAndy Yan 	u8 bpc_supported;
150ecc31b6eSAndy Yan 	u8 version_major;
151ecc31b6eSAndy Yan 	u8 version_minor;
152ecc31b6eSAndy Yan 	u16 target_bits_per_pixel_x16;
153ecc31b6eSAndy Yan };
154ecc31b6eSAndy Yan 
155ee01dbb2SDamon Ding struct display_rect {
156ee01dbb2SDamon Ding 	int x;
157ee01dbb2SDamon Ding 	int y;
158ee01dbb2SDamon Ding 	int w;
159ee01dbb2SDamon Ding 	int h;
160ee01dbb2SDamon Ding };
161ee01dbb2SDamon Ding 
162ee01dbb2SDamon Ding struct bcsh_state {
163ee01dbb2SDamon Ding 	int brightness;
164ee01dbb2SDamon Ding 	int contrast;
165ee01dbb2SDamon Ding 	int saturation;
166ee01dbb2SDamon Ding 	int sin_hue;
167ee01dbb2SDamon Ding 	int cos_hue;
168ee01dbb2SDamon Ding };
169ee01dbb2SDamon Ding 
170186f8572SMark Yao struct crtc_state {
171186f8572SMark Yao 	struct udevice *dev;
1722a48727aSAlgea Cao 	struct rockchip_crtc *crtc;
173186f8572SMark Yao 	void *private;
174e2bce6e4SKever Yang 	ofnode node;
1756eff7620SSandy Huang 	struct device_node *ports_node; /* if (ports_node) it's vop2; */
1760669ab1fSDamon Ding 	struct device_node *port_node;
1770686a6a6SZhang Yubing 	struct reset_ctl dclk_rst;
1780675a2a4SDamon Ding 	struct clk dclk;
179186f8572SMark Yao 	int crtc_id;
180186f8572SMark Yao 
181186f8572SMark Yao 	int format;
182186f8572SMark Yao 	u32 dma_addr;
183186f8572SMark Yao 	int ymirror;
184186f8572SMark Yao 	int rb_swap;
185186f8572SMark Yao 	int xvir;
186ee01dbb2SDamon Ding 	int post_csc_mode;
187b61227a3SDamon Ding 	int dclk_core_div;
188b61227a3SDamon Ding 	int dclk_out_div;
189ee01dbb2SDamon Ding 	struct display_rect src_rect;
190ee01dbb2SDamon Ding 	struct display_rect crtc_rect;
191ee01dbb2SDamon Ding 	struct display_rect right_src_rect;
192ee01dbb2SDamon Ding 	struct display_rect right_crtc_rect;
193b7618fd3SSandy Huang 	bool yuv_overlay;
194ee01dbb2SDamon Ding 	bool post_r2y_en;
195ee01dbb2SDamon Ding 	bool post_y2r_en;
196ee01dbb2SDamon Ding 	bool bcsh_en;
197ee01dbb2SDamon Ding 	bool splice_mode;
1988e7ef808SDamon Ding 	bool soft_te;
199668e6278SDamon Ding 	bool overscan_by_win_scale;
200ee01dbb2SDamon Ding 	u8 splice_crtc_id;
20112ee5af0SDamon Ding 	u8 dsc_id;
20212ee5af0SDamon Ding 	u8 dsc_enable;
20312ee5af0SDamon Ding 	u8 dsc_slice_num;
20412ee5af0SDamon Ding 	u8 dsc_pixel_num;
20567b9012cSSandy Huang 	struct rockchip_mcu_timing mcu_timing;
206289af5f4SSandy Huang 	u32 dual_channel_swap;
20763cb669fSSandy Huang 	u32 feature;
208cf53642aSSandy Huang 	struct vop_rect max_output;
20912ee5af0SDamon Ding 
21012ee5af0SDamon Ding 	u64 dsc_txp_clk_rate;
21112ee5af0SDamon Ding 	u64 dsc_pxl_clk_rate;
21212ee5af0SDamon Ding 	u64 dsc_cds_clk_rate;
21312ee5af0SDamon Ding 	struct drm_dsc_picture_parameter_set pps;
21412ee5af0SDamon Ding 	struct rockchip_dsc_sink_cap dsc_sink_cap;
2150669ab1fSDamon Ding 
2160669ab1fSDamon Ding 	u32 *lut_val;
217186f8572SMark Yao };
218186f8572SMark Yao 
219186f8572SMark Yao struct panel_state {
2201a8d717cSWyon Bi 	struct rockchip_panel *panel;
221186f8572SMark Yao 
2221a8d717cSWyon Bi 	ofnode dsp_lut_node;
223186f8572SMark Yao };
224186f8572SMark Yao 
225b014f335SSandy Huang struct overscan {
226b014f335SSandy Huang 	int left_margin;
227b014f335SSandy Huang 	int right_margin;
228b014f335SSandy Huang 	int top_margin;
229b014f335SSandy Huang 	int bottom_margin;
230b014f335SSandy Huang };
231b014f335SSandy Huang 
232186f8572SMark Yao struct connector_state {
2330594ce39SZhang Yubing 	struct rockchip_connector *connector;
2340594ce39SZhang Yubing 	struct rockchip_connector *secondary;
235186f8572SMark Yao 
236186f8572SMark Yao 	struct drm_display_mode mode;
237b014f335SSandy Huang 	struct overscan overscan;
238*9c170041SAlgea Cao 	u8 *edid;
239186f8572SMark Yao 	int bus_format;
24013f658dcSDamon Ding 	u32 bus_flags;
241186f8572SMark Yao 	int output_mode;
242186f8572SMark Yao 	int type;
243d0408543SAndy Yan 	int output_if;
244d0408543SAndy Yan 	int output_flags;
245df0a5c43SDamon Ding 	enum drm_color_encoding color_encoding;
246df0a5c43SDamon Ding 	enum drm_color_range color_range;
2472a74799bSJianqun Xu 	unsigned int bpc;
248186f8572SMark Yao 
24941874944SGuochun Huang 	/**
25041874944SGuochun Huang 	 * @hold_mode: enabled when it's:
25141874944SGuochun Huang 	 * (1) mcu hold mode
25241874944SGuochun Huang 	 * (2) mipi dsi cmd mode
25341874944SGuochun Huang 	 * (3) edp psr mode
25441874944SGuochun Huang 	 */
25541874944SGuochun Huang 	bool hold_mode;
25641874944SGuochun Huang 
25750a9508eSSandy Huang 	struct base2_disp_info *disp_info; /* disp_info from baseparameter 2.0 */
25850a9508eSSandy Huang 
259ecc31b6eSAndy Yan 	u8 dsc_id;
260ecc31b6eSAndy Yan 	u8 dsc_slice_num;
261ecc31b6eSAndy Yan 	u8 dsc_pixel_num;
262ecc31b6eSAndy Yan 	u64 dsc_txp_clk;
263ecc31b6eSAndy Yan 	u64 dsc_pxl_clk;
264ecc31b6eSAndy Yan 	u64 dsc_cds_clk;
265ecc31b6eSAndy Yan 	struct rockchip_dsc_sink_cap dsc_sink_cap;
26612ee5af0SDamon Ding 	struct drm_dsc_picture_parameter_set pps;
267ecc31b6eSAndy Yan 
2688e7ef808SDamon Ding 	struct gpio_desc *te_gpio;
2698e7ef808SDamon Ding 
270186f8572SMark Yao 	struct {
271186f8572SMark Yao 		u32 *lut;
272186f8572SMark Yao 		int size;
273186f8572SMark Yao 	} gamma;
274186f8572SMark Yao };
275186f8572SMark Yao 
276186f8572SMark Yao struct logo_info {
277186f8572SMark Yao 	int mode;
2780fda4887SDamon Ding 	int rotate;
279186f8572SMark Yao 	char *mem;
280186f8572SMark Yao 	bool ymirror;
281186f8572SMark Yao 	u32 offset;
282186f8572SMark Yao 	u32 width;
2837e72214dSShixiang Zheng 	int height;
284186f8572SMark Yao 	u32 bpp;
285186f8572SMark Yao };
286186f8572SMark Yao 
287186f8572SMark Yao struct rockchip_logo_cache {
288186f8572SMark Yao 	struct list_head head;
289186f8572SMark Yao 	char name[20];
290186f8572SMark Yao 	struct logo_info logo;
2910fda4887SDamon Ding 	int logo_rotate;
292186f8572SMark Yao };
293186f8572SMark Yao 
294186f8572SMark Yao struct display_state {
295186f8572SMark Yao 	struct list_head head;
2964b8c2ef1SMark Yao 
297186f8572SMark Yao 	const void *blob;
298e2bce6e4SKever Yang 	ofnode node;
2994b8c2ef1SMark Yao 
300186f8572SMark Yao 	struct crtc_state crtc_state;
301186f8572SMark Yao 	struct connector_state conn_state;
302186f8572SMark Yao 	struct panel_state panel_state;
3034b8c2ef1SMark Yao 
30454fc9addSSandy Huang 	char ulogo_name[30];
30554fc9addSSandy Huang 	char klogo_name[30];
3064b8c2ef1SMark Yao 
3074b8c2ef1SMark Yao 	struct logo_info logo;
3084b8c2ef1SMark Yao 	int logo_mode;
3094b8c2ef1SMark Yao 	int charge_logo_mode;
3100fda4887SDamon Ding 	int logo_rotate;
3114b8c2ef1SMark Yao 	void *mem_base;
3124b8c2ef1SMark Yao 	int mem_size;
3134b8c2ef1SMark Yao 
314186f8572SMark Yao 	int enable;
315186f8572SMark Yao 	int is_init;
316186f8572SMark Yao 	int is_enable;
3179764efebSDamon Ding 	bool is_klogo_valid;
3182bfb6166SSandy Huang 	bool force_output;
319690e9ed1SSandy Huang 	bool enabled_at_spl;
3202bfb6166SSandy Huang 	struct drm_display_mode force_mode;
3212bfb6166SSandy Huang 	u32 force_bus_format;
322d00abaefSWenping Zhang 
323d00abaefSWenping Zhang 	ulong vidcon_fb_addr;
324186f8572SMark Yao };
325186f8572SMark Yao 
326186f8572SMark Yao int drm_mode_vrefresh(const struct drm_display_mode *mode);
32767b9012cSSandy Huang int display_send_mcu_cmd(struct display_state *state, u32 type, u32 val);
328038b8732SAlgea Cao bool drm_mode_is_420_only(const struct drm_display_info *display,
329038b8732SAlgea Cao 			  struct drm_display_mode *mode);
330038b8732SAlgea Cao bool drm_mode_is_420_also(const struct drm_display_info *display,
331038b8732SAlgea Cao 			  struct drm_display_mode *mode);
3328e2bab3fSAlgea Cao bool drm_mode_is_420(const struct drm_display_info *display,
3338e2bab3fSAlgea Cao 		     struct drm_display_mode *mode);
33450a9508eSSandy Huang struct base2_disp_info *rockchip_get_disp_info(int type, int id);
335186f8572SMark Yao 
336cf53642aSSandy Huang void drm_mode_max_resolution_filter(struct hdmi_edid_data *edid_data,
337cf53642aSSandy Huang 				    struct vop_rect *max_output);
3386414e3bcSSandy Huang unsigned long get_cubic_lut_buffer(int crtc_id);
33913f658dcSDamon Ding int rockchip_ofnode_get_display_mode(ofnode node, struct drm_display_mode *mode,
34013f658dcSDamon Ding 				     u32 *bus_flags);
341690e9ed1SSandy Huang void rockchip_display_make_crc32_table(void);
342690e9ed1SSandy Huang uint32_t rockchip_display_crc32c_cal(unsigned char *data, int length);
343690e9ed1SSandy Huang void drm_mode_set_crtcinfo(struct drm_display_mode *p, int adjust_flags);
3442b992d78SDamon Ding void drm_mode_convert_to_origin_mode(struct drm_display_mode *mode);
3452b992d78SDamon Ding void drm_mode_convert_to_split_mode(struct drm_display_mode *mode);
346cf53642aSSandy Huang 
3474c765862SDamon Ding int display_rect_calc_hscale(struct display_rect *src, struct display_rect *dst,
3484c765862SDamon Ding 			     int min_hscale, int max_hscale);
3494c765862SDamon Ding int display_rect_calc_vscale(struct display_rect *src, struct display_rect *dst,
3504c765862SDamon Ding 			     int min_vscale, int max_vscale);
351cce9b06aSWyon Bi const struct device_node *
352cce9b06aSWyon Bi rockchip_of_graph_get_endpoint_by_regs(ofnode node, int port, int endpoint);
35317e6e1a5SChaoyi Chen const struct device_node *
35417e6e1a5SChaoyi Chen rockchip_of_graph_get_port_by_id(ofnode node, int id);
3554d64cedbSDamon Ding uint32_t rockchip_drm_get_cycles_per_pixel(uint32_t bus_format);
3562264c88bSDamon Ding char* rockchip_get_output_if_name(u32 output_if, char *name);
3574c765862SDamon Ding 
358690e9ed1SSandy Huang #ifdef CONFIG_SPL_BUILD
359690e9ed1SSandy Huang int rockchip_spl_vop_probe(struct crtc_state *crtc_state);
360690e9ed1SSandy Huang int rockchip_spl_dw_hdmi_probe(struct connector_state *conn_state);
361690e9ed1SSandy Huang int inno_spl_hdmi_phy_probe(struct display_state *state);
362690e9ed1SSandy Huang #endif
363186f8572SMark Yao #endif
364