xref: /rk3399_rockchip-uboot/drivers/video/drm/rockchip_display.h (revision 12ee5af07a3d4806fe6b7a367d0b35fd57d17fcd)
1186f8572SMark Yao /*
2186f8572SMark Yao  * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd
3186f8572SMark Yao  *
4186f8572SMark Yao  * SPDX-License-Identifier:	GPL-2.0+
5186f8572SMark Yao  */
6186f8572SMark Yao 
7186f8572SMark Yao #ifndef _ROCKCHIP_DISPLAY_H
8186f8572SMark Yao #define _ROCKCHIP_DISPLAY_H
9186f8572SMark Yao 
10186f8572SMark Yao #include <bmp_layout.h>
11186f8572SMark Yao #include <drm_modes.h>
12186f8572SMark Yao #include <edid.h>
13e2bce6e4SKever Yang #include <dm/ofnode.h>
14*12ee5af0SDamon Ding #include <drm/drm_dsc.h>
15186f8572SMark Yao 
16ecc31b6eSAndy Yan /*
17ecc31b6eSAndy Yan  * major: IP major vertion, used for IP structure
18ecc31b6eSAndy Yan  * minor: big feature change under same structure
19ecc31b6eSAndy Yan  */
20ecc31b6eSAndy Yan #define VOP_VERSION(major, minor)	((major) << 8 | (minor))
21ecc31b6eSAndy Yan #define VOP_MAJOR(version)		((version) >> 8)
22ecc31b6eSAndy Yan #define VOP_MINOR(version)		((version) & 0xff)
23ecc31b6eSAndy Yan 
24ecc31b6eSAndy Yan #define VOP_VERSION_RK3568		VOP_VERSION(0x40, 0x15)
25ecc31b6eSAndy Yan #define VOP_VERSION_RK3588		VOP_VERSION(0x40, 0x17)
26ecc31b6eSAndy Yan 
27d0408543SAndy Yan #define ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE	BIT(0)
28d0408543SAndy Yan #define ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE	BIT(1)
29d0408543SAndy Yan #define ROCKCHIP_OUTPUT_DATA_SWAP			BIT(2)
303df6e59eSDamon Ding #define ROCKCHIP_OUTPUT_MIPI_DS_MODE			BIT(3)
31d0408543SAndy Yan 
32ecc31b6eSAndy Yan #define ROCKCHIP_DSC_PPS_SIZE_BYTE			88
33ecc31b6eSAndy Yan 
34186f8572SMark Yao enum data_format {
35186f8572SMark Yao 	ROCKCHIP_FMT_ARGB8888 = 0,
36186f8572SMark Yao 	ROCKCHIP_FMT_RGB888,
37186f8572SMark Yao 	ROCKCHIP_FMT_RGB565,
38186f8572SMark Yao 	ROCKCHIP_FMT_YUV420SP = 4,
39186f8572SMark Yao 	ROCKCHIP_FMT_YUV422SP,
40186f8572SMark Yao 	ROCKCHIP_FMT_YUV444SP,
41186f8572SMark Yao };
42186f8572SMark Yao 
43186f8572SMark Yao enum display_mode {
44186f8572SMark Yao 	ROCKCHIP_DISPLAY_FULLSCREEN,
45186f8572SMark Yao 	ROCKCHIP_DISPLAY_CENTER,
46186f8572SMark Yao };
47186f8572SMark Yao 
4845fa51f3SSandy Huang enum rockchip_cmd_type {
4945fa51f3SSandy Huang 	CMD_TYPE_DEFAULT,
5045fa51f3SSandy Huang 	CMD_TYPE_SPI,
5145fa51f3SSandy Huang 	CMD_TYPE_MCU
5245fa51f3SSandy Huang };
5345fa51f3SSandy Huang 
5467b9012cSSandy Huang enum rockchip_mcu_cmd {
5567b9012cSSandy Huang 	MCU_WRCMD = 0,
5667b9012cSSandy Huang 	MCU_WRDATA,
5767b9012cSSandy Huang 	MCU_SETBYPASS,
5867b9012cSSandy Huang };
5967b9012cSSandy Huang 
60186f8572SMark Yao /*
61186f8572SMark Yao  * display output interface supported by rockchip lcdc
62186f8572SMark Yao  */
63186f8572SMark Yao #define ROCKCHIP_OUT_MODE_P888		0
64c55d261eSSandy Huang #define ROCKCHIP_OUT_MODE_BT1120	0
65186f8572SMark Yao #define ROCKCHIP_OUT_MODE_P666		1
66186f8572SMark Yao #define ROCKCHIP_OUT_MODE_P565		2
67c55d261eSSandy Huang #define ROCKCHIP_OUT_MODE_BT656		5
6879feefb1SSandy Huang #define ROCKCHIP_OUT_MODE_S888		8
6979feefb1SSandy Huang #define ROCKCHIP_OUT_MODE_S888_DUMMY	12
7079feefb1SSandy Huang #define ROCKCHIP_OUT_MODE_YUV420	14
71186f8572SMark Yao /* for use special outface */
72186f8572SMark Yao #define ROCKCHIP_OUT_MODE_AAAA		15
73186f8572SMark Yao 
74d0408543SAndy Yan #define VOP_OUTPUT_IF_RGB	BIT(0)
75d0408543SAndy Yan #define VOP_OUTPUT_IF_BT1120	BIT(1)
76d0408543SAndy Yan #define VOP_OUTPUT_IF_BT656	BIT(2)
77d0408543SAndy Yan #define VOP_OUTPUT_IF_LVDS0	BIT(3)
78d0408543SAndy Yan #define VOP_OUTPUT_IF_LVDS1	BIT(4)
79d0408543SAndy Yan #define VOP_OUTPUT_IF_MIPI0	BIT(5)
80d0408543SAndy Yan #define VOP_OUTPUT_IF_MIPI1	BIT(6)
81d0408543SAndy Yan #define VOP_OUTPUT_IF_eDP0	BIT(7)
82d0408543SAndy Yan #define VOP_OUTPUT_IF_eDP1	BIT(8)
83d0408543SAndy Yan #define VOP_OUTPUT_IF_DP0	BIT(9)
84d0408543SAndy Yan #define VOP_OUTPUT_IF_DP1	BIT(10)
85d0408543SAndy Yan #define VOP_OUTPUT_IF_HDMI0	BIT(11)
86d0408543SAndy Yan #define VOP_OUTPUT_IF_HDMI1	BIT(12)
87d0408543SAndy Yan 
8867b9012cSSandy Huang struct rockchip_mcu_timing {
8967b9012cSSandy Huang 	int mcu_pix_total;
9067b9012cSSandy Huang 	int mcu_cs_pst;
9167b9012cSSandy Huang 	int mcu_cs_pend;
9267b9012cSSandy Huang 	int mcu_rw_pst;
9367b9012cSSandy Huang 	int mcu_rw_pend;
9467b9012cSSandy Huang 	int mcu_hold_mode;
9567b9012cSSandy Huang };
9667b9012cSSandy Huang 
97cf53642aSSandy Huang struct vop_rect {
98cf53642aSSandy Huang 	int width;
99cf53642aSSandy Huang 	int height;
100cf53642aSSandy Huang };
101cf53642aSSandy Huang 
102ecc31b6eSAndy Yan struct rockchip_dsc_sink_cap {
103ecc31b6eSAndy Yan 	/**
104ecc31b6eSAndy Yan 	 * @slice_width: the number of pixel columns that comprise the slice width
105ecc31b6eSAndy Yan 	 * @slice_height: the number of pixel rows that comprise the slice height
106ecc31b6eSAndy Yan 	 * @block_pred: Does block prediction
107ecc31b6eSAndy Yan 	 * @native_420: Does sink support DSC with 4:2:0 compression
108ecc31b6eSAndy Yan 	 * @bpc_supported: compressed bpc supported by sink : 10, 12 or 16 bpc
109ecc31b6eSAndy Yan 	 * @version_major: DSC major version
110ecc31b6eSAndy Yan 	 * @version_minor: DSC minor version
111ecc31b6eSAndy Yan 	 * @target_bits_per_pixel_x16: bits num after compress and multiply 16
112ecc31b6eSAndy Yan 	 */
113ecc31b6eSAndy Yan 	u16 slice_width;
114ecc31b6eSAndy Yan 	u16 slice_height;
115ecc31b6eSAndy Yan 	bool block_pred;
116ecc31b6eSAndy Yan 	bool native_420;
117ecc31b6eSAndy Yan 	u8 bpc_supported;
118ecc31b6eSAndy Yan 	u8 version_major;
119ecc31b6eSAndy Yan 	u8 version_minor;
120ecc31b6eSAndy Yan 	u16 target_bits_per_pixel_x16;
121ecc31b6eSAndy Yan };
122ecc31b6eSAndy Yan 
123ee01dbb2SDamon Ding struct display_rect {
124ee01dbb2SDamon Ding 	int x;
125ee01dbb2SDamon Ding 	int y;
126ee01dbb2SDamon Ding 	int w;
127ee01dbb2SDamon Ding 	int h;
128ee01dbb2SDamon Ding };
129ee01dbb2SDamon Ding 
130ee01dbb2SDamon Ding struct bcsh_state {
131ee01dbb2SDamon Ding 	int brightness;
132ee01dbb2SDamon Ding 	int contrast;
133ee01dbb2SDamon Ding 	int saturation;
134ee01dbb2SDamon Ding 	int sin_hue;
135ee01dbb2SDamon Ding 	int cos_hue;
136ee01dbb2SDamon Ding };
137ee01dbb2SDamon Ding 
138186f8572SMark Yao struct crtc_state {
139186f8572SMark Yao 	struct udevice *dev;
1402a48727aSAlgea Cao 	struct rockchip_crtc *crtc;
141186f8572SMark Yao 	void *private;
142e2bce6e4SKever Yang 	ofnode node;
1436eff7620SSandy Huang 	struct device_node *ports_node; /* if (ports_node) it's vop2; */
144186f8572SMark Yao 	int crtc_id;
145186f8572SMark Yao 
146186f8572SMark Yao 	int format;
147186f8572SMark Yao 	u32 dma_addr;
148186f8572SMark Yao 	int ymirror;
149186f8572SMark Yao 	int rb_swap;
150186f8572SMark Yao 	int xvir;
151ee01dbb2SDamon Ding 	int post_csc_mode;
152ee01dbb2SDamon Ding 	struct display_rect src_rect;
153ee01dbb2SDamon Ding 	struct display_rect crtc_rect;
154ee01dbb2SDamon Ding 	struct display_rect right_src_rect;
155ee01dbb2SDamon Ding 	struct display_rect right_crtc_rect;
156b7618fd3SSandy Huang 	bool yuv_overlay;
157ee01dbb2SDamon Ding 	bool post_r2y_en;
158ee01dbb2SDamon Ding 	bool post_y2r_en;
159ee01dbb2SDamon Ding 	bool bcsh_en;
160ee01dbb2SDamon Ding 	bool splice_mode;
161ee01dbb2SDamon Ding 	u8 splice_crtc_id;
162*12ee5af0SDamon Ding 	u8 dsc_id;
163*12ee5af0SDamon Ding 	u8 dsc_enable;
164*12ee5af0SDamon Ding 	u8 dsc_slice_num;
165*12ee5af0SDamon Ding 	u8 dsc_pixel_num;
16667b9012cSSandy Huang 	struct rockchip_mcu_timing mcu_timing;
167289af5f4SSandy Huang 	u32 dual_channel_swap;
16863cb669fSSandy Huang 	u32 feature;
169cf53642aSSandy Huang 	struct vop_rect max_output;
170*12ee5af0SDamon Ding 
171*12ee5af0SDamon Ding 	u64 dsc_txp_clk_rate;
172*12ee5af0SDamon Ding 	u64 dsc_pxl_clk_rate;
173*12ee5af0SDamon Ding 	u64 dsc_cds_clk_rate;
174*12ee5af0SDamon Ding 	struct drm_dsc_picture_parameter_set pps;
175*12ee5af0SDamon Ding 	struct rockchip_dsc_sink_cap dsc_sink_cap;
176186f8572SMark Yao };
177186f8572SMark Yao 
178186f8572SMark Yao struct panel_state {
1791a8d717cSWyon Bi 	struct rockchip_panel *panel;
180186f8572SMark Yao 
1811a8d717cSWyon Bi 	ofnode dsp_lut_node;
182186f8572SMark Yao };
183186f8572SMark Yao 
184b014f335SSandy Huang struct overscan {
185b014f335SSandy Huang 	int left_margin;
186b014f335SSandy Huang 	int right_margin;
187b014f335SSandy Huang 	int top_margin;
188b014f335SSandy Huang 	int bottom_margin;
189b014f335SSandy Huang };
190b014f335SSandy Huang 
191186f8572SMark Yao struct connector_state {
192186f8572SMark Yao 	struct udevice *dev;
193186f8572SMark Yao 	const struct rockchip_connector *connector;
1941a8d717cSWyon Bi 	struct rockchip_bridge *bridge;
19515081c50SWyon Bi 	struct rockchip_phy *phy;
196e2bce6e4SKever Yang 	ofnode node;
197186f8572SMark Yao 
198186f8572SMark Yao 	void *private;
199186f8572SMark Yao 
200186f8572SMark Yao 	struct drm_display_mode mode;
201b014f335SSandy Huang 	struct overscan overscan;
202186f8572SMark Yao 	u8 edid[EDID_SIZE * 4];
203186f8572SMark Yao 	int bus_format;
204186f8572SMark Yao 	int output_mode;
205186f8572SMark Yao 	int type;
206d0408543SAndy Yan 	int output_if;
207d0408543SAndy Yan 	int output_flags;
20879feefb1SSandy Huang 	int color_space;
2092a74799bSJianqun Xu 	unsigned int bpc;
210186f8572SMark Yao 
21141874944SGuochun Huang 	/**
21241874944SGuochun Huang 	 * @hold_mode: enabled when it's:
21341874944SGuochun Huang 	 * (1) mcu hold mode
21441874944SGuochun Huang 	 * (2) mipi dsi cmd mode
21541874944SGuochun Huang 	 * (3) edp psr mode
21641874944SGuochun Huang 	 */
21741874944SGuochun Huang 	bool hold_mode;
21841874944SGuochun Huang 
21950a9508eSSandy Huang 	struct base2_disp_info *disp_info; /* disp_info from baseparameter 2.0 */
22050a9508eSSandy Huang 
221ecc31b6eSAndy Yan 	u8 dsc_id;
222ecc31b6eSAndy Yan 	u8 dsc_slice_num;
223ecc31b6eSAndy Yan 	u8 dsc_pixel_num;
224ecc31b6eSAndy Yan 	u64 dsc_txp_clk;
225ecc31b6eSAndy Yan 	u64 dsc_pxl_clk;
226ecc31b6eSAndy Yan 	u64 dsc_cds_clk;
227ecc31b6eSAndy Yan 	struct rockchip_dsc_sink_cap dsc_sink_cap;
228*12ee5af0SDamon Ding 	struct drm_dsc_picture_parameter_set pps;
229ecc31b6eSAndy Yan 
230186f8572SMark Yao 	struct {
231186f8572SMark Yao 		u32 *lut;
232186f8572SMark Yao 		int size;
233186f8572SMark Yao 	} gamma;
234186f8572SMark Yao };
235186f8572SMark Yao 
236186f8572SMark Yao struct logo_info {
237186f8572SMark Yao 	int mode;
238186f8572SMark Yao 	char *mem;
239186f8572SMark Yao 	bool ymirror;
240186f8572SMark Yao 	u32 offset;
241186f8572SMark Yao 	u32 width;
2427e72214dSShixiang Zheng 	int height;
243186f8572SMark Yao 	u32 bpp;
244186f8572SMark Yao };
245186f8572SMark Yao 
246186f8572SMark Yao struct rockchip_logo_cache {
247186f8572SMark Yao 	struct list_head head;
248186f8572SMark Yao 	char name[20];
249186f8572SMark Yao 	struct logo_info logo;
250186f8572SMark Yao };
251186f8572SMark Yao 
252186f8572SMark Yao struct display_state {
253186f8572SMark Yao 	struct list_head head;
2544b8c2ef1SMark Yao 
255186f8572SMark Yao 	const void *blob;
256e2bce6e4SKever Yang 	ofnode node;
2574b8c2ef1SMark Yao 
258186f8572SMark Yao 	struct crtc_state crtc_state;
259186f8572SMark Yao 	struct connector_state conn_state;
260186f8572SMark Yao 	struct panel_state panel_state;
2614b8c2ef1SMark Yao 
26254fc9addSSandy Huang 	char ulogo_name[30];
26354fc9addSSandy Huang 	char klogo_name[30];
2644b8c2ef1SMark Yao 
2654b8c2ef1SMark Yao 	struct logo_info logo;
2664b8c2ef1SMark Yao 	int logo_mode;
2674b8c2ef1SMark Yao 	int charge_logo_mode;
2684b8c2ef1SMark Yao 	void *mem_base;
2694b8c2ef1SMark Yao 	int mem_size;
2704b8c2ef1SMark Yao 
271186f8572SMark Yao 	int enable;
272186f8572SMark Yao 	int is_init;
273186f8572SMark Yao 	int is_enable;
2742bfb6166SSandy Huang 	bool force_output;
2752bfb6166SSandy Huang 	struct drm_display_mode force_mode;
2762bfb6166SSandy Huang 	u32 force_bus_format;
277186f8572SMark Yao };
278186f8572SMark Yao 
2791a8d717cSWyon Bi static inline struct rockchip_panel *state_get_panel(struct display_state *s)
2801a8d717cSWyon Bi {
2811a8d717cSWyon Bi 	struct panel_state *panel_state = &s->panel_state;
2821a8d717cSWyon Bi 
2831a8d717cSWyon Bi 	return panel_state->panel;
2841a8d717cSWyon Bi }
2851a8d717cSWyon Bi 
286186f8572SMark Yao int drm_mode_vrefresh(const struct drm_display_mode *mode);
28767b9012cSSandy Huang int display_send_mcu_cmd(struct display_state *state, u32 type, u32 val);
2888e2bab3fSAlgea Cao bool drm_mode_is_420(const struct drm_display_info *display,
2898e2bab3fSAlgea Cao 		     struct drm_display_mode *mode);
29050a9508eSSandy Huang struct base2_disp_info *rockchip_get_disp_info(int type, int id);
291186f8572SMark Yao 
292cf53642aSSandy Huang void drm_mode_max_resolution_filter(struct hdmi_edid_data *edid_data,
293cf53642aSSandy Huang 				    struct vop_rect *max_output);
2946414e3bcSSandy Huang unsigned long get_cubic_lut_buffer(int crtc_id);
295cf53642aSSandy Huang 
296186f8572SMark Yao #endif
297