xref: /rk3399_rockchip-uboot/drivers/video/drm/rk618_dsi.c (revision edbf2db2657c2d32af85569cab702995505b2d66)
1f8436d05SWyon Bi // SPDX-License-Identifier: GPL-2.0+
2f8436d05SWyon Bi /*
3f8436d05SWyon Bi  * Copyright (C) 2020 Rockchip Electronics Co., Ltd
4f8436d05SWyon Bi  *
5f8436d05SWyon Bi  * Author: Wyon Bi <bivvy.bi@rock-chips.com>
6f8436d05SWyon Bi  */
7f8436d05SWyon Bi 
8f8436d05SWyon Bi #include <common.h>
9f8436d05SWyon Bi #include <dm.h>
10f8436d05SWyon Bi #include <dm/device-internal.h>
11f8436d05SWyon Bi #include <drm/drm_mipi_dsi.h>
12f8436d05SWyon Bi #include <video_bridge.h>
13f8436d05SWyon Bi #include <asm/unaligned.h>
14f8436d05SWyon Bi #include <linux/math64.h>
15f8436d05SWyon Bi 
16f8436d05SWyon Bi #include "rockchip_display.h"
17f8436d05SWyon Bi #include "rockchip_bridge.h"
18f8436d05SWyon Bi #include "rk618.h"
19f8436d05SWyon Bi 
20f8436d05SWyon Bi /* host registers */
21f8436d05SWyon Bi #define HOSTREG(x)		((x) + 0x1000)
22f8436d05SWyon Bi #define DSI_VERSION		HOSTREG(0x0000)
23f8436d05SWyon Bi #define DSI_PWR_UP		HOSTREG(0x0004)
24f8436d05SWyon Bi #define SHUTDOWNZ		BIT(0)
25f8436d05SWyon Bi #define POWER_UP		BIT(0)
26f8436d05SWyon Bi #define RESET			0
27f8436d05SWyon Bi #define DSI_CLKMGR_CFG		HOSTREG(0x0008)
28f8436d05SWyon Bi #define TO_CLK_DIVIDSION(x)	UPDATE(x, 15, 8)
29f8436d05SWyon Bi #define TX_ESC_CLK_DIVIDSION(x)	UPDATE(x, 7, 0)
30f8436d05SWyon Bi #define DSI_DPI_CFG		HOSTREG(0x000c)
31f8436d05SWyon Bi #define EN18_LOOSELY		BIT(10)
32f8436d05SWyon Bi #define COLORM_ACTIVE_LOW	BIT(9)
33f8436d05SWyon Bi #define SHUTD_ACTIVE_LOW	BIT(8)
34f8436d05SWyon Bi #define HSYNC_ACTIVE_LOW	BIT(7)
35f8436d05SWyon Bi #define VSYNC_ACTIVE_LOW	BIT(6)
36f8436d05SWyon Bi #define DATAEN_ACTIVE_LOW	BIT(5)
37f8436d05SWyon Bi #define DPI_COLOR_CODING(x)	UPDATE(x, 4, 2)
38f8436d05SWyon Bi #define DPI_VID(x)		UPDATE(x, 1, 0)
39f8436d05SWyon Bi #define DSI_PCKHDL_CFG		HOSTREG(0x0018)
40f8436d05SWyon Bi #define GEN_VID_RX(x)		UPDATE(x, 6, 5)
41f8436d05SWyon Bi #define EN_CRC_RX		BIT(4)
42f8436d05SWyon Bi #define EN_ECC_RX		BIT(3)
43f8436d05SWyon Bi #define EN_BTA			BIT(2)
44f8436d05SWyon Bi #define EN_EOTP_RX		BIT(1)
45f8436d05SWyon Bi #define EN_EOTP_TX		BIT(0)
46f8436d05SWyon Bi #define DSI_VID_MODE_CFG	HOSTREG(0x001c)
47f8436d05SWyon Bi #define LPCMDEN			BIT(12)
48f8436d05SWyon Bi #define FRAME_BTA_ACK		BIT(11)
49f8436d05SWyon Bi #define EN_NULL_PKT		BIT(10)
50f8436d05SWyon Bi #define EN_MULTI_PKT		BIT(9)
51f8436d05SWyon Bi #define EN_LP_HFP		BIT(8)
52f8436d05SWyon Bi #define EN_LP_HBP		BIT(7)
53f8436d05SWyon Bi #define EN_LP_VACT		BIT(6)
54f8436d05SWyon Bi #define EN_LP_VFP		BIT(5)
55f8436d05SWyon Bi #define EN_LP_VBP		BIT(4)
56f8436d05SWyon Bi #define EN_LP_VSA		BIT(3)
57f8436d05SWyon Bi #define VID_MODE_TYPE(x)	UPDATE(x, 2, 1)
58f8436d05SWyon Bi #define EN_VIDEO_MODE		BIT(0)
59f8436d05SWyon Bi #define DSI_VID_PKT_CFG		HOSTREG(0x0020)
60f8436d05SWyon Bi #define NULL_PKT_SIZE(x)	UPDATE(x, 30, 21)
61f8436d05SWyon Bi #define NUM_CHUNKS(x)		UPDATE(x, 20, 11)
62f8436d05SWyon Bi #define VID_PKT_SIZE(x)		UPDATE(x, 10, 0)
63f8436d05SWyon Bi #define DSI_CMD_MODE_CFG	HOSTREG(0x0024)
64f8436d05SWyon Bi #define TEAR_FX_EN		BIT(14)
65f8436d05SWyon Bi #define ACK_RQST_EN		BIT(13)
66f8436d05SWyon Bi #define DCS_LW_TX		BIT(12)
67f8436d05SWyon Bi #define GEN_LW_TX		BIT(11)
68f8436d05SWyon Bi #define MAX_RD_PKT_SIZE		BIT(10)
69f8436d05SWyon Bi #define DCS_SR_0P_TX		BIT(9)
70f8436d05SWyon Bi #define DCS_SW_1P_TX		BIT(8)
71f8436d05SWyon Bi #define DCS_SW_0P_TX		BIT(7)
72f8436d05SWyon Bi #define GEN_SR_2P_TX		BIT(6)
73f8436d05SWyon Bi #define GEN_SR_1P_TX		BIT(5)
74f8436d05SWyon Bi #define GEN_SR_0P_TX		BIT(4)
75f8436d05SWyon Bi #define GEN_SW_2P_TX		BIT(3)
76f8436d05SWyon Bi #define GEN_SW_1P_TX		BIT(2)
77f8436d05SWyon Bi #define GEN_SW_0P_TX		BIT(1)
78f8436d05SWyon Bi #define EN_CMD_MODE		BIT(0)
79f8436d05SWyon Bi #define DSI_TMR_LINE_CFG	HOSTREG(0x0028)
80f8436d05SWyon Bi #define HLINE_TIME(x)		UPDATE(x, 31, 18)
81f8436d05SWyon Bi #define HBP_TIME(x)		UPDATE(x, 17, 9)
82f8436d05SWyon Bi #define HSA_TIME(x)		UPDATE(x, 8, 0)
83f8436d05SWyon Bi #define DSI_VTIMING_CFG		HOSTREG(0x002c)
84f8436d05SWyon Bi #define V_ACTIVE_LINES(x)	UPDATE(x, 26, 16)
85f8436d05SWyon Bi #define VFP_LINES(x)		UPDATE(x, 15, 10)
86f8436d05SWyon Bi #define VBP_LINES(x)		UPDATE(x, 9, 4)
87f8436d05SWyon Bi #define VSA_LINES(x)		UPDATE(x, 3, 0)
88f8436d05SWyon Bi #define DSI_PHY_TMR_CFG		HOSTREG(0x0030)
89f8436d05SWyon Bi #define PHY_HS2LP_TIME(x)	UPDATE(x, 31, 24)
90f8436d05SWyon Bi #define PHY_LP2HS_TIME(x)	UPDATE(x, 23, 16)
91f8436d05SWyon Bi #define MAX_RD_TIME(x)		UPDATE(x, 14, 0)
92f8436d05SWyon Bi #define DSI_GEN_HDR		HOSTREG(0x0034)
93f8436d05SWyon Bi #define DSI_GEN_PLD_DATA	HOSTREG(0x0038)
94f8436d05SWyon Bi #define DSI_GEN_PKT_STATUS	HOSTREG(0x003c)
95f8436d05SWyon Bi #define GEN_RD_CMD_BUSY		BIT(6)
96f8436d05SWyon Bi #define GEN_PLD_R_FULL		BIT(5)
97f8436d05SWyon Bi #define GEN_PLD_R_EMPTY		BIT(4)
98f8436d05SWyon Bi #define GEN_PLD_W_FULL		BIT(3)
99f8436d05SWyon Bi #define GEN_PLD_W_EMPTY		BIT(2)
100f8436d05SWyon Bi #define GEN_CMD_FULL		BIT(1)
101f8436d05SWyon Bi #define GEN_CMD_EMPTY		BIT(0)
102f8436d05SWyon Bi #define DSI_TO_CNT_CFG		HOSTREG(0x0040)
103f8436d05SWyon Bi #define LPRX_TO_CNT(x)		UPDATE(x, 31, 16)
104f8436d05SWyon Bi #define HSTX_TO_CNT(x)		UPDATE(x, 15, 0)
105f8436d05SWyon Bi #define DSI_INT_ST0		HOSTREG(0x0044)
106f8436d05SWyon Bi #define DSI_INT_ST1		HOSTREG(0x0048)
107f8436d05SWyon Bi #define DSI_INT_MSK0		HOSTREG(0x004c)
108f8436d05SWyon Bi #define DSI_INT_MSK1		HOSTREG(0x0050)
109f8436d05SWyon Bi #define DSI_PHY_RSTZ		HOSTREG(0x0054)
110f8436d05SWyon Bi #define PHY_ENABLECLK		BIT(2)
111f8436d05SWyon Bi #define DSI_PHY_IF_CFG		HOSTREG(0x0058)
112f8436d05SWyon Bi #define PHY_STOP_WAIT_TIME(x)	UPDATE(x, 9, 2)
113f8436d05SWyon Bi #define N_LANES(x)		UPDATE(x, 1, 0)
114f8436d05SWyon Bi #define DSI_PHY_IF_CTRL		HOSTREG(0x005c)
115f8436d05SWyon Bi #define PHY_TX_TRIGGERS(x)	UPDATE(x, 8, 5)
116f8436d05SWyon Bi #define PHY_TXEXITULPSLAN	BIT(4)
117f8436d05SWyon Bi #define PHY_TXREQULPSLAN	BIT(3)
118f8436d05SWyon Bi #define PHY_TXEXITULPSCLK	BIT(2)
119f8436d05SWyon Bi #define PHY_RXREQULPSCLK	BIT(1)
120f8436d05SWyon Bi #define PHY_TXREQUESCLKHS	BIT(0)
121f8436d05SWyon Bi #define DSI_PHY_STATUS		HOSTREG(0x0060)
122f8436d05SWyon Bi #define ULPSACTIVENOT3LANE	BIT(12)
123f8436d05SWyon Bi #define PHYSTOPSTATE3LANE	BIT(11)
124f8436d05SWyon Bi #define ULPSACTIVENOT2LANE	BIT(10)
125f8436d05SWyon Bi #define PHYSTOPSTATE2LANE	BIT(9)
126f8436d05SWyon Bi #define ULPSACTIVENOT1LANE	BIT(8)
127f8436d05SWyon Bi #define PHYSTOPSTATE1LANE	BIT(7)
128f8436d05SWyon Bi #define RXULPSESC0LANE		BIT(6)
129f8436d05SWyon Bi #define ULPSACTIVENOT0LANE	BIT(5)
130f8436d05SWyon Bi #define PHYSTOPSTATE0LANE	BIT(4)
131f8436d05SWyon Bi #define PHYULPSACTIVENOTCLK	BIT(3)
132f8436d05SWyon Bi #define PHYSTOPSTATECLKLANE	BIT(2)
133f8436d05SWyon Bi #define PHYSTOPSTATELANE	(PHYSTOPSTATE0LANE | PHYSTOPSTATECLKLANE)
134f8436d05SWyon Bi #define PHYDIRECTION		BIT(1)
135f8436d05SWyon Bi #define PHYLOCK			BIT(0)
136f8436d05SWyon Bi #define DSI_LP_CMD_TIM		HOSTREG(0x0070)
137f8436d05SWyon Bi #define OUTVACT_LPCMD_TIME(x)	UPDATE(x, 15, 8)
138f8436d05SWyon Bi #define INVACT_LPCMD_TIME(x)	UPDATE(x, 7, 0)
139f8436d05SWyon Bi #define DSI_MAX_REGISTER	DSI_LP_CMD_TIM
140f8436d05SWyon Bi 
141f8436d05SWyon Bi /* phy registers */
142f8436d05SWyon Bi #define PHYREG(x)		((x) + 0x0c00)
143f8436d05SWyon Bi #define MIPI_PHY_REG0		PHYREG(0x0000)
144f8436d05SWyon Bi #define LANE_EN_MASK		GENMASK(6, 2)
145f8436d05SWyon Bi #define LANE_EN_CK		BIT(6)
146f8436d05SWyon Bi #define MIPI_PHY_REG1		PHYREG(0x0004)
147f8436d05SWyon Bi #define REG_DA_PPFC		BIT(4)
148f8436d05SWyon Bi #define REG_DA_SYNCRST		BIT(2)
149f8436d05SWyon Bi #define REG_DA_LDOPD		BIT(1)
150f8436d05SWyon Bi #define REG_DA_PLLPD		BIT(0)
151f8436d05SWyon Bi #define MIPI_PHY_REG3		PHYREG(0x000c)
152f8436d05SWyon Bi #define REG_FBDIV_HI_MASK	GENMASK(5, 5)
153f8436d05SWyon Bi #define REG_FBDIV_HI(x)		UPDATE(x, 5, 5)
154f8436d05SWyon Bi #define REG_PREDIV_MASK		GENMASK(4, 0)
155f8436d05SWyon Bi #define REG_PREDIV(x)		UPDATE(x, 4, 0)
156f8436d05SWyon Bi #define MIPI_PHY_REG4		PHYREG(0x0010)
157f8436d05SWyon Bi #define REG_FBDIV_LO_MASK	GENMASK(7, 0)
158f8436d05SWyon Bi #define REG_FBDIV_LO(x)		UPDATE(x, 7, 0)
159f8436d05SWyon Bi #define MIPI_PHY_REG5		PHYREG(0x0014)
160f8436d05SWyon Bi #define MIPI_PHY_REG6		PHYREG(0x0018)
161f8436d05SWyon Bi #define MIPI_PHY_REG7		PHYREG(0x001c)
162f8436d05SWyon Bi #define MIPI_PHY_REG9		PHYREG(0x0024)
163f8436d05SWyon Bi #define MIPI_PHY_REG20		PHYREG(0x0080)
164f8436d05SWyon Bi #define REG_DIG_RSTN		BIT(0)
165f8436d05SWyon Bi #define MIPI_PHY_MAX_REGISTER	PHYREG(0x0348)
166f8436d05SWyon Bi 
167f8436d05SWyon Bi #define THS_SETTLE_OFFSET	0x00
168f8436d05SWyon Bi #define THS_SETTLE_MASK		GENMASK(3, 0)
169f8436d05SWyon Bi #define THS_SETTLE(x)		UPDATE(x, 3, 0)
170f8436d05SWyon Bi #define TLPX_OFFSET		0x14
171f8436d05SWyon Bi #define TLPX_MASK		GENMASK(5, 0)
172f8436d05SWyon Bi #define TLPX(x)			UPDATE(x, 5, 0)
173f8436d05SWyon Bi #define THS_PREPARE_OFFSET	0x18
174f8436d05SWyon Bi #define THS_PREPARE_MASK	GENMASK(6, 0)
175f8436d05SWyon Bi #define THS_PREPARE(x)		UPDATE(x, 6, 0)
176f8436d05SWyon Bi #define THS_ZERO_OFFSET		0x1c
177f8436d05SWyon Bi #define THS_ZERO_MASK		GENMASK(5, 0)
178f8436d05SWyon Bi #define THS_ZERO(x)		UPDATE(x, 5, 0)
179f8436d05SWyon Bi #define THS_TRAIL_OFFSET	0x20
180f8436d05SWyon Bi #define THS_TRAIL_MASK		GENMASK(6, 0)
181f8436d05SWyon Bi #define THS_TRAIL(x)		UPDATE(x, 6, 0)
182f8436d05SWyon Bi #define THS_EXIT_OFFSET		0x24
183f8436d05SWyon Bi #define THS_EXIT_MASK		GENMASK(4, 0)
184f8436d05SWyon Bi #define THS_EXIT(x)		UPDATE(x, 4, 0)
185f8436d05SWyon Bi #define TCLK_POST_OFFSET	0x28
186f8436d05SWyon Bi #define TCLK_POST_MASK		GENMASK(3, 0)
187f8436d05SWyon Bi #define TCLK_POST(x)		UPDATE(x, 3, 0)
188f8436d05SWyon Bi #define TWAKUP_HI_OFFSET	0x30
189f8436d05SWyon Bi #define TWAKUP_HI_MASK		GENMASK(1, 0)
190f8436d05SWyon Bi #define TWAKUP_HI(x)		UPDATE(x, 1, 0)
191f8436d05SWyon Bi #define TWAKUP_LO_OFFSET	0x34
192f8436d05SWyon Bi #define TWAKUP_LO_MASK		GENMASK(7, 0)
193f8436d05SWyon Bi #define TWAKUP_LO(x)		UPDATE(x, 7, 0)
194f8436d05SWyon Bi #define TCLK_PRE_OFFSET		0x38
195f8436d05SWyon Bi #define TCLK_PRE_MASK		GENMASK(3, 0)
196f8436d05SWyon Bi #define TCLK_PRE(x)		UPDATE(x, 3, 0)
197f8436d05SWyon Bi #define TTA_GO_OFFSET		0x40
198f8436d05SWyon Bi #define TTA_GO_MASK		GENMASK(5, 0)
199f8436d05SWyon Bi #define TTA_GO(x)		UPDATE(x, 5, 0)
200f8436d05SWyon Bi #define TTA_SURE_OFFSET		0x44
201f8436d05SWyon Bi #define TTA_SURE_MASK		GENMASK(5, 0)
202f8436d05SWyon Bi #define TTA_SURE(x)		UPDATE(x, 5, 0)
203f8436d05SWyon Bi #define TTA_WAIT_OFFSET		0x48
204f8436d05SWyon Bi #define TTA_WAIT_MASK		GENMASK(5, 0)
205f8436d05SWyon Bi #define TTA_WAIT(x)		UPDATE(x, 5, 0)
206f8436d05SWyon Bi 
207f8436d05SWyon Bi #define USEC_PER_SEC		1000000L
208f8436d05SWyon Bi #define USEC_PER_MSEC		1000L
209f8436d05SWyon Bi #define PSEC_PER_NSEC		1000L
210f8436d05SWyon Bi #define PSEC_PER_SEC		1000000000000LL
211f8436d05SWyon Bi 
212f8436d05SWyon Bi struct mipi_dphy {
213f8436d05SWyon Bi 	u8 prediv;
214f8436d05SWyon Bi 	u16 fbdiv;
215f8436d05SWyon Bi 	unsigned int rate;
216f8436d05SWyon Bi };
217f8436d05SWyon Bi 
218f8436d05SWyon Bi struct rk618_dsi {
219f8436d05SWyon Bi 	struct udevice *dev;
220f8436d05SWyon Bi 	struct rk618 *parent;
221f8436d05SWyon Bi 	struct mipi_dphy phy;
222f8436d05SWyon Bi 	unsigned int channel;
223f8436d05SWyon Bi 	unsigned int lanes;
224f8436d05SWyon Bi 	enum mipi_dsi_pixel_format format;
225f8436d05SWyon Bi 	unsigned long mode_flags;
226f8436d05SWyon Bi 	struct drm_display_mode mode;
227f8436d05SWyon Bi };
228f8436d05SWyon Bi 
229f8436d05SWyon Bi enum {
230f8436d05SWyon Bi 	NON_BURST_MODE_SYNC_PULSE,
231f8436d05SWyon Bi 	NON_BURST_MODE_SYNC_EVENT,
232f8436d05SWyon Bi 	BURST_MODE,
233f8436d05SWyon Bi };
234f8436d05SWyon Bi 
235f8436d05SWyon Bi enum {
236f8436d05SWyon Bi 	PIXEL_COLOR_CODING_16BIT_1,
237f8436d05SWyon Bi 	PIXEL_COLOR_CODING_16BIT_2,
238f8436d05SWyon Bi 	PIXEL_COLOR_CODING_16BIT_3,
239f8436d05SWyon Bi 	PIXEL_COLOR_CODING_18BIT_1,
240f8436d05SWyon Bi 	PIXEL_COLOR_CODING_18BIT_2,
241f8436d05SWyon Bi 	PIXEL_COLOR_CODING_24BIT,
242f8436d05SWyon Bi };
243f8436d05SWyon Bi 
244f8436d05SWyon Bi #define dsi_read_poll_timeout(dsi, addr, val, cond, sleep_us, timeout_us) \
245f8436d05SWyon Bi ({ \
246f8436d05SWyon Bi 	unsigned long timeout = timer_get_us() + (timeout_us); \
247f8436d05SWyon Bi 	for (;;) { \
248f8436d05SWyon Bi 		(val) = dsi_read(dsi, addr); \
249f8436d05SWyon Bi 		if (cond) \
250f8436d05SWyon Bi 			break; \
251f8436d05SWyon Bi 		if ((timeout_us) && time_after(timer_get_us(), timeout)) { \
252f8436d05SWyon Bi 			(val) = dsi_read(dsi, addr); \
253f8436d05SWyon Bi 			break; \
254f8436d05SWyon Bi 		} \
255f8436d05SWyon Bi 		if (sleep_us) \
256f8436d05SWyon Bi 			udelay(sleep_us); \
257f8436d05SWyon Bi 	} \
258f8436d05SWyon Bi 	(cond) ? 0 : -ETIMEDOUT; \
259f8436d05SWyon Bi })
260f8436d05SWyon Bi 
dsi_write(struct rk618_dsi * dsi,u32 reg,u32 val)261f8436d05SWyon Bi static inline int dsi_write(struct rk618_dsi *dsi, u32 reg, u32 val)
262f8436d05SWyon Bi {
263f8436d05SWyon Bi 	return rk618_i2c_write(dsi->parent, reg, val);
264f8436d05SWyon Bi }
265f8436d05SWyon Bi 
dsi_read(struct rk618_dsi * dsi,u32 reg)266f8436d05SWyon Bi static inline u32 dsi_read(struct rk618_dsi *dsi, u32 reg)
267f8436d05SWyon Bi {
268f8436d05SWyon Bi 	u32 val;
269f8436d05SWyon Bi 
270f8436d05SWyon Bi 	rk618_i2c_read(dsi->parent, reg, &val);
271f8436d05SWyon Bi 
272f8436d05SWyon Bi 	return val;
273f8436d05SWyon Bi }
274f8436d05SWyon Bi 
dsi_update_bits(struct rk618_dsi * dsi,u32 reg,u32 mask,u32 val)275f8436d05SWyon Bi static inline void dsi_update_bits(struct rk618_dsi *dsi,
276f8436d05SWyon Bi 				   u32 reg, u32 mask, u32 val)
277f8436d05SWyon Bi {
278f8436d05SWyon Bi 	u32 orig, tmp;
279f8436d05SWyon Bi 
280f8436d05SWyon Bi 	orig = dsi_read(dsi, reg);
281f8436d05SWyon Bi 	tmp = orig & ~mask;
282f8436d05SWyon Bi 	tmp |= val & mask;
283f8436d05SWyon Bi 	dsi_write(dsi, reg, tmp);
284f8436d05SWyon Bi }
285f8436d05SWyon Bi 
is_clk_lane(u32 offset)286f8436d05SWyon Bi static inline bool is_clk_lane(u32 offset)
287f8436d05SWyon Bi {
288f8436d05SWyon Bi 	if (offset == 0x100)
289f8436d05SWyon Bi 		return true;
290f8436d05SWyon Bi 
291f8436d05SWyon Bi 	return false;
292f8436d05SWyon Bi }
293f8436d05SWyon Bi 
rk618_dsi_set_hs_clk(struct rk618_dsi * dsi)294f8436d05SWyon Bi static void rk618_dsi_set_hs_clk(struct rk618_dsi *dsi)
295f8436d05SWyon Bi {
296f8436d05SWyon Bi 	const struct drm_display_mode *mode = &dsi->mode;
297f8436d05SWyon Bi 	struct mipi_dphy *phy = &dsi->phy;
298f8436d05SWyon Bi 	u32 fout, fref, prediv, fbdiv;
299f8436d05SWyon Bi 	u32 min_delta = UINT_MAX;
300f8436d05SWyon Bi 	unsigned int value;
301f8436d05SWyon Bi 
302f8436d05SWyon Bi 	value = dev_read_u32_default(dsi->dev, "rockchip,lane-rate", 0);
303f8436d05SWyon Bi 	if (value > 0) {
304f8436d05SWyon Bi 		fout = value * USEC_PER_SEC;
305f8436d05SWyon Bi 	} else {
306f8436d05SWyon Bi 		int bpp = mipi_dsi_pixel_format_to_bpp(dsi->format);
307f8436d05SWyon Bi 		unsigned int lanes = dsi->lanes;
308f8436d05SWyon Bi 		u64 bandwidth;
309f8436d05SWyon Bi 
310f8436d05SWyon Bi 		bandwidth = (u64)mode->clock * 1000 * bpp;
311f8436d05SWyon Bi 		do_div(bandwidth, lanes);
312f8436d05SWyon Bi 
313f8436d05SWyon Bi 		/* take 1 / 0.9, since mbps must big than bandwidth of RGB */
314f8436d05SWyon Bi 		bandwidth *= 10;
315f8436d05SWyon Bi 		do_div(bandwidth, 9);
316f8436d05SWyon Bi 
317f8436d05SWyon Bi 		do_div(bandwidth, USEC_PER_SEC);
318f8436d05SWyon Bi 		bandwidth *= USEC_PER_SEC;
319f8436d05SWyon Bi 		fout = bandwidth;
320f8436d05SWyon Bi 	}
321f8436d05SWyon Bi 
322f8436d05SWyon Bi 	if (fout > 1000000000UL)
323f8436d05SWyon Bi 		fout = 1000000000UL;
324f8436d05SWyon Bi 
325f8436d05SWyon Bi 	fref = clk_get_rate(&dsi->parent->clkin);
326f8436d05SWyon Bi 
327f8436d05SWyon Bi 	for (prediv = 1; prediv <= 12; prediv++) {
328f8436d05SWyon Bi 		u64 tmp;
329f8436d05SWyon Bi 		u32 delta;
330f8436d05SWyon Bi 
331f8436d05SWyon Bi 		if (fref % prediv)
332f8436d05SWyon Bi 			continue;
333f8436d05SWyon Bi 
334f8436d05SWyon Bi 		tmp = (u64)fout * prediv;
335f8436d05SWyon Bi 		do_div(tmp, fref);
336f8436d05SWyon Bi 		fbdiv = tmp;
337f8436d05SWyon Bi 
338f8436d05SWyon Bi 		if (fbdiv < 12 || fbdiv > 511)
339f8436d05SWyon Bi 			continue;
340f8436d05SWyon Bi 
341f8436d05SWyon Bi 		if (fbdiv == 15)
342f8436d05SWyon Bi 			continue;
343f8436d05SWyon Bi 
344f8436d05SWyon Bi 		tmp = (u64)fbdiv * fref;
345f8436d05SWyon Bi 		do_div(tmp, prediv);
346f8436d05SWyon Bi 
347f8436d05SWyon Bi 		delta = abs(fout - tmp);
348f8436d05SWyon Bi 		if (!delta) {
349f8436d05SWyon Bi 			phy->rate = tmp;
350f8436d05SWyon Bi 			phy->prediv = prediv;
351f8436d05SWyon Bi 			phy->fbdiv = fbdiv;
352f8436d05SWyon Bi 			break;
353f8436d05SWyon Bi 		} else if (delta < min_delta) {
354f8436d05SWyon Bi 			phy->rate = tmp;
355f8436d05SWyon Bi 			phy->prediv = prediv;
356f8436d05SWyon Bi 			phy->fbdiv = fbdiv;
357f8436d05SWyon Bi 			min_delta = delta;
358f8436d05SWyon Bi 		}
359f8436d05SWyon Bi 	}
360f8436d05SWyon Bi }
361f8436d05SWyon Bi 
rk618_dsi_phy_power_off(struct rk618_dsi * dsi)362f8436d05SWyon Bi static void rk618_dsi_phy_power_off(struct rk618_dsi *dsi)
363f8436d05SWyon Bi {
364f8436d05SWyon Bi 	dsi_update_bits(dsi, MIPI_PHY_REG0, LANE_EN_MASK, 0);
365f8436d05SWyon Bi 	dsi_update_bits(dsi, MIPI_PHY_REG1, REG_DA_LDOPD | REG_DA_PLLPD,
366f8436d05SWyon Bi 			REG_DA_LDOPD | REG_DA_PLLPD);
367f8436d05SWyon Bi }
368f8436d05SWyon Bi 
rk618_dsi_phy_power_on(struct rk618_dsi * dsi,u32 txclkesc)369f8436d05SWyon Bi static void rk618_dsi_phy_power_on(struct rk618_dsi *dsi, u32 txclkesc)
370f8436d05SWyon Bi {
371f8436d05SWyon Bi 	struct mipi_dphy *phy = &dsi->phy;
372f8436d05SWyon Bi 	u32 offset, value, index;
373f8436d05SWyon Bi 	const struct {
374f8436d05SWyon Bi 		unsigned int rate;
375f8436d05SWyon Bi 		u8 ths_settle;
376f8436d05SWyon Bi 		u8 ths_zero;
377f8436d05SWyon Bi 		u8 ths_trail;
378f8436d05SWyon Bi 	} timing_table[] = {
379f8436d05SWyon Bi 		{ 110000000, 0x00, 0x03, 0x0c},
380f8436d05SWyon Bi 		{ 150000000, 0x01, 0x04, 0x0d},
381f8436d05SWyon Bi 		{ 200000000, 0x02, 0x04, 0x11},
382f8436d05SWyon Bi 		{ 250000000, 0x03, 0x05, 0x14},
383f8436d05SWyon Bi 		{ 300000000, 0x04, 0x06, 0x18},
384f8436d05SWyon Bi 		{ 400000000, 0x05, 0x07, 0x1d},
385f8436d05SWyon Bi 		{ 500000000, 0x06, 0x08, 0x23},
386f8436d05SWyon Bi 		{ 600000000, 0x07, 0x0a, 0x29},
387f8436d05SWyon Bi 		{ 700000000, 0x08, 0x0b, 0x31},
388f8436d05SWyon Bi 		{ 800000000, 0x09, 0x0c, 0x34},
389f8436d05SWyon Bi 		{1000000000, 0x0a, 0x0f, 0x40},
390f8436d05SWyon Bi 	};
391f8436d05SWyon Bi 	u32 Ttxbyteclkhs, UI, Ttxddrclkhs, Ttxclkesc;
392f8436d05SWyon Bi 	u32 Tlpx, Ths_exit, Tclk_post, Tclk_pre, Ths_prepare;
393f8436d05SWyon Bi 	u32 Tta_go, Tta_sure, Tta_wait;
394f8436d05SWyon Bi 
395f8436d05SWyon Bi 	Ttxbyteclkhs = div_u64(PSEC_PER_SEC, phy->rate / 8);
396f8436d05SWyon Bi 	UI = Ttxddrclkhs = div_u64(PSEC_PER_SEC, phy->rate);
397f8436d05SWyon Bi 	Ttxclkesc = div_u64(PSEC_PER_SEC, txclkesc);
398f8436d05SWyon Bi 
399f8436d05SWyon Bi 	dsi_update_bits(dsi, MIPI_PHY_REG3, REG_FBDIV_HI_MASK |
400f8436d05SWyon Bi 			REG_PREDIV_MASK, REG_FBDIV_HI(phy->fbdiv >> 8) |
401f8436d05SWyon Bi 			REG_PREDIV(phy->prediv));
402f8436d05SWyon Bi 	dsi_update_bits(dsi, MIPI_PHY_REG4,
403f8436d05SWyon Bi 			REG_FBDIV_LO_MASK, REG_FBDIV_LO(phy->fbdiv));
404f8436d05SWyon Bi 	dsi_update_bits(dsi, MIPI_PHY_REG1, REG_DA_LDOPD | REG_DA_PLLPD, 0);
405f8436d05SWyon Bi 
406f8436d05SWyon Bi 	dsi_update_bits(dsi, MIPI_PHY_REG0, LANE_EN_MASK,
407f8436d05SWyon Bi 			LANE_EN_CK | GENMASK(dsi->lanes - 1 + 2, 2));
408f8436d05SWyon Bi 
409f8436d05SWyon Bi 	dsi_update_bits(dsi, MIPI_PHY_REG1, REG_DA_SYNCRST, REG_DA_SYNCRST);
410f8436d05SWyon Bi 	udelay(1);
411f8436d05SWyon Bi 	dsi_update_bits(dsi, MIPI_PHY_REG1, REG_DA_SYNCRST, 0);
412f8436d05SWyon Bi 
413f8436d05SWyon Bi 	dsi_update_bits(dsi, MIPI_PHY_REG20, REG_DIG_RSTN, 0);
414f8436d05SWyon Bi 	udelay(1);
415f8436d05SWyon Bi 	dsi_update_bits(dsi, MIPI_PHY_REG20, REG_DIG_RSTN, REG_DIG_RSTN);
416f8436d05SWyon Bi 
417f8436d05SWyon Bi 	/* XXX */
418f8436d05SWyon Bi 	dsi_write(dsi, MIPI_PHY_REG6, 0x11);
419f8436d05SWyon Bi 	dsi_write(dsi, MIPI_PHY_REG7, 0x11);
420f8436d05SWyon Bi 	dsi_write(dsi, MIPI_PHY_REG9, 0xcc);
421f8436d05SWyon Bi 
422f8436d05SWyon Bi 	if (phy->rate < 800000000)
423f8436d05SWyon Bi 		dsi_update_bits(dsi, MIPI_PHY_REG1, REG_DA_PPFC, REG_DA_PPFC);
424f8436d05SWyon Bi 	else
425f8436d05SWyon Bi 		dsi_write(dsi, MIPI_PHY_REG5, 0x30);
426f8436d05SWyon Bi 
427f8436d05SWyon Bi 	for (index = 0; index < ARRAY_SIZE(timing_table); index++)
428f8436d05SWyon Bi 		if (phy->rate <= timing_table[index].rate)
429f8436d05SWyon Bi 			break;
430f8436d05SWyon Bi 
431f8436d05SWyon Bi 	if (index == ARRAY_SIZE(timing_table))
432f8436d05SWyon Bi 		--index;
433f8436d05SWyon Bi 
434f8436d05SWyon Bi 	for (offset = 0x100; offset <= 0x300; offset += 0x80) {
435f8436d05SWyon Bi 		dsi_update_bits(dsi, PHYREG(offset + THS_SETTLE_OFFSET),
436f8436d05SWyon Bi 				THS_SETTLE_MASK,
437f8436d05SWyon Bi 				THS_SETTLE(timing_table[index].ths_settle));
438f8436d05SWyon Bi 
439f8436d05SWyon Bi 		/*
440f8436d05SWyon Bi 		 * The value of counter for HS Tlpx Time
441f8436d05SWyon Bi 		 * Tlpx = Tpin_txbyteclkhs * value
442f8436d05SWyon Bi 		 */
443f8436d05SWyon Bi 		Tlpx = 60 * PSEC_PER_NSEC;
444f8436d05SWyon Bi 		value = DIV_ROUND_UP(Tlpx, Ttxbyteclkhs);
445f8436d05SWyon Bi 		Tlpx = Ttxbyteclkhs * value;
446f8436d05SWyon Bi 		dsi_update_bits(dsi, PHYREG(offset + TLPX_OFFSET),
447f8436d05SWyon Bi 				TLPX_MASK, TLPX(value));
448f8436d05SWyon Bi 
449f8436d05SWyon Bi 		/*
450f8436d05SWyon Bi 		 * The value of counter for HS Ths-prepare
451f8436d05SWyon Bi 		 * For clock lane, Ths-prepare(38ns~95ns)
452f8436d05SWyon Bi 		 * For data lane, Ths-prepare(40ns+4UI~85ns+6UI)
453f8436d05SWyon Bi 		 * Ths-prepare = Ttxddrclkhs * value
454f8436d05SWyon Bi 		 */
455f8436d05SWyon Bi 		if (is_clk_lane(offset))
456f8436d05SWyon Bi 			Ths_prepare = 65 * PSEC_PER_NSEC;
457f8436d05SWyon Bi 		else
458f8436d05SWyon Bi 			Ths_prepare = 65 * PSEC_PER_NSEC + 4 * UI;
459f8436d05SWyon Bi 
460f8436d05SWyon Bi 		value = DIV_ROUND_UP(Ths_prepare, Ttxddrclkhs);
461f8436d05SWyon Bi 		dsi_update_bits(dsi, PHYREG(offset + THS_PREPARE_OFFSET),
462f8436d05SWyon Bi 				THS_PREPARE_MASK, THS_PREPARE(value));
463f8436d05SWyon Bi 
464f8436d05SWyon Bi 		dsi_update_bits(dsi, PHYREG(offset + THS_ZERO_OFFSET),
465f8436d05SWyon Bi 				THS_ZERO_MASK,
466f8436d05SWyon Bi 				THS_ZERO(timing_table[index].ths_zero));
467f8436d05SWyon Bi 
468f8436d05SWyon Bi 		dsi_update_bits(dsi, PHYREG(offset + THS_TRAIL_OFFSET),
469f8436d05SWyon Bi 				THS_TRAIL_MASK,
470f8436d05SWyon Bi 				THS_TRAIL(timing_table[index].ths_trail));
471f8436d05SWyon Bi 
472f8436d05SWyon Bi 		/*
473f8436d05SWyon Bi 		 * The value of counter for HS Ths-exit
474f8436d05SWyon Bi 		 * Ths-exit = Tpin_txbyteclkhs * value
475f8436d05SWyon Bi 		 */
476f8436d05SWyon Bi 		Ths_exit = 120 * PSEC_PER_NSEC;
477f8436d05SWyon Bi 		value = DIV_ROUND_UP(Ths_exit, Ttxbyteclkhs);
478f8436d05SWyon Bi 		dsi_update_bits(dsi, PHYREG(offset + THS_EXIT_OFFSET),
479f8436d05SWyon Bi 				THS_EXIT_MASK, THS_EXIT(value));
480f8436d05SWyon Bi 
481f8436d05SWyon Bi 		/*
482f8436d05SWyon Bi 		 * The value of counter for HS Tclk-post
483f8436d05SWyon Bi 		 * Tclk-post = Ttxbyteclkhs * value
484f8436d05SWyon Bi 		 */
485f8436d05SWyon Bi 		Tclk_post = 70 * PSEC_PER_NSEC + 52 * UI;
486f8436d05SWyon Bi 		value = DIV_ROUND_UP(Tclk_post, Ttxbyteclkhs);
487f8436d05SWyon Bi 		dsi_update_bits(dsi, PHYREG(offset + TCLK_POST_OFFSET),
488f8436d05SWyon Bi 				TCLK_POST_MASK, TCLK_POST(value));
489f8436d05SWyon Bi 
490f8436d05SWyon Bi 		/*
491f8436d05SWyon Bi 		 * The value of counter for HS Twakup
492f8436d05SWyon Bi 		 * Twakup for ulpm,
493f8436d05SWyon Bi 		 * Twakup = Tpin_sys_clk * value
494f8436d05SWyon Bi 		 */
495f8436d05SWyon Bi 		dsi_update_bits(dsi, PHYREG(offset + TWAKUP_HI_OFFSET),
496f8436d05SWyon Bi 				TWAKUP_HI_MASK, TWAKUP_HI(0x3));
497f8436d05SWyon Bi 		dsi_update_bits(dsi, PHYREG(offset + TWAKUP_LO_OFFSET),
498f8436d05SWyon Bi 				TWAKUP_LO_MASK, TWAKUP_LO(0xff));
499f8436d05SWyon Bi 
500f8436d05SWyon Bi 		/*
501f8436d05SWyon Bi 		 * The value of counter for HS Tclk-pre
502f8436d05SWyon Bi 		 * Tclk-pre for clock lane
503f8436d05SWyon Bi 		 * Tclk-pre = Tpin_txbyteclkhs * value
504f8436d05SWyon Bi 		 */
505f8436d05SWyon Bi 		Tclk_pre = 8 * UI;
506f8436d05SWyon Bi 		value = DIV_ROUND_UP(Tclk_pre, Ttxbyteclkhs);
507f8436d05SWyon Bi 		dsi_update_bits(dsi, PHYREG(offset + TCLK_PRE_OFFSET),
508f8436d05SWyon Bi 				TCLK_PRE_MASK, TCLK_PRE(value));
509f8436d05SWyon Bi 
510f8436d05SWyon Bi 		/*
511f8436d05SWyon Bi 		 * The value of counter for HS Tta-go
512f8436d05SWyon Bi 		 * Tta-go for turnaround
513f8436d05SWyon Bi 		 * Tta-go = Ttxclkesc * value
514f8436d05SWyon Bi 		 */
515f8436d05SWyon Bi 		Tta_go = 4 * Tlpx;
516f8436d05SWyon Bi 		value = DIV_ROUND_UP(Tta_go, Ttxclkesc);
517f8436d05SWyon Bi 		dsi_update_bits(dsi, PHYREG(offset + TTA_GO_OFFSET),
518f8436d05SWyon Bi 				TTA_GO_MASK, TTA_GO(value));
519f8436d05SWyon Bi 
520f8436d05SWyon Bi 		/*
521f8436d05SWyon Bi 		 * The value of counter for HS Tta-sure
522f8436d05SWyon Bi 		 * Tta-sure for turnaround
523f8436d05SWyon Bi 		 * Tta-sure = Ttxclkesc * value
524f8436d05SWyon Bi 		 */
525f8436d05SWyon Bi 		Tta_sure = 2 * Tlpx;
526f8436d05SWyon Bi 		value = DIV_ROUND_UP(Tta_sure, Ttxclkesc);
527f8436d05SWyon Bi 		dsi_update_bits(dsi, PHYREG(offset + TTA_SURE_OFFSET),
528f8436d05SWyon Bi 				TTA_SURE_MASK, TTA_SURE(value));
529f8436d05SWyon Bi 
530f8436d05SWyon Bi 		/*
531f8436d05SWyon Bi 		 * The value of counter for HS Tta-wait
532f8436d05SWyon Bi 		 * Tta-wait for turnaround
533f8436d05SWyon Bi 		 * Interval from receiving ppi turnaround request to
534f8436d05SWyon Bi 		 * sending esc request.
535f8436d05SWyon Bi 		 * Tta-wait = Ttxclkesc * value
536f8436d05SWyon Bi 		 */
537f8436d05SWyon Bi 		Tta_wait = 5 * Tlpx;
538f8436d05SWyon Bi 		value = DIV_ROUND_UP(Tta_wait, Ttxclkesc);
539f8436d05SWyon Bi 		dsi_update_bits(dsi, PHYREG(offset + TTA_WAIT_OFFSET),
540f8436d05SWyon Bi 				TTA_WAIT_MASK, TTA_WAIT(value));
541f8436d05SWyon Bi 	}
542f8436d05SWyon Bi }
543f8436d05SWyon Bi 
rk618_dsi_pre_enable(struct rk618_dsi * dsi)544f8436d05SWyon Bi static int rk618_dsi_pre_enable(struct rk618_dsi *dsi)
545f8436d05SWyon Bi {
546f8436d05SWyon Bi 	struct drm_display_mode *mode = &dsi->mode;
547f8436d05SWyon Bi 	u32 esc_clk_div, txclkesc;
548f8436d05SWyon Bi 	u32 lanebyteclk, dpipclk;
549f8436d05SWyon Bi 	u32 hsw, hbp, vsw, vfp, vbp;
550f8436d05SWyon Bi 	u32 hsa_time, hbp_time, hline_time;
551f8436d05SWyon Bi 	u32 value;
552f8436d05SWyon Bi 	int ret;
553f8436d05SWyon Bi 
554f8436d05SWyon Bi 	rk618_dsi_set_hs_clk(dsi);
555f8436d05SWyon Bi 
556f8436d05SWyon Bi 	dsi_update_bits(dsi, DSI_PWR_UP, SHUTDOWNZ, RESET);
557f8436d05SWyon Bi 
558f8436d05SWyon Bi 	/* Configuration of the internal clock dividers */
559f8436d05SWyon Bi 	esc_clk_div = DIV_ROUND_UP(dsi->phy.rate >> 3, 20000000);
560f8436d05SWyon Bi 	txclkesc = dsi->phy.rate >> 3 / esc_clk_div;
561f8436d05SWyon Bi 	value = TO_CLK_DIVIDSION(10) | TX_ESC_CLK_DIVIDSION(esc_clk_div);
562f8436d05SWyon Bi 	dsi_write(dsi, DSI_CLKMGR_CFG, value);
563f8436d05SWyon Bi 
564f8436d05SWyon Bi 	/* The DPI interface configuration */
565f8436d05SWyon Bi 	value = DPI_VID(dsi->channel);
566f8436d05SWyon Bi 
567f8436d05SWyon Bi 	if (mode->flags & DRM_MODE_FLAG_NVSYNC)
568f8436d05SWyon Bi 		value |= VSYNC_ACTIVE_LOW;
569f8436d05SWyon Bi 	if (mode->flags & DRM_MODE_FLAG_NHSYNC)
570f8436d05SWyon Bi 		value |= HSYNC_ACTIVE_LOW;
571f8436d05SWyon Bi 
572f8436d05SWyon Bi 	switch (dsi->format) {
573f8436d05SWyon Bi 	case MIPI_DSI_FMT_RGB666:
574f8436d05SWyon Bi 		value |= DPI_COLOR_CODING(PIXEL_COLOR_CODING_18BIT_2);
575f8436d05SWyon Bi 		break;
576f8436d05SWyon Bi 	case MIPI_DSI_FMT_RGB666_PACKED:
577f8436d05SWyon Bi 		value |= DPI_COLOR_CODING(PIXEL_COLOR_CODING_18BIT_1);
578f8436d05SWyon Bi 		value |= EN18_LOOSELY;
579f8436d05SWyon Bi 		break;
580f8436d05SWyon Bi 	case MIPI_DSI_FMT_RGB565:
581f8436d05SWyon Bi 		value |= DPI_COLOR_CODING(PIXEL_COLOR_CODING_16BIT_1);
582f8436d05SWyon Bi 		break;
583f8436d05SWyon Bi 	case MIPI_DSI_FMT_RGB888:
584f8436d05SWyon Bi 	default:
585f8436d05SWyon Bi 		value |= DPI_COLOR_CODING(PIXEL_COLOR_CODING_24BIT);
586f8436d05SWyon Bi 		break;
587f8436d05SWyon Bi 	}
588f8436d05SWyon Bi 
589f8436d05SWyon Bi 	dsi_write(dsi, DSI_DPI_CFG, value);
590f8436d05SWyon Bi 
591f8436d05SWyon Bi 	/* Packet handler configuration */
592f8436d05SWyon Bi 	value = GEN_VID_RX(dsi->channel) | EN_CRC_RX | EN_ECC_RX | EN_BTA;
593f8436d05SWyon Bi 
594*edbf2db2SGuochun Huang 	if (!(dsi->mode_flags & MIPI_DSI_MODE_NO_EOT_PACKET))
595f8436d05SWyon Bi 		value |= EN_EOTP_TX;
596f8436d05SWyon Bi 
597f8436d05SWyon Bi 	dsi_write(dsi, DSI_PCKHDL_CFG, value);
598f8436d05SWyon Bi 
599f8436d05SWyon Bi 	/* Video mode configuration */
600f8436d05SWyon Bi 	value = EN_LP_VACT | EN_LP_VBP | EN_LP_VFP | EN_LP_VSA;
601f8436d05SWyon Bi 
602*edbf2db2SGuochun Huang 	if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO_NO_HFP))
603f8436d05SWyon Bi 		value |= EN_LP_HFP;
604f8436d05SWyon Bi 
605*edbf2db2SGuochun Huang 	if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO_NO_HBP))
606f8436d05SWyon Bi 		value |= EN_LP_HBP;
607f8436d05SWyon Bi 
608f8436d05SWyon Bi 	if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_BURST)
609f8436d05SWyon Bi 		value |= VID_MODE_TYPE(BURST_MODE);
610f8436d05SWyon Bi 	else if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)
611f8436d05SWyon Bi 		value |= VID_MODE_TYPE(NON_BURST_MODE_SYNC_PULSE);
612f8436d05SWyon Bi 	else
613f8436d05SWyon Bi 		value |= VID_MODE_TYPE(NON_BURST_MODE_SYNC_EVENT);
614f8436d05SWyon Bi 
615f8436d05SWyon Bi 	dsi_write(dsi, DSI_VID_MODE_CFG, value);
616f8436d05SWyon Bi 
617f8436d05SWyon Bi 	/* Video packet configuration */
618f8436d05SWyon Bi 	dsi_write(dsi, DSI_VID_PKT_CFG, VID_PKT_SIZE(mode->hdisplay));
619f8436d05SWyon Bi 
620f8436d05SWyon Bi 	/* Timeout timers configuration */
621f8436d05SWyon Bi 	dsi_write(dsi, DSI_TO_CNT_CFG, LPRX_TO_CNT(1000) | HSTX_TO_CNT(1000));
622f8436d05SWyon Bi 
623f8436d05SWyon Bi 	hsw = mode->hsync_end - mode->hsync_start;
624f8436d05SWyon Bi 	hbp = mode->htotal - mode->hsync_end;
625f8436d05SWyon Bi 	vsw = mode->vsync_end - mode->vsync_start;
626f8436d05SWyon Bi 	vfp = mode->vsync_start - mode->vdisplay;
627f8436d05SWyon Bi 	vbp = mode->vtotal - mode->vsync_end;
628f8436d05SWyon Bi 
629f8436d05SWyon Bi 	/* Line timing configuration */
630f8436d05SWyon Bi 	lanebyteclk = (dsi->phy.rate >> 3) / USEC_PER_SEC;
631f8436d05SWyon Bi 	dpipclk = mode->clock / USEC_PER_MSEC;
632f8436d05SWyon Bi 	hline_time = DIV_ROUND_UP(mode->htotal * lanebyteclk, dpipclk);
633f8436d05SWyon Bi 	hbp_time = DIV_ROUND_UP(hbp * lanebyteclk, dpipclk);
634f8436d05SWyon Bi 	hsa_time = DIV_ROUND_UP(hsw * lanebyteclk, dpipclk);
635f8436d05SWyon Bi 	dsi_write(dsi, DSI_TMR_LINE_CFG, HLINE_TIME(hline_time) |
636f8436d05SWyon Bi 		  HBP_TIME(hbp_time) | HSA_TIME(hsa_time));
637f8436d05SWyon Bi 
638f8436d05SWyon Bi 	/* Vertical timing configuration */
639f8436d05SWyon Bi 	dsi_write(dsi, DSI_VTIMING_CFG,
640f8436d05SWyon Bi 		  V_ACTIVE_LINES(mode->vdisplay) | VFP_LINES(vfp) |
641f8436d05SWyon Bi 		  VBP_LINES(vbp) | VSA_LINES(vsw));
642f8436d05SWyon Bi 
643f8436d05SWyon Bi 	/* D-PHY interface configuration */
644f8436d05SWyon Bi 	value = N_LANES(dsi->lanes - 1) | PHY_STOP_WAIT_TIME(0x20);
645f8436d05SWyon Bi 	dsi_write(dsi, DSI_PHY_IF_CFG, value);
646f8436d05SWyon Bi 
647f8436d05SWyon Bi 	/* D-PHY timing configuration */
648f8436d05SWyon Bi 	value = PHY_HS2LP_TIME(20) | PHY_LP2HS_TIME(16) | MAX_RD_TIME(10000);
649f8436d05SWyon Bi 	dsi_write(dsi, DSI_PHY_TMR_CFG, value);
650f8436d05SWyon Bi 
651f8436d05SWyon Bi 	/* enables the D-PHY Clock Lane Module */
652f8436d05SWyon Bi 	dsi_update_bits(dsi, DSI_PHY_RSTZ, PHY_ENABLECLK, PHY_ENABLECLK);
653f8436d05SWyon Bi 
654f8436d05SWyon Bi 	dsi_update_bits(dsi, DSI_VID_MODE_CFG, EN_VIDEO_MODE, 0);
655f8436d05SWyon Bi 	dsi_update_bits(dsi, DSI_CMD_MODE_CFG, EN_CMD_MODE, EN_CMD_MODE);
656f8436d05SWyon Bi 
657f8436d05SWyon Bi 	rk618_dsi_phy_power_on(dsi, txclkesc);
658f8436d05SWyon Bi 
659f8436d05SWyon Bi 	/* wait for the PHY to acquire lock */
660f8436d05SWyon Bi 	ret = dsi_read_poll_timeout(dsi, DSI_PHY_STATUS,
661f8436d05SWyon Bi 				    value, value & PHYLOCK, 50, 1000);
662f8436d05SWyon Bi 	if (ret) {
663f8436d05SWyon Bi 		dev_err(dsi->dev, "PHY is not locked\n");
664f8436d05SWyon Bi 		return ret;
665f8436d05SWyon Bi 	}
666f8436d05SWyon Bi 
667f8436d05SWyon Bi 	/* wait for the lane go to the stop state */
668f8436d05SWyon Bi 	ret = dsi_read_poll_timeout(dsi, DSI_PHY_STATUS,
669f8436d05SWyon Bi 				    value, value & PHYSTOPSTATELANE, 50, 1000);
670f8436d05SWyon Bi 	if (ret) {
671f8436d05SWyon Bi 		dev_err(dsi->dev, "lane module is not in stop state\n");
672f8436d05SWyon Bi 		return ret;
673f8436d05SWyon Bi 	}
674f8436d05SWyon Bi 
675f8436d05SWyon Bi 	dsi_update_bits(dsi, DSI_PWR_UP, SHUTDOWNZ, POWER_UP);
676f8436d05SWyon Bi 
677f8436d05SWyon Bi 	return 0;
678f8436d05SWyon Bi }
679f8436d05SWyon Bi 
rk618_dsi_enable(struct rk618_dsi * dsi)680f8436d05SWyon Bi static void rk618_dsi_enable(struct rk618_dsi *dsi)
681f8436d05SWyon Bi {
682f8436d05SWyon Bi 	/* controls the D-PHY PPI txrequestclkhs signal */
683f8436d05SWyon Bi 	dsi_update_bits(dsi, DSI_PHY_IF_CTRL,
684f8436d05SWyon Bi 			PHY_TXREQUESCLKHS, PHY_TXREQUESCLKHS);
685f8436d05SWyon Bi 
686f8436d05SWyon Bi 	/* enables the DPI Video mode transmission */
687f8436d05SWyon Bi 	dsi_update_bits(dsi, DSI_PWR_UP, SHUTDOWNZ, RESET);
688f8436d05SWyon Bi 	dsi_update_bits(dsi, DSI_CMD_MODE_CFG, EN_CMD_MODE, 0);
689f8436d05SWyon Bi 	dsi_update_bits(dsi, DSI_VID_MODE_CFG, EN_VIDEO_MODE, EN_VIDEO_MODE);
690f8436d05SWyon Bi 	dsi_update_bits(dsi, DSI_PWR_UP, SHUTDOWNZ, POWER_UP);
691f8436d05SWyon Bi 
692f8436d05SWyon Bi 	printf("final DSI-Link bandwidth: %lu x %d Mbps\n",
693f8436d05SWyon Bi 	       dsi->phy.rate / USEC_PER_SEC, dsi->lanes);
694f8436d05SWyon Bi }
695f8436d05SWyon Bi 
rk618_dsi_disable(struct rk618_dsi * dsi)696f8436d05SWyon Bi static void rk618_dsi_disable(struct rk618_dsi *dsi)
697f8436d05SWyon Bi {
698f8436d05SWyon Bi 	/* enables the Command mode protocol for transmissions */
699f8436d05SWyon Bi 	dsi_update_bits(dsi, DSI_PWR_UP, SHUTDOWNZ, RESET);
700f8436d05SWyon Bi 	dsi_update_bits(dsi, DSI_PHY_IF_CTRL, PHY_TXREQUESCLKHS, 0);
701f8436d05SWyon Bi 	dsi_update_bits(dsi, DSI_VID_MODE_CFG, EN_VIDEO_MODE, 0);
702f8436d05SWyon Bi 	dsi_update_bits(dsi, DSI_CMD_MODE_CFG, EN_CMD_MODE, EN_CMD_MODE);
703f8436d05SWyon Bi 	dsi_update_bits(dsi, DSI_PWR_UP, SHUTDOWNZ, POWER_UP);
704f8436d05SWyon Bi }
705f8436d05SWyon Bi 
rk618_dsi_post_disable(struct rk618_dsi * dsi)706f8436d05SWyon Bi static void rk618_dsi_post_disable(struct rk618_dsi *dsi)
707f8436d05SWyon Bi {
708f8436d05SWyon Bi 	dsi_update_bits(dsi, DSI_PWR_UP, SHUTDOWNZ, RESET);
709f8436d05SWyon Bi 	dsi_update_bits(dsi, DSI_PHY_RSTZ, PHY_ENABLECLK, 0);
710f8436d05SWyon Bi 
711f8436d05SWyon Bi 	rk618_dsi_phy_power_off(dsi);
712f8436d05SWyon Bi }
713f8436d05SWyon Bi 
rk618_dsi_bridge_pre_enable(struct rockchip_bridge * bridge)714f8436d05SWyon Bi static void rk618_dsi_bridge_pre_enable(struct rockchip_bridge *bridge)
715f8436d05SWyon Bi {
716f8436d05SWyon Bi 	struct rk618_dsi *dsi = dev_get_priv(bridge->dev);
717f8436d05SWyon Bi 
718f8436d05SWyon Bi 	rk618_dsi_pre_enable(dsi);
719f8436d05SWyon Bi }
720f8436d05SWyon Bi 
rk618_dsi_bridge_enable(struct rockchip_bridge * bridge)721f8436d05SWyon Bi static void rk618_dsi_bridge_enable(struct rockchip_bridge *bridge)
722f8436d05SWyon Bi {
723f8436d05SWyon Bi 	struct rk618_dsi *dsi = dev_get_priv(bridge->dev);
724f8436d05SWyon Bi 
725f8436d05SWyon Bi 	rk618_dsi_enable(dsi);
726f8436d05SWyon Bi }
727f8436d05SWyon Bi 
rk618_dsi_bridge_post_disable(struct rockchip_bridge * bridge)728f8436d05SWyon Bi static void rk618_dsi_bridge_post_disable(struct rockchip_bridge *bridge)
729f8436d05SWyon Bi {
730f8436d05SWyon Bi 	struct rk618_dsi *dsi = dev_get_priv(bridge->dev);
731f8436d05SWyon Bi 
732f8436d05SWyon Bi 	rk618_dsi_post_disable(dsi);
733f8436d05SWyon Bi }
734f8436d05SWyon Bi 
rk618_dsi_bridge_disable(struct rockchip_bridge * bridge)735f8436d05SWyon Bi static void rk618_dsi_bridge_disable(struct rockchip_bridge *bridge)
736f8436d05SWyon Bi {
737f8436d05SWyon Bi 	struct rk618_dsi *dsi = dev_get_priv(bridge->dev);
738f8436d05SWyon Bi 
739f8436d05SWyon Bi 	rk618_dsi_disable(dsi);
740f8436d05SWyon Bi }
741f8436d05SWyon Bi 
rk618_dsi_bridge_mode_set(struct rockchip_bridge * bridge,const struct drm_display_mode * mode)742f8436d05SWyon Bi static void rk618_dsi_bridge_mode_set(struct rockchip_bridge *bridge,
743f8436d05SWyon Bi 				      const struct drm_display_mode *mode)
744f8436d05SWyon Bi {
745f8436d05SWyon Bi 	struct rk618_dsi *dsi = dev_get_priv(bridge->dev);
746f8436d05SWyon Bi 
747f8436d05SWyon Bi 	memcpy(&dsi->mode, mode, sizeof(*mode));
748f8436d05SWyon Bi }
749f8436d05SWyon Bi 
750f8436d05SWyon Bi static const struct rockchip_bridge_funcs rk618_dsi_bridge_funcs = {
751f8436d05SWyon Bi 	.enable = rk618_dsi_bridge_enable,
752f8436d05SWyon Bi 	.disable = rk618_dsi_bridge_disable,
753f8436d05SWyon Bi 	.pre_enable = rk618_dsi_bridge_pre_enable,
754f8436d05SWyon Bi 	.post_disable = rk618_dsi_bridge_post_disable,
755f8436d05SWyon Bi 	.mode_set = rk618_dsi_bridge_mode_set,
756f8436d05SWyon Bi };
757f8436d05SWyon Bi 
rk618_dsi_transfer(struct rk618_dsi * dsi,const struct mipi_dsi_msg * msg)758f8436d05SWyon Bi static ssize_t rk618_dsi_transfer(struct rk618_dsi *dsi,
759f8436d05SWyon Bi 				  const struct mipi_dsi_msg *msg)
760f8436d05SWyon Bi {
761f8436d05SWyon Bi 	struct mipi_dsi_packet packet;
762f8436d05SWyon Bi 	u32 value, mask;
763f8436d05SWyon Bi 	int ret;
764f8436d05SWyon Bi 
765f8436d05SWyon Bi 	if (msg->flags & MIPI_DSI_MSG_USE_LPM)
766f8436d05SWyon Bi 		dsi_update_bits(dsi, DSI_PHY_IF_CTRL, PHY_TXREQUESCLKHS, 0);
767f8436d05SWyon Bi 	else
768f8436d05SWyon Bi 		dsi_update_bits(dsi, DSI_PHY_IF_CTRL,
769f8436d05SWyon Bi 				PHY_TXREQUESCLKHS, PHY_TXREQUESCLKHS);
770f8436d05SWyon Bi 
771f8436d05SWyon Bi 	switch (msg->type) {
772f8436d05SWyon Bi 	case MIPI_DSI_DCS_SHORT_WRITE:
773f8436d05SWyon Bi 		dsi_update_bits(dsi, DSI_CMD_MODE_CFG, DCS_SW_0P_TX,
774f8436d05SWyon Bi 				msg->flags & MIPI_DSI_MSG_USE_LPM ?
775f8436d05SWyon Bi 				DCS_SW_0P_TX : 0);
776f8436d05SWyon Bi 		break;
777f8436d05SWyon Bi 	case MIPI_DSI_DCS_SHORT_WRITE_PARAM:
778f8436d05SWyon Bi 		dsi_update_bits(dsi, DSI_CMD_MODE_CFG, DCS_SW_1P_TX,
779f8436d05SWyon Bi 				msg->flags & MIPI_DSI_MSG_USE_LPM ?
780f8436d05SWyon Bi 				DCS_SW_1P_TX : 0);
781f8436d05SWyon Bi 		break;
782f8436d05SWyon Bi 	case MIPI_DSI_DCS_LONG_WRITE:
783f8436d05SWyon Bi 		dsi_update_bits(dsi, DSI_CMD_MODE_CFG, DCS_LW_TX,
784f8436d05SWyon Bi 				msg->flags & MIPI_DSI_MSG_USE_LPM ?
785f8436d05SWyon Bi 				DCS_LW_TX : 0);
786f8436d05SWyon Bi 		break;
787f8436d05SWyon Bi 	case MIPI_DSI_DCS_READ:
788f8436d05SWyon Bi 		dsi_update_bits(dsi, DSI_CMD_MODE_CFG, DCS_SR_0P_TX,
789f8436d05SWyon Bi 				msg->flags & MIPI_DSI_MSG_USE_LPM ?
790f8436d05SWyon Bi 				DCS_SR_0P_TX : 0);
791f8436d05SWyon Bi 		break;
792f8436d05SWyon Bi 	case MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE:
793f8436d05SWyon Bi 		dsi_update_bits(dsi, DSI_CMD_MODE_CFG,
794f8436d05SWyon Bi 				MAX_RD_PKT_SIZE,
795f8436d05SWyon Bi 				msg->flags & MIPI_DSI_MSG_USE_LPM ?
796f8436d05SWyon Bi 				MAX_RD_PKT_SIZE : 0);
797f8436d05SWyon Bi 		break;
798f8436d05SWyon Bi 	case MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM:
799f8436d05SWyon Bi 		dsi_update_bits(dsi, DSI_CMD_MODE_CFG, GEN_SW_0P_TX,
800f8436d05SWyon Bi 				msg->flags & MIPI_DSI_MSG_USE_LPM ?
801f8436d05SWyon Bi 				GEN_SW_0P_TX : 0);
802f8436d05SWyon Bi 		break;
803f8436d05SWyon Bi 	case MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM:
804f8436d05SWyon Bi 		dsi_update_bits(dsi, DSI_CMD_MODE_CFG, GEN_SW_1P_TX,
805f8436d05SWyon Bi 				msg->flags & MIPI_DSI_MSG_USE_LPM ?
806f8436d05SWyon Bi 				GEN_SW_1P_TX : 0);
807f8436d05SWyon Bi 		break;
808f8436d05SWyon Bi 	case MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM:
809f8436d05SWyon Bi 		dsi_update_bits(dsi, DSI_CMD_MODE_CFG, GEN_SW_2P_TX,
810f8436d05SWyon Bi 				msg->flags & MIPI_DSI_MSG_USE_LPM ?
811f8436d05SWyon Bi 				GEN_SW_2P_TX : 0);
812f8436d05SWyon Bi 		break;
813f8436d05SWyon Bi 	case MIPI_DSI_GENERIC_LONG_WRITE:
814f8436d05SWyon Bi 		dsi_update_bits(dsi, DSI_CMD_MODE_CFG, GEN_LW_TX,
815f8436d05SWyon Bi 				msg->flags & MIPI_DSI_MSG_USE_LPM ?
816f8436d05SWyon Bi 				GEN_LW_TX : 0);
817f8436d05SWyon Bi 		break;
818f8436d05SWyon Bi 	case MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM:
819f8436d05SWyon Bi 		dsi_update_bits(dsi, DSI_CMD_MODE_CFG, GEN_SR_0P_TX,
820f8436d05SWyon Bi 				msg->flags & MIPI_DSI_MSG_USE_LPM ?
821f8436d05SWyon Bi 				GEN_SR_0P_TX : 0);
822f8436d05SWyon Bi 		break;
823f8436d05SWyon Bi 	case MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM:
824f8436d05SWyon Bi 		dsi_update_bits(dsi, DSI_CMD_MODE_CFG, GEN_SR_1P_TX,
825f8436d05SWyon Bi 				msg->flags & MIPI_DSI_MSG_USE_LPM ?
826f8436d05SWyon Bi 				GEN_SR_1P_TX : 0);
827f8436d05SWyon Bi 		break;
828f8436d05SWyon Bi 	case MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM:
829f8436d05SWyon Bi 		dsi_update_bits(dsi, DSI_CMD_MODE_CFG, GEN_SR_2P_TX,
830f8436d05SWyon Bi 				msg->flags & MIPI_DSI_MSG_USE_LPM ?
831f8436d05SWyon Bi 				GEN_SR_2P_TX : 0);
832f8436d05SWyon Bi 		break;
833f8436d05SWyon Bi 	default:
834f8436d05SWyon Bi 		return -EINVAL;
835f8436d05SWyon Bi 	}
836f8436d05SWyon Bi 
837f8436d05SWyon Bi 	/* create a packet to the DSI protocol */
838f8436d05SWyon Bi 	ret = mipi_dsi_create_packet(&packet, msg);
839f8436d05SWyon Bi 	if (ret) {
840f8436d05SWyon Bi 		dev_err(dsi->dev, "failed to create packet: %d\n", ret);
841f8436d05SWyon Bi 		return ret;
842f8436d05SWyon Bi 	}
843f8436d05SWyon Bi 
844f8436d05SWyon Bi 	/* Send payload */
845f8436d05SWyon Bi 	while (packet.payload_length >= 4) {
846f8436d05SWyon Bi 		mask = GEN_PLD_W_FULL;
847f8436d05SWyon Bi 		ret = dsi_read_poll_timeout(dsi, DSI_GEN_PKT_STATUS,
848f8436d05SWyon Bi 					    value, !(value & mask), 50, 1000);
849f8436d05SWyon Bi 		if (ret) {
850f8436d05SWyon Bi 			dev_err(dsi->dev, "Write payload FIFO is full\n");
851f8436d05SWyon Bi 			return ret;
852f8436d05SWyon Bi 		}
853f8436d05SWyon Bi 
854f8436d05SWyon Bi 		value = get_unaligned_le32(packet.payload);
855f8436d05SWyon Bi 		dsi_write(dsi, DSI_GEN_PLD_DATA, value);
856f8436d05SWyon Bi 		packet.payload += 4;
857f8436d05SWyon Bi 		packet.payload_length -= 4;
858f8436d05SWyon Bi 	}
859f8436d05SWyon Bi 
860f8436d05SWyon Bi 	value = 0;
861f8436d05SWyon Bi 	switch (packet.payload_length) {
862f8436d05SWyon Bi 	case 3:
863f8436d05SWyon Bi 		value |= packet.payload[2] << 16;
864f8436d05SWyon Bi 		/* Fall through */
865f8436d05SWyon Bi 	case 2:
866f8436d05SWyon Bi 		value |= packet.payload[1] << 8;
867f8436d05SWyon Bi 		/* Fall through */
868f8436d05SWyon Bi 	case 1:
869f8436d05SWyon Bi 		value |= packet.payload[0];
870f8436d05SWyon Bi 		dsi_write(dsi, DSI_GEN_PLD_DATA, value);
871f8436d05SWyon Bi 		break;
872f8436d05SWyon Bi 	}
873f8436d05SWyon Bi 
874f8436d05SWyon Bi 	mask = GEN_CMD_FULL;
875f8436d05SWyon Bi 	ret = dsi_read_poll_timeout(dsi, DSI_GEN_PKT_STATUS,
876f8436d05SWyon Bi 				    value, !(value & mask), 50, 1000);
877f8436d05SWyon Bi 	if (ret) {
878f8436d05SWyon Bi 		dev_err(dsi->dev, "Command FIFO is full\n");
879f8436d05SWyon Bi 		return ret;
880f8436d05SWyon Bi 	}
881f8436d05SWyon Bi 
882f8436d05SWyon Bi 	/* Send packet header */
883f8436d05SWyon Bi 	value = get_unaligned_le32(packet.header);
884f8436d05SWyon Bi 	dsi_write(dsi, DSI_GEN_HDR, value);
885f8436d05SWyon Bi 
886f8436d05SWyon Bi 	mask = GEN_PLD_W_EMPTY | GEN_CMD_EMPTY;
887f8436d05SWyon Bi 	ret = dsi_read_poll_timeout(dsi, DSI_GEN_PKT_STATUS,
888f8436d05SWyon Bi 				    value, (value & mask) == mask, 50, 1000);
889f8436d05SWyon Bi 	if (ret) {
890f8436d05SWyon Bi 		dev_err(dsi->dev, "Write payload FIFO is not empty\n");
891f8436d05SWyon Bi 		return ret;
892f8436d05SWyon Bi 	}
893f8436d05SWyon Bi 
894f8436d05SWyon Bi 	if (msg->rx_len) {
895f8436d05SWyon Bi 		u8 *payload = msg->rx_buf;
896f8436d05SWyon Bi 		u16 length;
897f8436d05SWyon Bi 
898f8436d05SWyon Bi 		mask = GEN_RD_CMD_BUSY;
899f8436d05SWyon Bi 		ret = dsi_read_poll_timeout(dsi, DSI_GEN_PKT_STATUS,
900f8436d05SWyon Bi 					    value, !(value & mask), 50, 1000);
901f8436d05SWyon Bi 		if (ret) {
902f8436d05SWyon Bi 			dev_err(dsi->dev,
903f8436d05SWyon Bi 				"entire response is not stored in the FIFO\n");
904f8436d05SWyon Bi 			return ret;
905f8436d05SWyon Bi 		}
906f8436d05SWyon Bi 
907f8436d05SWyon Bi 		/* Receive payload */
908f8436d05SWyon Bi 		for (length = msg->rx_len; length; length -= 4) {
909f8436d05SWyon Bi 			mask = GEN_PLD_R_EMPTY;
910f8436d05SWyon Bi 			ret = dsi_read_poll_timeout(dsi, DSI_GEN_PKT_STATUS,
911f8436d05SWyon Bi 						    value, !(value & mask),
912f8436d05SWyon Bi 						    50, 1000);
913f8436d05SWyon Bi 			if (ret) {
914f8436d05SWyon Bi 				dev_err(dsi->dev,
915f8436d05SWyon Bi 					"Read payload FIFO is empty\n");
916f8436d05SWyon Bi 				return ret;
917f8436d05SWyon Bi 			}
918f8436d05SWyon Bi 
919f8436d05SWyon Bi 			value = dsi_read(dsi, DSI_GEN_PLD_DATA);
920f8436d05SWyon Bi 
921f8436d05SWyon Bi 			switch (length) {
922f8436d05SWyon Bi 			case 3:
923f8436d05SWyon Bi 				payload[2] = (value >> 16) & 0xff;
924f8436d05SWyon Bi 				/* Fall through */
925f8436d05SWyon Bi 			case 2:
926f8436d05SWyon Bi 				payload[1] = (value >> 8) & 0xff;
927f8436d05SWyon Bi 				/* Fall through */
928f8436d05SWyon Bi 			case 1:
929f8436d05SWyon Bi 				payload[0] = value & 0xff;
930f8436d05SWyon Bi 				return length;
931f8436d05SWyon Bi 			}
932f8436d05SWyon Bi 
933f8436d05SWyon Bi 			payload[0] = (value >>  0) & 0xff;
934f8436d05SWyon Bi 			payload[1] = (value >>  8) & 0xff;
935f8436d05SWyon Bi 			payload[2] = (value >> 16) & 0xff;
936f8436d05SWyon Bi 			payload[3] = (value >> 24) & 0xff;
937f8436d05SWyon Bi 			payload += 4;
938f8436d05SWyon Bi 		}
939f8436d05SWyon Bi 	}
940f8436d05SWyon Bi 
941f8436d05SWyon Bi 	return packet.payload_length;
942f8436d05SWyon Bi }
943f8436d05SWyon Bi 
rk618_dsi_probe(struct udevice * dev)944f8436d05SWyon Bi static int rk618_dsi_probe(struct udevice *dev)
945f8436d05SWyon Bi {
946f8436d05SWyon Bi 	struct rk618_dsi *dsi = dev_get_priv(dev);
947f8436d05SWyon Bi 	struct rockchip_bridge *bridge =
948f8436d05SWyon Bi 		(struct rockchip_bridge *)dev_get_driver_data(dev);
949f8436d05SWyon Bi 	int ret;
950f8436d05SWyon Bi 
951f8436d05SWyon Bi 	dsi->dev = dev;
952f8436d05SWyon Bi 	dsi->parent = dev_get_priv(dev->parent);
953f8436d05SWyon Bi 
954f8436d05SWyon Bi 	ret = device_probe(dev->parent);
955f8436d05SWyon Bi 	if (ret)
956f8436d05SWyon Bi 		return ret;
957f8436d05SWyon Bi 
958f8436d05SWyon Bi 	bridge->dev = dev;
959f8436d05SWyon Bi 
960f8436d05SWyon Bi 	/* Mask all interrupts */
961f8436d05SWyon Bi 	dsi_write(dsi, DSI_INT_MSK0, 0xffffffff);
962f8436d05SWyon Bi 	dsi_write(dsi, DSI_INT_MSK1, 0xffffffff);
963f8436d05SWyon Bi 
964f8436d05SWyon Bi 	return 0;
965f8436d05SWyon Bi }
966f8436d05SWyon Bi 
967f8436d05SWyon Bi static struct rockchip_bridge rk618_dsi_driver_data = {
968f8436d05SWyon Bi 	.funcs = &rk618_dsi_bridge_funcs,
969f8436d05SWyon Bi };
970f8436d05SWyon Bi 
971f8436d05SWyon Bi static const struct udevice_id rk618_dsi_ids[] = {
972f8436d05SWyon Bi 	{
973f8436d05SWyon Bi 		.compatible = "rockchip,rk618-dsi",
974f8436d05SWyon Bi 		.data = (ulong)&rk618_dsi_driver_data,
975f8436d05SWyon Bi 	},
976f8436d05SWyon Bi 	{}
977f8436d05SWyon Bi };
978f8436d05SWyon Bi 
rk618_dsi_host_transfer(struct mipi_dsi_host * host,const struct mipi_dsi_msg * msg)979f8436d05SWyon Bi static ssize_t rk618_dsi_host_transfer(struct mipi_dsi_host *host,
980f8436d05SWyon Bi 				       const struct mipi_dsi_msg *msg)
981f8436d05SWyon Bi {
982f8436d05SWyon Bi 	struct rk618_dsi *dsi = dev_get_priv(host->dev);
983f8436d05SWyon Bi 
984f8436d05SWyon Bi 	return rk618_dsi_transfer(dsi, msg);
985f8436d05SWyon Bi }
986f8436d05SWyon Bi 
rk618_dsi_host_attach(struct mipi_dsi_host * host,struct mipi_dsi_device * device)987f8436d05SWyon Bi static int rk618_dsi_host_attach(struct mipi_dsi_host *host,
988f8436d05SWyon Bi 				 struct mipi_dsi_device *device)
989f8436d05SWyon Bi {
990f8436d05SWyon Bi 	struct rk618_dsi *dsi = dev_get_priv(host->dev);
991f8436d05SWyon Bi 
992f8436d05SWyon Bi 	if (device->lanes < 1 || device->lanes > 4)
993f8436d05SWyon Bi 		return -EINVAL;
994f8436d05SWyon Bi 
995f8436d05SWyon Bi 	dsi->lanes = device->lanes;
996f8436d05SWyon Bi 	dsi->channel = device->channel;
997f8436d05SWyon Bi 	dsi->format = device->format;
998f8436d05SWyon Bi 	dsi->mode_flags = device->mode_flags;
999f8436d05SWyon Bi 
1000f8436d05SWyon Bi 	return 0;
1001f8436d05SWyon Bi }
1002f8436d05SWyon Bi 
1003f8436d05SWyon Bi static const struct mipi_dsi_host_ops rk618_dsi_host_ops = {
1004f8436d05SWyon Bi 	.attach = rk618_dsi_host_attach,
1005f8436d05SWyon Bi 	.transfer = rk618_dsi_host_transfer,
1006f8436d05SWyon Bi };
1007f8436d05SWyon Bi 
rk618_dsi_bind(struct udevice * dev)1008f8436d05SWyon Bi static int rk618_dsi_bind(struct udevice *dev)
1009f8436d05SWyon Bi {
1010f8436d05SWyon Bi 	struct mipi_dsi_host *host = dev_get_platdata(dev);
1011f8436d05SWyon Bi 
1012f8436d05SWyon Bi 	host->dev = dev;
1013f8436d05SWyon Bi 	host->ops = &rk618_dsi_host_ops;
1014f8436d05SWyon Bi 
1015f8436d05SWyon Bi 	return dm_scan_fdt_dev(dev);
1016f8436d05SWyon Bi }
1017f8436d05SWyon Bi 
rk618_dsi_child_post_bind(struct udevice * dev)1018f8436d05SWyon Bi static int rk618_dsi_child_post_bind(struct udevice *dev)
1019f8436d05SWyon Bi {
1020f8436d05SWyon Bi 	struct mipi_dsi_host *host = dev_get_platdata(dev->parent);
1021f8436d05SWyon Bi 	struct mipi_dsi_device *device = dev_get_parent_platdata(dev);
1022f8436d05SWyon Bi 	char name[20];
1023f8436d05SWyon Bi 
1024f8436d05SWyon Bi 	sprintf(name, "%s.%d", host->dev->name, device->channel);
1025f8436d05SWyon Bi 	device_set_name(dev, name);
1026f8436d05SWyon Bi 
1027f8436d05SWyon Bi 	device->dev = dev;
1028f8436d05SWyon Bi 	device->host = host;
1029f8436d05SWyon Bi 	device->lanes = dev_read_u32_default(dev, "dsi,lanes", 4);
1030f8436d05SWyon Bi 	device->format = dev_read_u32_default(dev, "dsi,format",
1031f8436d05SWyon Bi 					      MIPI_DSI_FMT_RGB888);
1032f8436d05SWyon Bi 	device->mode_flags = dev_read_u32_default(dev, "dsi,flags",
1033f8436d05SWyon Bi 						  MIPI_DSI_MODE_VIDEO |
1034f8436d05SWyon Bi 						  MIPI_DSI_MODE_VIDEO_BURST |
1035*edbf2db2SGuochun Huang 						  MIPI_DSI_MODE_VIDEO_NO_HBP |
1036f8436d05SWyon Bi 						  MIPI_DSI_MODE_LPM |
1037*edbf2db2SGuochun Huang 						  MIPI_DSI_MODE_NO_EOT_PACKET);
1038f8436d05SWyon Bi 	device->channel = dev_read_u32_default(dev, "reg", 0);
1039f8436d05SWyon Bi 
1040f8436d05SWyon Bi 	return 0;
1041f8436d05SWyon Bi }
1042f8436d05SWyon Bi 
rk618_dsi_child_pre_probe(struct udevice * dev)1043f8436d05SWyon Bi static int rk618_dsi_child_pre_probe(struct udevice *dev)
1044f8436d05SWyon Bi {
1045f8436d05SWyon Bi 	struct mipi_dsi_device *device = dev_get_parent_platdata(dev);
1046f8436d05SWyon Bi 	int ret;
1047f8436d05SWyon Bi 
1048f8436d05SWyon Bi 	ret = mipi_dsi_attach(device);
1049f8436d05SWyon Bi 	if (ret) {
1050f8436d05SWyon Bi 		dev_err(dev, "mipi_dsi_attach() failed: %d\n", ret);
1051f8436d05SWyon Bi 		return ret;
1052f8436d05SWyon Bi 	}
1053f8436d05SWyon Bi 
1054f8436d05SWyon Bi 	return 0;
1055f8436d05SWyon Bi }
1056f8436d05SWyon Bi 
1057f8436d05SWyon Bi U_BOOT_DRIVER(rk618_dsi) = {
1058f8436d05SWyon Bi 	.name = "rk618_dsi",
1059f8436d05SWyon Bi 	.id = UCLASS_VIDEO_BRIDGE,
1060f8436d05SWyon Bi 	.of_match = rk618_dsi_ids,
1061f8436d05SWyon Bi 	.probe = rk618_dsi_probe,
1062f8436d05SWyon Bi 	.bind = rk618_dsi_bind,
1063f8436d05SWyon Bi 	.priv_auto_alloc_size = sizeof(struct rk618_dsi),
1064f8436d05SWyon Bi 	.per_child_platdata_auto_alloc_size = sizeof(struct mipi_dsi_device),
1065f8436d05SWyon Bi 	.platdata_auto_alloc_size = sizeof(struct mipi_dsi_host),
1066f8436d05SWyon Bi 	.child_post_bind = rk618_dsi_child_post_bind,
1067f8436d05SWyon Bi 	.child_pre_probe = rk618_dsi_child_pre_probe,
1068f8436d05SWyon Bi };
1069