xref: /rk3399_rockchip-uboot/drivers/video/drm/inno_video_combo_phy.c (revision 5a7ad828056a52df2c7e539d5c2fca9e9d45b8b1)
1caad302dSWyon Bi // SPDX-License-Identifier: GPL-2.0+
2caad302dSWyon Bi /*
3caad302dSWyon Bi  * (C) Copyright 2008-2018 Fuzhou Rockchip Electronics Co., Ltd
4caad302dSWyon Bi  *
5caad302dSWyon Bi  * Author: Wyon Bi <bivvy.bi@rock-chips.com>
6caad302dSWyon Bi  */
7caad302dSWyon Bi 
8caad302dSWyon Bi #include <config.h>
9caad302dSWyon Bi #include <common.h>
10caad302dSWyon Bi #include <errno.h>
11caad302dSWyon Bi #include <dm.h>
12caad302dSWyon Bi #include <div64.h>
13caad302dSWyon Bi #include <asm/io.h>
14caad302dSWyon Bi #include <linux/ioport.h>
15caad302dSWyon Bi #include <linux/iopoll.h>
16caad302dSWyon Bi #include <linux/math64.h>
17caad302dSWyon Bi 
18caad302dSWyon Bi #include "rockchip_phy.h"
19caad302dSWyon Bi 
2001ccf957SGuochun Huang #define USEC_PER_SEC	1000000LL
21caad302dSWyon Bi #define PSEC_PER_SEC	1000000000000LL
22caad302dSWyon Bi 
23caad302dSWyon Bi #define UPDATE(x, h, l)	(((x) << (l)) & GENMASK((h), (l)))
24caad302dSWyon Bi 
25caad302dSWyon Bi /*
26caad302dSWyon Bi  * The offset address[7:0] is distributed two parts, one from the bit7 to bit5
27caad302dSWyon Bi  * is the first address, the other from the bit4 to bit0 is the second address.
28caad302dSWyon Bi  * when you configure the registers, you must set both of them. The Clock Lane
29caad302dSWyon Bi  * and Data Lane use the same registers with the same second address, but the
30caad302dSWyon Bi  * first address is different.
31caad302dSWyon Bi  */
32caad302dSWyon Bi #define FIRST_ADDRESS(x)		(((x) & 0x7) << 5)
33caad302dSWyon Bi #define SECOND_ADDRESS(x)		(((x) & 0x1f) << 0)
34caad302dSWyon Bi #define PHY_REG(first, second)		(FIRST_ADDRESS(first) | \
35caad302dSWyon Bi 					 SECOND_ADDRESS(second))
36caad302dSWyon Bi 
37caad302dSWyon Bi /* Analog Register Part: reg00 */
38caad302dSWyon Bi #define BANDGAP_POWER_MASK			BIT(7)
39caad302dSWyon Bi #define BANDGAP_POWER_DOWN			BIT(7)
40caad302dSWyon Bi #define BANDGAP_POWER_ON			0
41caad302dSWyon Bi #define LANE_EN_MASK				GENMASK(6, 2)
42caad302dSWyon Bi #define LANE_EN_CK				BIT(6)
43caad302dSWyon Bi #define LANE_EN_3				BIT(5)
44caad302dSWyon Bi #define LANE_EN_2				BIT(4)
45caad302dSWyon Bi #define LANE_EN_1				BIT(3)
46caad302dSWyon Bi #define LANE_EN_0				BIT(2)
47caad302dSWyon Bi #define POWER_WORK_MASK				GENMASK(1, 0)
48caad302dSWyon Bi #define POWER_WORK_ENABLE			UPDATE(1, 1, 0)
49caad302dSWyon Bi #define POWER_WORK_DISABLE			UPDATE(2, 1, 0)
50caad302dSWyon Bi /* Analog Register Part: reg01 */
51caad302dSWyon Bi #define REG_SYNCRST_MASK			BIT(2)
52caad302dSWyon Bi #define REG_SYNCRST_RESET			BIT(2)
53caad302dSWyon Bi #define REG_SYNCRST_NORMAL			0
54caad302dSWyon Bi #define REG_LDOPD_MASK				BIT(1)
55caad302dSWyon Bi #define REG_LDOPD_POWER_DOWN			BIT(1)
56caad302dSWyon Bi #define REG_LDOPD_POWER_ON			0
57caad302dSWyon Bi #define REG_PLLPD_MASK				BIT(0)
58caad302dSWyon Bi #define REG_PLLPD_POWER_DOWN			BIT(0)
59caad302dSWyon Bi #define REG_PLLPD_POWER_ON			0
60caad302dSWyon Bi /* Analog Register Part: reg03 */
61caad302dSWyon Bi #define REG_FBDIV_HI_MASK			BIT(5)
62caad302dSWyon Bi #define REG_FBDIV_HI(x)				UPDATE(x, 5, 5)
63caad302dSWyon Bi #define REG_PREDIV_MASK				GENMASK(4, 0)
64caad302dSWyon Bi #define REG_PREDIV(x)				UPDATE(x, 4, 0)
65caad302dSWyon Bi /* Analog Register Part: reg04 */
66caad302dSWyon Bi #define REG_FBDIV_LO_MASK			GENMASK(7, 0)
67caad302dSWyon Bi #define REG_FBDIV_LO(x)				UPDATE(x, 7, 0)
68caad302dSWyon Bi /* Analog Register Part: reg05 */
69caad302dSWyon Bi #define SAMPLE_CLOCK_PHASE_MASK			GENMASK(6, 4)
70caad302dSWyon Bi #define SAMPLE_CLOCK_PHASE(x)			UPDATE(x, 6, 4)
71caad302dSWyon Bi #define CLOCK_LANE_SKEW_PHASE_MASK		GENMASK(2, 0)
72caad302dSWyon Bi #define CLOCK_LANE_SKEW_PHASE(x)		UPDATE(x, 2, 0)
73caad302dSWyon Bi /* Analog Register Part: reg06 */
74caad302dSWyon Bi #define DATA_LANE_3_SKEW_PHASE_MASK		GENMASK(6, 4)
75caad302dSWyon Bi #define DATA_LANE_3_SKEW_PHASE(x)		UPDATE(x, 6, 4)
76caad302dSWyon Bi #define DATA_LANE_2_SKEW_PHASE_MASK		GENMASK(2, 0)
77caad302dSWyon Bi #define DATA_LANE_2_SKEW_PHASE(x)		UPDATE(x, 2, 0)
78caad302dSWyon Bi /* Analog Register Part: reg07 */
79caad302dSWyon Bi #define DATA_LANE_1_SKEW_PHASE_MASK		GENMASK(6, 4)
80caad302dSWyon Bi #define DATA_LANE_1_SKEW_PHASE(x)		UPDATE(x, 6, 4)
81caad302dSWyon Bi #define DATA_LANE_0_SKEW_PHASE_MASK		GENMASK(2, 0)
82caad302dSWyon Bi #define DATA_LANE_0_SKEW_PHASE(x)		UPDATE(x, 2, 0)
83caad302dSWyon Bi /* Analog Register Part: reg08 */
8401ccf957SGuochun Huang #define PRE_EMPHASIS_ENABLE_MASK		BIT(7)
8501ccf957SGuochun Huang #define PRE_EMPHASIS_ENABLE			BIT(7)
8601ccf957SGuochun Huang #define PRE_EMPHASIS_DISABLE			0
8701ccf957SGuochun Huang #define PLL_POST_DIV_ENABLE_MASK		BIT(5)
8801ccf957SGuochun Huang #define PLL_POST_DIV_ENABLE			BIT(5)
8901ccf957SGuochun Huang #define PLL_POST_DIV_DISABLE			0
9001ccf957SGuochun Huang #define DATA_LANE_VOD_RANGE_SET_MASK		GENMASK(3, 0)
9101ccf957SGuochun Huang #define DATA_LANE_VOD_RANGE_SET(x)		UPDATE(x, 3, 0)
92caad302dSWyon Bi #define SAMPLE_CLOCK_DIRECTION_MASK		BIT(4)
93caad302dSWyon Bi #define SAMPLE_CLOCK_DIRECTION_REVERSE		BIT(4)
94caad302dSWyon Bi #define SAMPLE_CLOCK_DIRECTION_FORWARD		0
9522dd4027SSandy Huang #define LOWFRE_EN_MASK				BIT(5)
9622dd4027SSandy Huang #define PLL_OUTPUT_FREQUENCY_DIV_BY_1		0
9722dd4027SSandy Huang #define PLL_OUTPUT_FREQUENCY_DIV_BY_2		1
9801ccf957SGuochun Huang /* Analog Register Part: reg0b */
9901ccf957SGuochun Huang #define CLOCK_LANE_VOD_RANGE_SET_MASK	GENMASK(3, 0)
10001ccf957SGuochun Huang #define CLOCK_LANE_VOD_RANGE_SET(x)	UPDATE(x, 3, 0)
10101ccf957SGuochun Huang #define VOD_MIN_RANGE			0x1
10201ccf957SGuochun Huang #define VOD_MID_RANGE			0x3
10301ccf957SGuochun Huang #define VOD_BIG_RANGE			0x7
10401ccf957SGuochun Huang #define VOD_MAX_RANGE			0xf
10522dd4027SSandy Huang /* Analog Register Part: reg1e */
10622dd4027SSandy Huang #define PLL_MODE_SEL_MASK			GENMASK(6, 5)
10722dd4027SSandy Huang #define PLL_MODE_SEL_LVDS_MODE			0
10822dd4027SSandy Huang #define PLL_MODE_SEL_MIPI_MODE			BIT(5)
10922dd4027SSandy Huang 
110caad302dSWyon Bi /* Digital Register Part: reg00 */
111caad302dSWyon Bi #define REG_DIG_RSTN_MASK			BIT(0)
112caad302dSWyon Bi #define REG_DIG_RSTN_NORMAL			BIT(0)
113caad302dSWyon Bi #define REG_DIG_RSTN_RESET			0
114caad302dSWyon Bi /* Digital Register Part: reg01	*/
115caad302dSWyon Bi #define INVERT_TXCLKESC_MASK			BIT(1)
116caad302dSWyon Bi #define INVERT_TXCLKESC_ENABLE			BIT(1)
117caad302dSWyon Bi #define INVERT_TXCLKESC_DISABLE			0
118caad302dSWyon Bi #define INVERT_TXBYTECLKHS_MASK			BIT(0)
119caad302dSWyon Bi #define INVERT_TXBYTECLKHS_ENABLE		BIT(0)
120caad302dSWyon Bi #define INVERT_TXBYTECLKHS_DISABLE		0
121caad302dSWyon Bi /* Clock/Data0/Data1/Data2/Data3 Lane Register Part: reg05 */
122caad302dSWyon Bi #define T_LPX_CNT_MASK				GENMASK(5, 0)
123caad302dSWyon Bi #define T_LPX_CNT(x)				UPDATE(x, 5, 0)
124caad302dSWyon Bi /* Clock/Data0/Data1/Data2/Data3 Lane Register Part: reg06 */
12501ccf957SGuochun Huang #define T_HS_ZERO_CNT_HI_MASK			BIT(7)
12601ccf957SGuochun Huang #define T_HS_ZERO_CNT_HI(x)			UPDATE(x, 7, 7)
127caad302dSWyon Bi #define T_HS_PREPARE_CNT_MASK			GENMASK(6, 0)
128caad302dSWyon Bi #define T_HS_PREPARE_CNT(x)			UPDATE(x, 6, 0)
129caad302dSWyon Bi /* Clock/Data0/Data1/Data2/Data3 Lane Register Part: reg07 */
13001ccf957SGuochun Huang #define T_HS_ZERO_CNT_LO_MASK			GENMASK(5, 0)
13101ccf957SGuochun Huang #define T_HS_ZERO_CNT_LO(x)			UPDATE(x, 5, 0)
132caad302dSWyon Bi /* Clock/Data0/Data1/Data2/Data3 Lane Register Part: reg08 */
133caad302dSWyon Bi #define T_HS_TRAIL_CNT_MASK			GENMASK(6, 0)
134caad302dSWyon Bi #define T_HS_TRAIL_CNT(x)			UPDATE(x, 6, 0)
135caad302dSWyon Bi /* Clock/Data0/Data1/Data2/Data3 Lane Register Part: reg09 */
13601ccf957SGuochun Huang #define T_HS_EXIT_CNT_LO_MASK			GENMASK(4, 0)
13701ccf957SGuochun Huang #define T_HS_EXIT_CNT_LO(x)			UPDATE(x, 4, 0)
138caad302dSWyon Bi /* Clock/Data0/Data1/Data2/Data3 Lane Register Part: reg0a */
13901ccf957SGuochun Huang #define T_CLK_POST_CNT_LO_MASK			GENMASK(3, 0)
14001ccf957SGuochun Huang #define T_CLK_POST_CNT_LO(x)			UPDATE(x, 3, 0)
141caad302dSWyon Bi /* Clock/Data0/Data1/Data2/Data3 Lane Register Part: reg0c */
142caad302dSWyon Bi #define LPDT_TX_PPI_SYNC_MASK			BIT(2)
143caad302dSWyon Bi #define LPDT_TX_PPI_SYNC_ENABLE			BIT(2)
144caad302dSWyon Bi #define LPDT_TX_PPI_SYNC_DISABLE		0
145caad302dSWyon Bi #define T_WAKEUP_CNT_HI_MASK			GENMASK(1, 0)
146caad302dSWyon Bi #define T_WAKEUP_CNT_HI(x)			UPDATE(x, 1, 0)
147caad302dSWyon Bi /* Clock/Data0/Data1/Data2/Data3 Lane Register Part: reg0d */
148caad302dSWyon Bi #define T_WAKEUP_CNT_LO_MASK			GENMASK(7, 0)
149caad302dSWyon Bi #define T_WAKEUP_CNT_LO(x)			UPDATE(x, 7, 0)
150caad302dSWyon Bi /* Clock/Data0/Data1/Data2/Data3 Lane Register Part: reg0e */
151caad302dSWyon Bi #define T_CLK_PRE_CNT_MASK			GENMASK(3, 0)
152caad302dSWyon Bi #define T_CLK_PRE_CNT(x)			UPDATE(x, 3, 0)
153caad302dSWyon Bi /* Clock/Data0/Data1/Data2/Data3 Lane Register Part: reg10 */
15401ccf957SGuochun Huang #define T_CLK_POST_HI_MASK			GENMASK(7, 6)
15501ccf957SGuochun Huang #define T_CLK_POST_HI(x)			UPDATE(x, 7, 6)
156caad302dSWyon Bi #define T_TA_GO_CNT_MASK			GENMASK(5, 0)
157caad302dSWyon Bi #define T_TA_GO_CNT(x)				UPDATE(x, 5, 0)
158caad302dSWyon Bi /* Clock/Data0/Data1/Data2/Data3 Lane Register Part: reg11 */
15901ccf957SGuochun Huang #define T_HS_EXIT_CNT_HI_MASK			BIT(6)
16001ccf957SGuochun Huang #define T_HS_EXIT_CNT_HI(x)			UPDATE(x, 6, 6)
161caad302dSWyon Bi #define T_TA_SURE_CNT_MASK			GENMASK(5, 0)
162caad302dSWyon Bi #define T_TA_SURE_CNT(x)			UPDATE(x, 5, 0)
163caad302dSWyon Bi /* Clock/Data0/Data1/Data2/Data3 Lane Register Part: reg12 */
164caad302dSWyon Bi #define T_TA_WAIT_CNT_MASK			GENMASK(5, 0)
165caad302dSWyon Bi #define T_TA_WAIT_CNT(x)			UPDATE(x, 5, 0)
166caad302dSWyon Bi /* LVDS Register Part: reg00 */
167caad302dSWyon Bi #define LVDS_DIGITAL_INTERNAL_RESET_MASK	BIT(2)
168caad302dSWyon Bi #define LVDS_DIGITAL_INTERNAL_RESET_DISABLE	BIT(2)
169caad302dSWyon Bi #define LVDS_DIGITAL_INTERNAL_RESET_ENABLE	0
170caad302dSWyon Bi /* LVDS Register Part: reg01 */
171caad302dSWyon Bi #define LVDS_DIGITAL_INTERNAL_ENABLE_MASK	BIT(7)
172caad302dSWyon Bi #define LVDS_DIGITAL_INTERNAL_ENABLE		BIT(7)
173caad302dSWyon Bi #define LVDS_DIGITAL_INTERNAL_DISABLE		0
174caad302dSWyon Bi /* LVDS Register Part: reg03 */
175caad302dSWyon Bi #define MODE_ENABLE_MASK			GENMASK(2, 0)
176caad302dSWyon Bi #define TTL_MODE_ENABLE				BIT(2)
177caad302dSWyon Bi #define LVDS_MODE_ENABLE			BIT(1)
178caad302dSWyon Bi #define MIPI_MODE_ENABLE			BIT(0)
179caad302dSWyon Bi /* LVDS Register Part: reg0b */
180caad302dSWyon Bi #define LVDS_LANE_EN_MASK			GENMASK(7, 3)
181caad302dSWyon Bi #define LVDS_DATA_LANE0_EN			BIT(7)
182caad302dSWyon Bi #define LVDS_DATA_LANE1_EN			BIT(6)
183caad302dSWyon Bi #define LVDS_DATA_LANE2_EN			BIT(5)
184caad302dSWyon Bi #define LVDS_DATA_LANE3_EN			BIT(4)
185caad302dSWyon Bi #define LVDS_CLK_LANE_EN			BIT(3)
186caad302dSWyon Bi #define LVDS_PLL_POWER_MASK			BIT(2)
187caad302dSWyon Bi #define LVDS_PLL_POWER_OFF			BIT(2)
188caad302dSWyon Bi #define LVDS_PLL_POWER_ON			0
189caad302dSWyon Bi #define LVDS_BANDGAP_POWER_MASK			BIT(0)
190caad302dSWyon Bi #define LVDS_BANDGAP_POWER_DOWN			BIT(0)
191caad302dSWyon Bi #define LVDS_BANDGAP_POWER_ON			0
192caad302dSWyon Bi 
193caad302dSWyon Bi #define DSI_PHY_RSTZ			0xa0
194caad302dSWyon Bi #define PHY_ENABLECLK			BIT(2)
195caad302dSWyon Bi #define DSI_PHY_STATUS			0xb0
196caad302dSWyon Bi #define PHY_LOCK			BIT(0)
197caad302dSWyon Bi 
198fd72c52eSGuochun Huang enum phy_max_rate {
199fd72c52eSGuochun Huang 	MAX_1GHZ,
200fd72c52eSGuochun Huang 	MAX_2_5GHZ,
20101ccf957SGuochun Huang };
20201ccf957SGuochun Huang 
20301ccf957SGuochun Huang struct inno_video_mipi_dphy_timing {
20401ccf957SGuochun Huang 	unsigned int max_lane_mbps;
20501ccf957SGuochun Huang 	u8 lpx;
20601ccf957SGuochun Huang 	u8 hs_prepare;
20701ccf957SGuochun Huang 	u8 clk_lane_hs_zero;
20801ccf957SGuochun Huang 	u8 data_lane_hs_zero;
20901ccf957SGuochun Huang 	u8 hs_trail;
21001ccf957SGuochun Huang };
21101ccf957SGuochun Huang 
21201ccf957SGuochun Huang struct inno_video_mipi_dphy_info {
21301ccf957SGuochun Huang 	const struct inno_video_mipi_dphy_timing *inno_mipi_dphy_timing_table;
21401ccf957SGuochun Huang 	const unsigned int num_timings;
215fd72c52eSGuochun Huang 	enum phy_max_rate phy_max_rate;
21601ccf957SGuochun Huang };
21701ccf957SGuochun Huang 
21801ccf957SGuochun Huang static const
219fd72c52eSGuochun Huang struct inno_video_mipi_dphy_timing inno_mipi_dphy_timing_table_max_1GHz[] = {
22001ccf957SGuochun Huang 	{ 110, 0x0, 0x20, 0x16, 0x02, 0x22},
22101ccf957SGuochun Huang 	{ 150, 0x0, 0x06, 0x16, 0x03, 0x45},
22201ccf957SGuochun Huang 	{ 200, 0x0, 0x18, 0x17, 0x04, 0x0b},
22301ccf957SGuochun Huang 	{ 250, 0x0, 0x05, 0x17, 0x05, 0x16},
22401ccf957SGuochun Huang 	{ 300, 0x0, 0x51, 0x18, 0x06, 0x2c},
22501ccf957SGuochun Huang 	{ 400, 0x0, 0x64, 0x19, 0x07, 0x33},
22601ccf957SGuochun Huang 	{ 500, 0x0, 0x20, 0x1b, 0x07, 0x4e},
22701ccf957SGuochun Huang 	{ 600, 0x0, 0x6a, 0x1d, 0x08, 0x3a},
22801ccf957SGuochun Huang 	{ 700, 0x0, 0x3e, 0x1e, 0x08, 0x6a},
22901ccf957SGuochun Huang 	{ 800, 0x0, 0x21, 0x1f, 0x09, 0x29},
23001ccf957SGuochun Huang 	{1000, 0x0, 0x09, 0x20, 0x09, 0x27},
23101ccf957SGuochun Huang };
23201ccf957SGuochun Huang 
23301ccf957SGuochun Huang static const
234fd72c52eSGuochun Huang struct inno_video_mipi_dphy_timing inno_mipi_dphy_timing_table_max_2_5GHz[] = {
23501ccf957SGuochun Huang 	{ 110, 0x02, 0x7f, 0x16, 0x02, 0x02},
23601ccf957SGuochun Huang 	{ 150, 0x02, 0x7f, 0x16, 0x03, 0x02},
23701ccf957SGuochun Huang 	{ 200, 0x02, 0x7f, 0x17, 0x04, 0x02},
23801ccf957SGuochun Huang 	{ 250, 0x02, 0x7f, 0x17, 0x05, 0x04},
23901ccf957SGuochun Huang 	{ 300, 0x02, 0x7f, 0x18, 0x06, 0x04},
24001ccf957SGuochun Huang 	{ 400, 0x03, 0x7e, 0x19, 0x07, 0x04},
24101ccf957SGuochun Huang 	{ 500, 0x03, 0x7c, 0x1b, 0x07, 0x08},
24201ccf957SGuochun Huang 	{ 600, 0x03, 0x70, 0x1d, 0x08, 0x10},
24301ccf957SGuochun Huang 	{ 700, 0x05, 0x40, 0x1e, 0x08, 0x30},
24401ccf957SGuochun Huang 	{ 800, 0x05, 0x02, 0x1f, 0x09, 0x30},
24501ccf957SGuochun Huang 	{1000, 0x05, 0x08, 0x20, 0x09, 0x30},
24601ccf957SGuochun Huang 	{1200, 0x06, 0x03, 0x32, 0x14, 0x0f},
24701ccf957SGuochun Huang 	{1400, 0x09, 0x03, 0x32, 0x14, 0x0f},
24801ccf957SGuochun Huang 	{1600, 0x0d, 0x42, 0x36, 0x0e, 0x0f},
24901ccf957SGuochun Huang 	{1800, 0x0e, 0x47, 0x7a, 0x0e, 0x0f},
25001ccf957SGuochun Huang 	{2000, 0x11, 0x64, 0x7a, 0x0e, 0x0b},
25101ccf957SGuochun Huang 	{2200, 0x13, 0x64, 0x7e, 0x15, 0x0b},
25201ccf957SGuochun Huang 	{2400, 0x13, 0x33, 0x7f, 0x15, 0x6a},
25301ccf957SGuochun Huang 	{2500, 0x15, 0x54, 0x7f, 0x15, 0x6a},
25401ccf957SGuochun Huang };
25501ccf957SGuochun Huang 
256fd72c52eSGuochun Huang const struct inno_video_mipi_dphy_info inno_video_mipi_dphy_max_1GHz = {
257fd72c52eSGuochun Huang 	.inno_mipi_dphy_timing_table = inno_mipi_dphy_timing_table_max_1GHz,
258fd72c52eSGuochun Huang 	.num_timings = ARRAY_SIZE(inno_mipi_dphy_timing_table_max_1GHz),
259fd72c52eSGuochun Huang 	.phy_max_rate = MAX_1GHZ,
26001ccf957SGuochun Huang };
26101ccf957SGuochun Huang 
262fd72c52eSGuochun Huang const struct inno_video_mipi_dphy_info inno_video_mipi_dphy_max_2_5GHz = {
263fd72c52eSGuochun Huang 	.inno_mipi_dphy_timing_table = inno_mipi_dphy_timing_table_max_2_5GHz,
264fd72c52eSGuochun Huang 	.num_timings = ARRAY_SIZE(inno_mipi_dphy_timing_table_max_2_5GHz),
265fd72c52eSGuochun Huang 	.phy_max_rate = MAX_2_5GHZ,
26601ccf957SGuochun Huang };
26701ccf957SGuochun Huang 
268caad302dSWyon Bi struct mipi_dphy_timing {
269caad302dSWyon Bi 	unsigned int clkmiss;
270caad302dSWyon Bi 	unsigned int clkpost;
271caad302dSWyon Bi 	unsigned int clkpre;
272caad302dSWyon Bi 	unsigned int clkprepare;
273caad302dSWyon Bi 	unsigned int clksettle;
274caad302dSWyon Bi 	unsigned int clktermen;
275caad302dSWyon Bi 	unsigned int clktrail;
276caad302dSWyon Bi 	unsigned int clkzero;
277caad302dSWyon Bi 	unsigned int dtermen;
278caad302dSWyon Bi 	unsigned int eot;
279caad302dSWyon Bi 	unsigned int hsexit;
280caad302dSWyon Bi 	unsigned int hsprepare;
281caad302dSWyon Bi 	unsigned int hszero;
282caad302dSWyon Bi 	unsigned int hssettle;
283caad302dSWyon Bi 	unsigned int hsskip;
284caad302dSWyon Bi 	unsigned int hstrail;
285caad302dSWyon Bi 	unsigned int init;
286caad302dSWyon Bi 	unsigned int lpx;
287caad302dSWyon Bi 	unsigned int taget;
288caad302dSWyon Bi 	unsigned int tago;
289caad302dSWyon Bi 	unsigned int tasure;
290caad302dSWyon Bi 	unsigned int wakeup;
291caad302dSWyon Bi };
292caad302dSWyon Bi 
293caad302dSWyon Bi struct inno_video_phy {
294caad302dSWyon Bi 	enum phy_mode mode;
29501ccf957SGuochun Huang 	const struct inno_video_mipi_dphy_info *mipi_dphy_info;
296caad302dSWyon Bi 	struct resource phy;
297caad302dSWyon Bi 	struct resource host;
29801ccf957SGuochun Huang 	int lanes;
299caad302dSWyon Bi 	struct {
300caad302dSWyon Bi 		u8 prediv;
301caad302dSWyon Bi 		u16 fbdiv;
302caad302dSWyon Bi 		unsigned long rate;
303caad302dSWyon Bi 	} pll;
304caad302dSWyon Bi };
305caad302dSWyon Bi 
306caad302dSWyon Bi enum {
307caad302dSWyon Bi 	REGISTER_PART_ANALOG,
308caad302dSWyon Bi 	REGISTER_PART_DIGITAL,
309caad302dSWyon Bi 	REGISTER_PART_CLOCK_LANE,
310caad302dSWyon Bi 	REGISTER_PART_DATA0_LANE,
311caad302dSWyon Bi 	REGISTER_PART_DATA1_LANE,
312caad302dSWyon Bi 	REGISTER_PART_DATA2_LANE,
313caad302dSWyon Bi 	REGISTER_PART_DATA3_LANE,
314caad302dSWyon Bi 	REGISTER_PART_LVDS,
315caad302dSWyon Bi };
316caad302dSWyon Bi 
317caad302dSWyon Bi static inline void phy_update_bits(struct inno_video_phy *inno,
318caad302dSWyon Bi 				   u8 first, u8 second, u8 mask, u8 val)
319caad302dSWyon Bi {
320caad302dSWyon Bi 	u32 reg = PHY_REG(first, second) << 2;
321caad302dSWyon Bi 	u32 tmp, orig;
322caad302dSWyon Bi 
323caad302dSWyon Bi 	orig = readl(inno->phy.start + reg);
324caad302dSWyon Bi 	tmp = orig & ~mask;
325caad302dSWyon Bi 	tmp |= val & mask;
326caad302dSWyon Bi 	writel(tmp, inno->phy.start + reg);
327caad302dSWyon Bi }
328caad302dSWyon Bi 
329caad302dSWyon Bi static inline void host_update_bits(struct inno_video_phy *inno,
330caad302dSWyon Bi 				    u32 reg, u32 mask, u32 val)
331caad302dSWyon Bi {
332caad302dSWyon Bi 	u32 tmp, orig;
333caad302dSWyon Bi 
334caad302dSWyon Bi 	orig = readl(inno->host.start + reg);
335caad302dSWyon Bi 	tmp = orig & ~mask;
336caad302dSWyon Bi 	tmp |= val & mask;
337caad302dSWyon Bi 	writel(tmp, inno->host.start + reg);
338caad302dSWyon Bi }
339caad302dSWyon Bi 
340caad302dSWyon Bi static void mipi_dphy_timing_get_default(struct mipi_dphy_timing *timing,
341caad302dSWyon Bi 					 unsigned long period)
342caad302dSWyon Bi {
343caad302dSWyon Bi 	/* Global Operation Timing Parameters */
344caad302dSWyon Bi 	timing->clkmiss = 0;
345caad302dSWyon Bi 	timing->clkpost = 70000 + 52 * period;
346caad302dSWyon Bi 	timing->clkpre = 8 * period;
347caad302dSWyon Bi 	timing->clkprepare = 65000;
348caad302dSWyon Bi 	timing->clksettle = 95000;
349caad302dSWyon Bi 	timing->clktermen = 0;
350caad302dSWyon Bi 	timing->clktrail = 80000;
351caad302dSWyon Bi 	timing->clkzero = 260000;
352caad302dSWyon Bi 	timing->dtermen = 0;
353caad302dSWyon Bi 	timing->eot = 0;
354caad302dSWyon Bi 	timing->hsexit = 120000;
355caad302dSWyon Bi 	timing->hsprepare = 65000 + 4 * period;
356caad302dSWyon Bi 	timing->hszero = 145000 + 6 * period;
357caad302dSWyon Bi 	timing->hssettle = 85000 + 6 * period;
358caad302dSWyon Bi 	timing->hsskip = 40000;
359caad302dSWyon Bi 	timing->hstrail = max(8 * period, 60000 + 4 * period);
360caad302dSWyon Bi 	timing->init = 100000000;
361caad302dSWyon Bi 	timing->lpx = 60000;
362caad302dSWyon Bi 	timing->taget = 5 * timing->lpx;
363caad302dSWyon Bi 	timing->tago = 4 * timing->lpx;
364caad302dSWyon Bi 	timing->tasure = 2 * timing->lpx;
365caad302dSWyon Bi 	timing->wakeup = 1000000000;
366caad302dSWyon Bi }
367caad302dSWyon Bi 
36801ccf957SGuochun Huang static const struct inno_video_mipi_dphy_timing *
36901ccf957SGuochun Huang inno_mipi_dphy_get_timing(struct inno_video_phy *inno)
370caad302dSWyon Bi {
37101ccf957SGuochun Huang 	const struct inno_video_mipi_dphy_timing *timings;
37201ccf957SGuochun Huang 	unsigned int num_timings;
37301ccf957SGuochun Huang 	unsigned int lane_mbps = inno->pll.rate / USEC_PER_SEC;
374caad302dSWyon Bi 	unsigned int i;
375caad302dSWyon Bi 
37601ccf957SGuochun Huang 	timings = inno->mipi_dphy_info->inno_mipi_dphy_timing_table;
37701ccf957SGuochun Huang 	num_timings = inno->mipi_dphy_info->num_timings;
37801ccf957SGuochun Huang 
37901ccf957SGuochun Huang 	for (i = 0; i < num_timings; i++)
38001ccf957SGuochun Huang 		if (lane_mbps <= timings[i].max_lane_mbps)
38101ccf957SGuochun Huang 			break;
38201ccf957SGuochun Huang 
38301ccf957SGuochun Huang 	if (i == num_timings)
38401ccf957SGuochun Huang 		--i;
38501ccf957SGuochun Huang 
38601ccf957SGuochun Huang 	return &timings[i];
38701ccf957SGuochun Huang }
38801ccf957SGuochun Huang 
389fd72c52eSGuochun Huang static void inno_mipi_dphy_max_2_5GHz_pll_enable(struct inno_video_phy *inno)
39001ccf957SGuochun Huang {
39101ccf957SGuochun Huang 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x03,
39201ccf957SGuochun Huang 			REG_PREDIV_MASK, REG_PREDIV(inno->pll.prediv));
39301ccf957SGuochun Huang 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x03,
39401ccf957SGuochun Huang 			REG_FBDIV_HI_MASK, REG_FBDIV_HI(inno->pll.fbdiv >> 8));
39501ccf957SGuochun Huang 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x04,
39601ccf957SGuochun Huang 			REG_FBDIV_LO_MASK, REG_FBDIV_LO(inno->pll.fbdiv));
39701ccf957SGuochun Huang 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x08,
39801ccf957SGuochun Huang 			PLL_POST_DIV_ENABLE_MASK, PLL_POST_DIV_ENABLE);
39901ccf957SGuochun Huang 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x0b,
40001ccf957SGuochun Huang 			CLOCK_LANE_VOD_RANGE_SET_MASK,
40101ccf957SGuochun Huang 			CLOCK_LANE_VOD_RANGE_SET(VOD_MAX_RANGE));
40201ccf957SGuochun Huang 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x01,
40301ccf957SGuochun Huang 			REG_LDOPD_MASK | REG_PLLPD_MASK,
40401ccf957SGuochun Huang 			REG_LDOPD_POWER_ON | REG_PLLPD_POWER_ON);
40501ccf957SGuochun Huang }
40601ccf957SGuochun Huang 
407fd72c52eSGuochun Huang static void inno_mipi_dphy_max_1GHz_pll_enable(struct inno_video_phy *inno)
40801ccf957SGuochun Huang {
409caad302dSWyon Bi 	/* Configure PLL */
410caad302dSWyon Bi 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x03,
411caad302dSWyon Bi 			REG_PREDIV_MASK, REG_PREDIV(inno->pll.prediv));
412caad302dSWyon Bi 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x03,
413caad302dSWyon Bi 			REG_FBDIV_HI_MASK, REG_FBDIV_HI(inno->pll.fbdiv >> 8));
414caad302dSWyon Bi 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x04,
415caad302dSWyon Bi 			REG_FBDIV_LO_MASK, REG_FBDIV_LO(inno->pll.fbdiv));
416caad302dSWyon Bi 	/* Enable PLL and LDO */
417caad302dSWyon Bi 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x01,
418caad302dSWyon Bi 			REG_LDOPD_MASK | REG_PLLPD_MASK,
419caad302dSWyon Bi 			REG_LDOPD_POWER_ON | REG_PLLPD_POWER_ON);
42001ccf957SGuochun Huang }
42101ccf957SGuochun Huang 
42201ccf957SGuochun Huang static void inno_mipi_dphy_reset(struct inno_video_phy *inno)
42301ccf957SGuochun Huang {
424caad302dSWyon Bi 	/* Reset analog */
425caad302dSWyon Bi 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x01,
426caad302dSWyon Bi 			 REG_SYNCRST_MASK, REG_SYNCRST_RESET);
427caad302dSWyon Bi 	udelay(1);
428caad302dSWyon Bi 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x01,
429caad302dSWyon Bi 			 REG_SYNCRST_MASK, REG_SYNCRST_NORMAL);
430caad302dSWyon Bi 	/* Reset digital */
431caad302dSWyon Bi 	phy_update_bits(inno, REGISTER_PART_DIGITAL, 0x00,
432caad302dSWyon Bi 			 REG_DIG_RSTN_MASK, REG_DIG_RSTN_RESET);
433caad302dSWyon Bi 	udelay(1);
434caad302dSWyon Bi 	phy_update_bits(inno, REGISTER_PART_DIGITAL, 0x00,
435caad302dSWyon Bi 			 REG_DIG_RSTN_MASK, REG_DIG_RSTN_NORMAL);
43601ccf957SGuochun Huang }
43701ccf957SGuochun Huang 
43801ccf957SGuochun Huang static void inno_mipi_dphy_timing_init(struct inno_video_phy *inno)
43901ccf957SGuochun Huang {
44001ccf957SGuochun Huang 	struct mipi_dphy_timing gotp;
44101ccf957SGuochun Huang 	u32 t_txbyteclkhs, t_txclkesc, ui;
44201ccf957SGuochun Huang 	u32 txbyteclkhs, txclkesc, esc_clk_div;
44301ccf957SGuochun Huang 	u32 hs_exit, clk_post, clk_pre, wakeup, lpx, ta_go, ta_sure, ta_wait;
44401ccf957SGuochun Huang 	u32 hs_prepare, hs_trail, hs_zero, clk_lane_hs_zero, data_lane_hs_zero;
44501ccf957SGuochun Huang 	const struct inno_video_mipi_dphy_timing *timing;
44601ccf957SGuochun Huang 	unsigned int i;
447caad302dSWyon Bi 
448caad302dSWyon Bi 	txbyteclkhs = inno->pll.rate / 8;
449caad302dSWyon Bi 	t_txbyteclkhs = div_u64(PSEC_PER_SEC, txbyteclkhs);
450caad302dSWyon Bi 	esc_clk_div = DIV_ROUND_UP(txbyteclkhs, 20000000);
451caad302dSWyon Bi 	txclkesc = txbyteclkhs / esc_clk_div;
452caad302dSWyon Bi 	t_txclkesc = div_u64(PSEC_PER_SEC, txclkesc);
453caad302dSWyon Bi 
454caad302dSWyon Bi 	ui = div_u64(PSEC_PER_SEC, inno->pll.rate);
455caad302dSWyon Bi 
456caad302dSWyon Bi 	memset(&gotp, 0, sizeof(gotp));
457caad302dSWyon Bi 	mipi_dphy_timing_get_default(&gotp, ui);
458caad302dSWyon Bi 
459caad302dSWyon Bi 	/*
460caad302dSWyon Bi 	 * The value of counter for HS Ths-exit
461caad302dSWyon Bi 	 * Ths-exit = Tpin_txbyteclkhs * value
462caad302dSWyon Bi 	 */
463caad302dSWyon Bi 	hs_exit = DIV_ROUND_UP(gotp.hsexit, t_txbyteclkhs);
464caad302dSWyon Bi 	/*
465caad302dSWyon Bi 	 * The value of counter for HS Tclk-post
466caad302dSWyon Bi 	 * Tclk-post = Tpin_txbyteclkhs * value
467caad302dSWyon Bi 	 */
468caad302dSWyon Bi 	clk_post = DIV_ROUND_UP(gotp.clkpost, t_txbyteclkhs);
469caad302dSWyon Bi 	/*
470caad302dSWyon Bi 	 * The value of counter for HS Tclk-pre
471caad302dSWyon Bi 	 * Tclk-pre = Tpin_txbyteclkhs * value
472caad302dSWyon Bi 	 */
473caad302dSWyon Bi 	clk_pre = DIV_ROUND_UP(gotp.clkpre, t_txbyteclkhs);
474caad302dSWyon Bi 
475caad302dSWyon Bi 	/*
476caad302dSWyon Bi 	 * The value of counter for HS Tlpx Time
477caad302dSWyon Bi 	 * Tlpx = Tpin_txbyteclkhs * (2 + value)
478caad302dSWyon Bi 	 */
479caad302dSWyon Bi 	lpx = DIV_ROUND_UP(gotp.lpx, t_txbyteclkhs);
480caad302dSWyon Bi 	if (lpx >= 2)
481caad302dSWyon Bi 		lpx -= 2;
482caad302dSWyon Bi 
483caad302dSWyon Bi 	/*
484caad302dSWyon Bi 	 * The value of counter for HS Tta-go
485caad302dSWyon Bi 	 * Tta-go for turnaround
486caad302dSWyon Bi 	 * Tta-go = Ttxclkesc * value
487caad302dSWyon Bi 	 */
488caad302dSWyon Bi 	ta_go = DIV_ROUND_UP(gotp.tago, t_txclkesc);
489caad302dSWyon Bi 	/*
490caad302dSWyon Bi 	 * The value of counter for HS Tta-sure
491caad302dSWyon Bi 	 * Tta-sure for turnaround
492caad302dSWyon Bi 	 * Tta-sure = Ttxclkesc * value
493caad302dSWyon Bi 	 */
494caad302dSWyon Bi 	ta_sure = DIV_ROUND_UP(gotp.tasure, t_txclkesc);
495caad302dSWyon Bi 	/*
496caad302dSWyon Bi 	 * The value of counter for HS Tta-wait
497caad302dSWyon Bi 	 * Tta-wait for turnaround
498caad302dSWyon Bi 	 * Tta-wait = Ttxclkesc * value
499caad302dSWyon Bi 	 */
500caad302dSWyon Bi 	ta_wait = DIV_ROUND_UP(gotp.taget, t_txclkesc);
501caad302dSWyon Bi 
50201ccf957SGuochun Huang 	timing = inno_mipi_dphy_get_timing(inno);
503caad302dSWyon Bi 
50401ccf957SGuochun Huang 	/*
50501ccf957SGuochun Huang 	 * The value of counter for HS Tlpx Time
50601ccf957SGuochun Huang 	 * Tlpx = Tpin_txbyteclkhs * (2 + value)
50701ccf957SGuochun Huang 	 */
508fd72c52eSGuochun Huang 	if (inno->mipi_dphy_info->phy_max_rate == MAX_1GHZ) {
50901ccf957SGuochun Huang 		lpx = DIV_ROUND_UP(gotp.lpx, t_txbyteclkhs);
51001ccf957SGuochun Huang 		if (lpx >= 2)
51101ccf957SGuochun Huang 			lpx -= 2;
51201ccf957SGuochun Huang 	} else {
51301ccf957SGuochun Huang 		lpx = timing->lpx;
51401ccf957SGuochun Huang 	}
515caad302dSWyon Bi 
51601ccf957SGuochun Huang 	hs_prepare = timing->hs_prepare;
51701ccf957SGuochun Huang 	hs_trail = timing->hs_trail;
51801ccf957SGuochun Huang 	clk_lane_hs_zero = timing->clk_lane_hs_zero;
51901ccf957SGuochun Huang 	data_lane_hs_zero = timing->data_lane_hs_zero;
520caad302dSWyon Bi 	wakeup = 0x3ff;
521caad302dSWyon Bi 
522caad302dSWyon Bi 	for (i = REGISTER_PART_CLOCK_LANE; i <= REGISTER_PART_DATA3_LANE; i++) {
523caad302dSWyon Bi 		if (i == REGISTER_PART_CLOCK_LANE)
524caad302dSWyon Bi 			hs_zero = clk_lane_hs_zero;
525caad302dSWyon Bi 		else
526caad302dSWyon Bi 			hs_zero = data_lane_hs_zero;
527caad302dSWyon Bi 
528caad302dSWyon Bi 		phy_update_bits(inno, i, 0x05, T_LPX_CNT_MASK,
529caad302dSWyon Bi 				T_LPX_CNT(lpx));
530caad302dSWyon Bi 		phy_update_bits(inno, i, 0x06, T_HS_PREPARE_CNT_MASK,
531caad302dSWyon Bi 				T_HS_PREPARE_CNT(hs_prepare));
53201ccf957SGuochun Huang 
533fd72c52eSGuochun Huang 		if (inno->mipi_dphy_info->phy_max_rate == MAX_2_5GHZ)
53401ccf957SGuochun Huang 			phy_update_bits(inno, i, 0x06, T_HS_ZERO_CNT_HI_MASK,
53501ccf957SGuochun Huang 					T_HS_ZERO_CNT_HI(hs_zero >> 6));
53601ccf957SGuochun Huang 
53701ccf957SGuochun Huang 		phy_update_bits(inno, i, 0x07, T_HS_ZERO_CNT_LO_MASK,
53801ccf957SGuochun Huang 				T_HS_ZERO_CNT_LO(hs_zero));
539caad302dSWyon Bi 		phy_update_bits(inno, i, 0x08, T_HS_TRAIL_CNT_MASK,
540caad302dSWyon Bi 				T_HS_TRAIL_CNT(hs_trail));
54101ccf957SGuochun Huang 
542fd72c52eSGuochun Huang 		if (inno->mipi_dphy_info->phy_max_rate == MAX_2_5GHZ)
54301ccf957SGuochun Huang 			phy_update_bits(inno, i, 0x11, T_HS_EXIT_CNT_HI_MASK,
54401ccf957SGuochun Huang 					T_HS_EXIT_CNT_HI(hs_exit >> 5));
54501ccf957SGuochun Huang 
54601ccf957SGuochun Huang 		phy_update_bits(inno, i, 0x09, T_HS_EXIT_CNT_LO_MASK,
54701ccf957SGuochun Huang 				T_HS_EXIT_CNT_LO(hs_exit));
54801ccf957SGuochun Huang 
549fd72c52eSGuochun Huang 		if (inno->mipi_dphy_info->phy_max_rate == MAX_2_5GHZ)
55001ccf957SGuochun Huang 			phy_update_bits(inno, i, 0x10, T_CLK_POST_HI_MASK,
55101ccf957SGuochun Huang 					T_CLK_POST_HI(clk_post >> 4));
55201ccf957SGuochun Huang 
55301ccf957SGuochun Huang 		phy_update_bits(inno, i, 0x0a, T_CLK_POST_CNT_LO_MASK,
55401ccf957SGuochun Huang 				T_CLK_POST_CNT_LO(clk_post));
555caad302dSWyon Bi 		phy_update_bits(inno, i, 0x0e, T_CLK_PRE_CNT_MASK,
556caad302dSWyon Bi 				T_CLK_PRE_CNT(clk_pre));
557caad302dSWyon Bi 		phy_update_bits(inno, i, 0x0c, T_WAKEUP_CNT_HI_MASK,
558caad302dSWyon Bi 				T_WAKEUP_CNT_HI(wakeup >> 8));
559caad302dSWyon Bi 		phy_update_bits(inno, i, 0x0d, T_WAKEUP_CNT_LO_MASK,
560caad302dSWyon Bi 				T_WAKEUP_CNT_LO(wakeup));
561caad302dSWyon Bi 		phy_update_bits(inno, i, 0x10, T_TA_GO_CNT_MASK,
562caad302dSWyon Bi 				T_TA_GO_CNT(ta_go));
563caad302dSWyon Bi 		phy_update_bits(inno, i, 0x11, T_TA_SURE_CNT_MASK,
564caad302dSWyon Bi 				T_TA_SURE_CNT(ta_sure));
565caad302dSWyon Bi 		phy_update_bits(inno, i, 0x12, T_TA_WAIT_CNT_MASK,
566caad302dSWyon Bi 				T_TA_WAIT_CNT(ta_wait));
567caad302dSWyon Bi 	}
56801ccf957SGuochun Huang }
569caad302dSWyon Bi 
57001ccf957SGuochun Huang static void inno_mipi_dphy_lane_enable(struct inno_video_phy *inno)
57101ccf957SGuochun Huang {
57201ccf957SGuochun Huang 	u8 val = LANE_EN_CK;
57301ccf957SGuochun Huang 
57401ccf957SGuochun Huang 	switch (inno->lanes) {
57501ccf957SGuochun Huang 	case 1:
57601ccf957SGuochun Huang 		val |= LANE_EN_0;
57701ccf957SGuochun Huang 		break;
57801ccf957SGuochun Huang 	case 2:
57901ccf957SGuochun Huang 		val |= LANE_EN_1 | LANE_EN_0;
58001ccf957SGuochun Huang 		break;
58101ccf957SGuochun Huang 	case 3:
58201ccf957SGuochun Huang 		val |= LANE_EN_2 | LANE_EN_1 | LANE_EN_0;
58301ccf957SGuochun Huang 		break;
58401ccf957SGuochun Huang 	case 4:
58501ccf957SGuochun Huang 	default:
58601ccf957SGuochun Huang 		val |= LANE_EN_3 | LANE_EN_2 | LANE_EN_1 | LANE_EN_0;
58701ccf957SGuochun Huang 		break;
58801ccf957SGuochun Huang 	}
58901ccf957SGuochun Huang 
59001ccf957SGuochun Huang 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x00, LANE_EN_MASK, val);
59101ccf957SGuochun Huang }
59201ccf957SGuochun Huang 
59301ccf957SGuochun Huang static void inno_video_phy_mipi_mode_enable(struct inno_video_phy *inno)
59401ccf957SGuochun Huang {
59501ccf957SGuochun Huang 	/* Select MIPI mode */
59601ccf957SGuochun Huang 	phy_update_bits(inno, REGISTER_PART_LVDS, 0x03,
59701ccf957SGuochun Huang 			MODE_ENABLE_MASK, MIPI_MODE_ENABLE);
59801ccf957SGuochun Huang 
599fd72c52eSGuochun Huang 	if (inno->mipi_dphy_info->phy_max_rate == MAX_2_5GHZ)
600fd72c52eSGuochun Huang 		inno_mipi_dphy_max_2_5GHz_pll_enable(inno);
60101ccf957SGuochun Huang 	else
602fd72c52eSGuochun Huang 		inno_mipi_dphy_max_1GHz_pll_enable(inno);
60301ccf957SGuochun Huang 
60401ccf957SGuochun Huang 	inno_mipi_dphy_reset(inno);
60501ccf957SGuochun Huang 	inno_mipi_dphy_timing_init(inno);
60601ccf957SGuochun Huang 	inno_mipi_dphy_lane_enable(inno);
607caad302dSWyon Bi }
608caad302dSWyon Bi 
609caad302dSWyon Bi static void inno_video_phy_lvds_mode_enable(struct inno_video_phy *inno)
610caad302dSWyon Bi {
611caad302dSWyon Bi 	u8 prediv = 2;
612caad302dSWyon Bi 	u16 fbdiv = 28;
613caad302dSWyon Bi 	u32 val;
614caad302dSWyon Bi 	int ret;
615caad302dSWyon Bi 
616caad302dSWyon Bi 	/* Sample clock reverse direction */
617caad302dSWyon Bi 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x08,
61822dd4027SSandy Huang 			SAMPLE_CLOCK_DIRECTION_MASK | LOWFRE_EN_MASK,
61922dd4027SSandy Huang 			SAMPLE_CLOCK_DIRECTION_REVERSE |
62022dd4027SSandy Huang 			PLL_OUTPUT_FREQUENCY_DIV_BY_1);
621caad302dSWyon Bi 	/* Select LVDS mode */
622caad302dSWyon Bi 	phy_update_bits(inno, REGISTER_PART_LVDS, 0x03,
623caad302dSWyon Bi 			MODE_ENABLE_MASK, LVDS_MODE_ENABLE);
624caad302dSWyon Bi 	/* Configure PLL */
625caad302dSWyon Bi 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x03,
626caad302dSWyon Bi 			REG_PREDIV_MASK, REG_PREDIV(prediv));
627caad302dSWyon Bi 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x03,
628caad302dSWyon Bi 			REG_FBDIV_HI_MASK, REG_FBDIV_HI(fbdiv >> 8));
629caad302dSWyon Bi 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x04,
630caad302dSWyon Bi 			REG_FBDIV_LO_MASK, REG_FBDIV_LO(fbdiv));
631caad302dSWyon Bi 	phy_update_bits(inno, REGISTER_PART_LVDS, 0x08, 0xff, 0xfc);
632caad302dSWyon Bi 	/* Enable PLL and Bandgap */
633caad302dSWyon Bi 	phy_update_bits(inno, REGISTER_PART_LVDS, 0x0b,
634caad302dSWyon Bi 			LVDS_PLL_POWER_MASK | LVDS_BANDGAP_POWER_MASK,
635caad302dSWyon Bi 			LVDS_PLL_POWER_ON | LVDS_BANDGAP_POWER_ON);
636caad302dSWyon Bi 
637caad302dSWyon Bi 	ret = readl_poll_timeout(inno->host.start + DSI_PHY_STATUS,
638caad302dSWyon Bi 				 val, val & PHY_LOCK, 10000);
639caad302dSWyon Bi 	if (ret)
640caad302dSWyon Bi 		dev_err(phy->dev, "PLL is not lock\n");
641caad302dSWyon Bi 
64222dd4027SSandy Huang 	/* Select PLL mode */
64322dd4027SSandy Huang 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x1e,
64422dd4027SSandy Huang 			PLL_MODE_SEL_MASK, PLL_MODE_SEL_LVDS_MODE);
64522dd4027SSandy Huang 
646caad302dSWyon Bi 	/* Reset LVDS digital logic */
647caad302dSWyon Bi 	phy_update_bits(inno, REGISTER_PART_LVDS, 0x00,
648caad302dSWyon Bi 			LVDS_DIGITAL_INTERNAL_RESET_MASK,
649caad302dSWyon Bi 			LVDS_DIGITAL_INTERNAL_RESET_ENABLE);
650caad302dSWyon Bi 	phy_update_bits(inno, REGISTER_PART_LVDS, 0x00,
651caad302dSWyon Bi 			LVDS_DIGITAL_INTERNAL_RESET_MASK,
652caad302dSWyon Bi 			LVDS_DIGITAL_INTERNAL_RESET_DISABLE);
653caad302dSWyon Bi 	/* Enable LVDS digital logic */
654caad302dSWyon Bi 	phy_update_bits(inno, REGISTER_PART_LVDS, 0x01,
655caad302dSWyon Bi 			LVDS_DIGITAL_INTERNAL_ENABLE_MASK,
656caad302dSWyon Bi 			LVDS_DIGITAL_INTERNAL_ENABLE);
657caad302dSWyon Bi 	/* Enable LVDS analog driver */
658caad302dSWyon Bi 	phy_update_bits(inno, REGISTER_PART_LVDS, 0x0b,
659caad302dSWyon Bi 			LVDS_LANE_EN_MASK, LVDS_CLK_LANE_EN |
660caad302dSWyon Bi 			LVDS_DATA_LANE0_EN | LVDS_DATA_LANE1_EN |
661caad302dSWyon Bi 			LVDS_DATA_LANE2_EN | LVDS_DATA_LANE3_EN);
662caad302dSWyon Bi }
663caad302dSWyon Bi 
664caad302dSWyon Bi static void inno_video_phy_ttl_mode_enable(struct inno_video_phy *inno)
665caad302dSWyon Bi {
666caad302dSWyon Bi 	/* Select TTL mode */
667caad302dSWyon Bi 	phy_update_bits(inno, REGISTER_PART_LVDS, 0x03,
668caad302dSWyon Bi 			MODE_ENABLE_MASK, TTL_MODE_ENABLE);
669caad302dSWyon Bi 	/* Reset digital logic */
670caad302dSWyon Bi 	phy_update_bits(inno, REGISTER_PART_LVDS, 0x00,
671caad302dSWyon Bi 			LVDS_DIGITAL_INTERNAL_RESET_MASK,
672caad302dSWyon Bi 			LVDS_DIGITAL_INTERNAL_RESET_ENABLE);
673caad302dSWyon Bi 	phy_update_bits(inno, REGISTER_PART_LVDS, 0x00,
674caad302dSWyon Bi 			LVDS_DIGITAL_INTERNAL_RESET_MASK,
675caad302dSWyon Bi 			LVDS_DIGITAL_INTERNAL_RESET_DISABLE);
676caad302dSWyon Bi 	/* Enable digital logic */
677caad302dSWyon Bi 	phy_update_bits(inno, REGISTER_PART_LVDS, 0x01,
678caad302dSWyon Bi 			LVDS_DIGITAL_INTERNAL_ENABLE_MASK,
679caad302dSWyon Bi 			LVDS_DIGITAL_INTERNAL_ENABLE);
680caad302dSWyon Bi 	/* Enable analog driver */
681caad302dSWyon Bi 	phy_update_bits(inno, REGISTER_PART_LVDS, 0x0b,
682caad302dSWyon Bi 			LVDS_LANE_EN_MASK, LVDS_CLK_LANE_EN |
683caad302dSWyon Bi 			LVDS_DATA_LANE0_EN | LVDS_DATA_LANE1_EN |
684caad302dSWyon Bi 			LVDS_DATA_LANE2_EN | LVDS_DATA_LANE3_EN);
685caad302dSWyon Bi 	/* Enable for clk lane in TTL mode */
686caad302dSWyon Bi 	host_update_bits(inno, DSI_PHY_RSTZ, PHY_ENABLECLK, PHY_ENABLECLK);
687caad302dSWyon Bi }
688caad302dSWyon Bi 
689caad302dSWyon Bi static int inno_video_phy_power_on(struct rockchip_phy *phy)
690caad302dSWyon Bi {
691caad302dSWyon Bi 	struct inno_video_phy *inno = dev_get_priv(phy->dev);
692caad302dSWyon Bi 
693caad302dSWyon Bi 	/* Bandgap power on */
694caad302dSWyon Bi 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x00,
695caad302dSWyon Bi 			BANDGAP_POWER_MASK, BANDGAP_POWER_ON);
696caad302dSWyon Bi 	/* Enable power work */
697caad302dSWyon Bi 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x00,
698caad302dSWyon Bi 			POWER_WORK_MASK, POWER_WORK_ENABLE);
699caad302dSWyon Bi 
700caad302dSWyon Bi 	switch (inno->mode) {
701*5a7ad828SGuochun Huang 	case PHY_MODE_MIPI_DPHY:
702caad302dSWyon Bi 		inno_video_phy_mipi_mode_enable(inno);
703caad302dSWyon Bi 		break;
704*5a7ad828SGuochun Huang 	case PHY_MODE_LVDS:
705caad302dSWyon Bi 		inno_video_phy_lvds_mode_enable(inno);
706caad302dSWyon Bi 		break;
707caad302dSWyon Bi 	default:
708*5a7ad828SGuochun Huang 		inno_video_phy_ttl_mode_enable(inno);
709caad302dSWyon Bi 	}
710caad302dSWyon Bi 
711caad302dSWyon Bi 	return 0;
712caad302dSWyon Bi }
713caad302dSWyon Bi 
714caad302dSWyon Bi static int inno_video_phy_power_off(struct rockchip_phy *phy)
715caad302dSWyon Bi {
716caad302dSWyon Bi 	struct inno_video_phy *inno = dev_get_priv(phy->dev);
717caad302dSWyon Bi 
718caad302dSWyon Bi 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x00, LANE_EN_MASK, 0);
719caad302dSWyon Bi 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x01,
720caad302dSWyon Bi 			REG_LDOPD_MASK | REG_PLLPD_MASK,
721caad302dSWyon Bi 			REG_LDOPD_POWER_DOWN | REG_PLLPD_POWER_DOWN);
722caad302dSWyon Bi 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x00,
723caad302dSWyon Bi 			POWER_WORK_MASK, POWER_WORK_DISABLE);
724caad302dSWyon Bi 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x00,
725caad302dSWyon Bi 			BANDGAP_POWER_MASK, BANDGAP_POWER_DOWN);
726caad302dSWyon Bi 
727caad302dSWyon Bi 	phy_update_bits(inno, REGISTER_PART_LVDS, 0x0b, LVDS_LANE_EN_MASK, 0);
728caad302dSWyon Bi 	phy_update_bits(inno, REGISTER_PART_LVDS, 0x01,
729caad302dSWyon Bi 			LVDS_DIGITAL_INTERNAL_ENABLE_MASK,
730caad302dSWyon Bi 			LVDS_DIGITAL_INTERNAL_DISABLE);
731caad302dSWyon Bi 	phy_update_bits(inno, REGISTER_PART_LVDS, 0x0b,
732caad302dSWyon Bi 			LVDS_PLL_POWER_MASK | LVDS_BANDGAP_POWER_MASK,
733caad302dSWyon Bi 			LVDS_PLL_POWER_OFF | LVDS_BANDGAP_POWER_DOWN);
734caad302dSWyon Bi 
735caad302dSWyon Bi 	return 0;
736caad302dSWyon Bi }
737caad302dSWyon Bi 
738caad302dSWyon Bi static unsigned long inno_video_phy_pll_round_rate(unsigned long prate,
739caad302dSWyon Bi 						   unsigned long rate,
740caad302dSWyon Bi 						   u8 *prediv, u16 *fbdiv)
741caad302dSWyon Bi {
742caad302dSWyon Bi 	unsigned long best_freq = 0;
743caad302dSWyon Bi 	unsigned long fref, fout;
744caad302dSWyon Bi 	u8 min_prediv, max_prediv;
745caad302dSWyon Bi 	u8 _prediv, best_prediv = 1;
746caad302dSWyon Bi 	u16 _fbdiv, best_fbdiv = 1;
747caad302dSWyon Bi 	u32 min_delta = 0xffffffff;
748caad302dSWyon Bi 
749caad302dSWyon Bi 	/*
750caad302dSWyon Bi 	 * The PLL output frequency can be calculated using a simple formula:
751caad302dSWyon Bi 	 * PLL_Output_Frequency = (FREF / PREDIV * FBDIV) / 2
752caad302dSWyon Bi 	 * PLL_Output_Frequency: it is equal to DDR-Clock-Frequency * 2
753caad302dSWyon Bi 	 */
754caad302dSWyon Bi 	fref = prate / 2;
755caad302dSWyon Bi 	if (rate > 1000000000UL)
756caad302dSWyon Bi 		fout = 1000000000UL;
757caad302dSWyon Bi 	else
758caad302dSWyon Bi 		fout = rate;
759caad302dSWyon Bi 
760caad302dSWyon Bi 	/* 5Mhz < Fref / prediv < 40MHz */
761caad302dSWyon Bi 	min_prediv = DIV_ROUND_UP(fref, 40000000);
762caad302dSWyon Bi 	max_prediv = fref / 5000000;
763caad302dSWyon Bi 
764caad302dSWyon Bi 	for (_prediv = min_prediv; _prediv <= max_prediv; _prediv++) {
765caad302dSWyon Bi 		u64 tmp;
766caad302dSWyon Bi 		u32 delta;
767caad302dSWyon Bi 
768caad302dSWyon Bi 		tmp = (u64)fout * _prediv;
769caad302dSWyon Bi 		do_div(tmp, fref);
770caad302dSWyon Bi 		_fbdiv = tmp;
771caad302dSWyon Bi 
772caad302dSWyon Bi 		/*
773caad302dSWyon Bi 		 * The all possible settings of feedback divider are
774caad302dSWyon Bi 		 * 12, 13, 14, 16, ~ 511
775caad302dSWyon Bi 		 */
776caad302dSWyon Bi 		if (_fbdiv == 15)
777caad302dSWyon Bi 			continue;
778caad302dSWyon Bi 
779caad302dSWyon Bi 		if (_fbdiv < 12 || _fbdiv > 511)
780caad302dSWyon Bi 			continue;
781caad302dSWyon Bi 
782caad302dSWyon Bi 		tmp = (u64)_fbdiv * fref;
783caad302dSWyon Bi 		do_div(tmp, _prediv);
784caad302dSWyon Bi 
785caad302dSWyon Bi 		delta = abs(fout - tmp);
786caad302dSWyon Bi 		if (!delta) {
787caad302dSWyon Bi 			best_prediv = _prediv;
788caad302dSWyon Bi 			best_fbdiv = _fbdiv;
789caad302dSWyon Bi 			best_freq = tmp;
790caad302dSWyon Bi 			break;
791caad302dSWyon Bi 		} else if (delta < min_delta) {
792caad302dSWyon Bi 			best_prediv = _prediv;
793caad302dSWyon Bi 			best_fbdiv = _fbdiv;
794caad302dSWyon Bi 			best_freq = tmp;
795caad302dSWyon Bi 			min_delta = delta;
796caad302dSWyon Bi 		}
797caad302dSWyon Bi 	}
798caad302dSWyon Bi 
799caad302dSWyon Bi 	if (best_freq) {
800caad302dSWyon Bi 		*prediv = best_prediv;
801caad302dSWyon Bi 		*fbdiv = best_fbdiv;
802caad302dSWyon Bi 	}
803caad302dSWyon Bi 
804caad302dSWyon Bi 	return best_freq;
805caad302dSWyon Bi }
806caad302dSWyon Bi 
807caad302dSWyon Bi static unsigned long inno_video_phy_set_pll(struct rockchip_phy *phy,
808caad302dSWyon Bi 					    unsigned long rate)
809caad302dSWyon Bi {
810caad302dSWyon Bi 	struct inno_video_phy *inno = dev_get_priv(phy->dev);
811caad302dSWyon Bi 	unsigned long fin, fout;
812caad302dSWyon Bi 	u16 fbdiv = 1;
813caad302dSWyon Bi 	u8 prediv = 1;
814caad302dSWyon Bi 
815caad302dSWyon Bi 	fin = 24000000;
816caad302dSWyon Bi 	fout = inno_video_phy_pll_round_rate(fin, rate, &prediv, &fbdiv);
817caad302dSWyon Bi 
818caad302dSWyon Bi 	dev_dbg(phy->dev, "fin=%lu, fout=%lu, prediv=%u, fbdiv=%u\n",
819caad302dSWyon Bi 		fin, fout, prediv, fbdiv);
820caad302dSWyon Bi 
821caad302dSWyon Bi 	inno->pll.prediv = prediv;
822caad302dSWyon Bi 	inno->pll.fbdiv = fbdiv;
823caad302dSWyon Bi 	inno->pll.rate = fout;
824caad302dSWyon Bi 
825caad302dSWyon Bi 	return fout;
826caad302dSWyon Bi }
827caad302dSWyon Bi 
828caad302dSWyon Bi static int inno_video_phy_set_mode(struct rockchip_phy *phy,
829caad302dSWyon Bi 				   enum phy_mode mode)
830caad302dSWyon Bi {
831caad302dSWyon Bi 	struct inno_video_phy *inno = dev_get_priv(phy->dev);
832caad302dSWyon Bi 
833caad302dSWyon Bi 	switch (mode) {
834*5a7ad828SGuochun Huang 	case PHY_MODE_MIPI_DPHY:
835*5a7ad828SGuochun Huang 	case PHY_MODE_LVDS:
836caad302dSWyon Bi 		inno->mode = mode;
837caad302dSWyon Bi 		break;
838caad302dSWyon Bi 	}
839caad302dSWyon Bi 
840caad302dSWyon Bi 	return 0;
841caad302dSWyon Bi }
842caad302dSWyon Bi 
843caad302dSWyon Bi static int inno_video_phy_probe(struct udevice *dev)
844caad302dSWyon Bi {
845caad302dSWyon Bi 	struct inno_video_phy *inno = dev_get_priv(dev);
84601ccf957SGuochun Huang 	struct rockchip_phy *tmp_phy;
84701ccf957SGuochun Huang 	struct rockchip_phy *phy;
848caad302dSWyon Bi 	int ret;
849caad302dSWyon Bi 
85001ccf957SGuochun Huang 	phy = calloc(1, sizeof(*phy));
85101ccf957SGuochun Huang 	if (!phy)
85201ccf957SGuochun Huang 		return -ENOMEM;
85301ccf957SGuochun Huang 
85401ccf957SGuochun Huang 	tmp_phy = (struct rockchip_phy *)dev_get_driver_data(dev);
85501ccf957SGuochun Huang 	dev->driver_data = (ulong)phy;
85601ccf957SGuochun Huang 	memcpy(phy, tmp_phy, sizeof(*phy));
85701ccf957SGuochun Huang 
85801ccf957SGuochun Huang 	inno->mipi_dphy_info = phy->data;
85901ccf957SGuochun Huang 	inno->lanes = ofnode_read_u32_default(dev->node, "inno,lanes", 4);
86001ccf957SGuochun Huang 
861caad302dSWyon Bi 	ret = dev_read_resource(dev, 0, &inno->phy);
862caad302dSWyon Bi 	if (ret < 0) {
863caad302dSWyon Bi 		dev_err(dev, "resource \"phy\" not found\n");
864caad302dSWyon Bi 		return ret;
865caad302dSWyon Bi 	}
866caad302dSWyon Bi 
867caad302dSWyon Bi 	ret = dev_read_resource(dev, 1, &inno->host);
868caad302dSWyon Bi 	if (ret < 0) {
869caad302dSWyon Bi 		dev_err(dev, "resource \"host\" not found\n");
870caad302dSWyon Bi 		return ret;
871caad302dSWyon Bi 	}
872caad302dSWyon Bi 
873caad302dSWyon Bi 	phy->dev = dev;
874caad302dSWyon Bi 
875caad302dSWyon Bi 	return 0;
876caad302dSWyon Bi }
877caad302dSWyon Bi 
87801ccf957SGuochun Huang static const struct rockchip_phy_funcs inno_video_phy_funcs = {
87901ccf957SGuochun Huang 	.power_on = inno_video_phy_power_on,
88001ccf957SGuochun Huang 	.power_off = inno_video_phy_power_off,
88101ccf957SGuochun Huang 	.set_pll = inno_video_phy_set_pll,
88201ccf957SGuochun Huang 	.set_mode = inno_video_phy_set_mode,
88301ccf957SGuochun Huang };
88401ccf957SGuochun Huang 
885fd72c52eSGuochun Huang static struct rockchip_phy px30_inno_video_phy_driver_data = {
886caad302dSWyon Bi 	 .funcs = &inno_video_phy_funcs,
887fd72c52eSGuochun Huang 	 .data = &inno_video_mipi_dphy_max_1GHz,
88801ccf957SGuochun Huang };
88901ccf957SGuochun Huang 
890fd72c52eSGuochun Huang static struct rockchip_phy rk3568_inno_video_phy_driver_data = {
89101ccf957SGuochun Huang 	 .funcs = &inno_video_phy_funcs,
892fd72c52eSGuochun Huang 	 .data = &inno_video_mipi_dphy_max_2_5GHz,
893caad302dSWyon Bi };
894caad302dSWyon Bi 
895caad302dSWyon Bi static const struct udevice_id inno_video_phy_ids[] = {
896caad302dSWyon Bi 	{
897caad302dSWyon Bi 		.compatible = "rockchip,px30-video-phy",
898fd72c52eSGuochun Huang 		.data = (ulong)&px30_inno_video_phy_driver_data,
899caad302dSWyon Bi 	},
900caad302dSWyon Bi 	{
901caad302dSWyon Bi 		.compatible = "rockchip,rk3128-video-phy",
902fd72c52eSGuochun Huang 		.data = (ulong)&px30_inno_video_phy_driver_data,
903caad302dSWyon Bi 	},
904caad302dSWyon Bi 	{
905caad302dSWyon Bi 		.compatible = "rockchip,rk3368-video-phy",
906fd72c52eSGuochun Huang 		.data = (ulong)&px30_inno_video_phy_driver_data,
907caad302dSWyon Bi 	},
90822dd4027SSandy Huang 	{
90922dd4027SSandy Huang 		.compatible = "rockchip,rk3568-video-phy",
910fd72c52eSGuochun Huang 		.data = (ulong)&rk3568_inno_video_phy_driver_data,
911fd72c52eSGuochun Huang 	},
912fd72c52eSGuochun Huang 	{
913fd72c52eSGuochun Huang 		.compatible = "rockchip,rk3568-dsi-dphy",
914fd72c52eSGuochun Huang 		.data = (ulong)&rk3568_inno_video_phy_driver_data,
91522dd4027SSandy Huang 	},
916caad302dSWyon Bi 	{}
917caad302dSWyon Bi };
918caad302dSWyon Bi 
919caad302dSWyon Bi U_BOOT_DRIVER(inno_video_combo_phy) = {
920caad302dSWyon Bi 	.name = "inno_video_combo_phy",
921caad302dSWyon Bi 	.id = UCLASS_PHY,
922caad302dSWyon Bi 	.of_match = inno_video_phy_ids,
923caad302dSWyon Bi 	.probe = inno_video_phy_probe,
924caad302dSWyon Bi 	.priv_auto_alloc_size = sizeof(struct inno_video_phy),
925caad302dSWyon Bi };
926