1*cbfcaedbSGuochun Huang // SPDX-License-Identifier: MIT
2*cbfcaedbSGuochun Huang /*
3*cbfcaedbSGuochun Huang * Copyright © 2018 Intel Corp
4*cbfcaedbSGuochun Huang *
5*cbfcaedbSGuochun Huang * Author:
6*cbfcaedbSGuochun Huang * Manasi Navare <manasi.d.navare@intel.com>
7*cbfcaedbSGuochun Huang */
8*cbfcaedbSGuochun Huang
9*cbfcaedbSGuochun Huang #include <common.h>
10*cbfcaedbSGuochun Huang #include <drm/drm_dp_helper.h>
11*cbfcaedbSGuochun Huang #include <drm/drm_dsc.h>
12*cbfcaedbSGuochun Huang
13*cbfcaedbSGuochun Huang /**
14*cbfcaedbSGuochun Huang * DOC: dsc helpers
15*cbfcaedbSGuochun Huang *
16*cbfcaedbSGuochun Huang * VESA specification for DP 1.4 adds a new feature called Display Stream
17*cbfcaedbSGuochun Huang * Compression (DSC) used to compress the pixel bits before sending it on
18*cbfcaedbSGuochun Huang * DP/eDP/MIPI DSI interface. DSC is required to be enabled so that the existing
19*cbfcaedbSGuochun Huang * display interfaces can support high resolutions at higher frames rates using
20*cbfcaedbSGuochun Huang * the maximum available link capacity of these interfaces.
21*cbfcaedbSGuochun Huang *
22*cbfcaedbSGuochun Huang * These functions contain some common logic and helpers to deal with VESA
23*cbfcaedbSGuochun Huang * Display Stream Compression standard required for DSC on Display Port/eDP or
24*cbfcaedbSGuochun Huang * MIPI display interfaces.
25*cbfcaedbSGuochun Huang */
26*cbfcaedbSGuochun Huang
27*cbfcaedbSGuochun Huang /**
28*cbfcaedbSGuochun Huang * drm_dsc_dp_pps_header_init() - Initializes the PPS Header
29*cbfcaedbSGuochun Huang * for DisplayPort as per the DP 1.4 spec.
30*cbfcaedbSGuochun Huang * @pps_header: Secondary data packet header for DSC Picture
31*cbfcaedbSGuochun Huang * Parameter Set as defined in &struct dp_sdp_header
32*cbfcaedbSGuochun Huang *
33*cbfcaedbSGuochun Huang * DP 1.4 spec defines the secondary data packet for sending the
34*cbfcaedbSGuochun Huang * picture parameter infoframes from the source to the sink.
35*cbfcaedbSGuochun Huang * This function populates the SDP header defined in
36*cbfcaedbSGuochun Huang * &struct dp_sdp_header.
37*cbfcaedbSGuochun Huang */
drm_dsc_dp_pps_header_init(struct dp_sdp_header * pps_header)38*cbfcaedbSGuochun Huang void drm_dsc_dp_pps_header_init(struct dp_sdp_header *pps_header)
39*cbfcaedbSGuochun Huang {
40*cbfcaedbSGuochun Huang memset(pps_header, 0, sizeof(*pps_header));
41*cbfcaedbSGuochun Huang
42*cbfcaedbSGuochun Huang pps_header->HB1 = DP_SDP_PPS;
43*cbfcaedbSGuochun Huang pps_header->HB2 = DP_SDP_PPS_HEADER_PAYLOAD_BYTES_MINUS_1;
44*cbfcaedbSGuochun Huang }
45*cbfcaedbSGuochun Huang
46*cbfcaedbSGuochun Huang /**
47*cbfcaedbSGuochun Huang * drm_dsc_pps_payload_pack() - Populates the DSC PPS
48*cbfcaedbSGuochun Huang *
49*cbfcaedbSGuochun Huang * @pps_payload:
50*cbfcaedbSGuochun Huang * Bitwise struct for DSC Picture Parameter Set. This is defined
51*cbfcaedbSGuochun Huang * by &struct drm_dsc_picture_parameter_set
52*cbfcaedbSGuochun Huang * @dsc_cfg:
53*cbfcaedbSGuochun Huang * DSC Configuration data filled by driver as defined by
54*cbfcaedbSGuochun Huang * &struct drm_dsc_config
55*cbfcaedbSGuochun Huang *
56*cbfcaedbSGuochun Huang * DSC source device sends a picture parameter set (PPS) containing the
57*cbfcaedbSGuochun Huang * information required by the sink to decode the compressed frame. Driver
58*cbfcaedbSGuochun Huang * populates the DSC PPS struct using the DSC configuration parameters in
59*cbfcaedbSGuochun Huang * the order expected by the DSC Display Sink device. For the DSC, the sink
60*cbfcaedbSGuochun Huang * device expects the PPS payload in big endian format for fields
61*cbfcaedbSGuochun Huang * that span more than 1 byte.
62*cbfcaedbSGuochun Huang */
drm_dsc_pps_payload_pack(struct drm_dsc_picture_parameter_set * pps_payload,const struct drm_dsc_config * dsc_cfg)63*cbfcaedbSGuochun Huang void drm_dsc_pps_payload_pack(struct drm_dsc_picture_parameter_set *pps_payload,
64*cbfcaedbSGuochun Huang const struct drm_dsc_config *dsc_cfg)
65*cbfcaedbSGuochun Huang {
66*cbfcaedbSGuochun Huang int i;
67*cbfcaedbSGuochun Huang
68*cbfcaedbSGuochun Huang /* Protect against someone accidentally changing struct size */
69*cbfcaedbSGuochun Huang BUILD_BUG_ON(sizeof(*pps_payload) !=
70*cbfcaedbSGuochun Huang DP_SDP_PPS_HEADER_PAYLOAD_BYTES_MINUS_1 + 1);
71*cbfcaedbSGuochun Huang
72*cbfcaedbSGuochun Huang memset(pps_payload, 0, sizeof(*pps_payload));
73*cbfcaedbSGuochun Huang
74*cbfcaedbSGuochun Huang /* PPS 0 */
75*cbfcaedbSGuochun Huang pps_payload->dsc_version =
76*cbfcaedbSGuochun Huang dsc_cfg->dsc_version_minor |
77*cbfcaedbSGuochun Huang dsc_cfg->dsc_version_major << DSC_PPS_VERSION_MAJOR_SHIFT;
78*cbfcaedbSGuochun Huang
79*cbfcaedbSGuochun Huang /* PPS 1, 2 is 0 */
80*cbfcaedbSGuochun Huang
81*cbfcaedbSGuochun Huang /* PPS 3 */
82*cbfcaedbSGuochun Huang pps_payload->pps_3 =
83*cbfcaedbSGuochun Huang dsc_cfg->line_buf_depth |
84*cbfcaedbSGuochun Huang dsc_cfg->bits_per_component << DSC_PPS_BPC_SHIFT;
85*cbfcaedbSGuochun Huang
86*cbfcaedbSGuochun Huang /* PPS 4 */
87*cbfcaedbSGuochun Huang pps_payload->pps_4 =
88*cbfcaedbSGuochun Huang ((dsc_cfg->bits_per_pixel & DSC_PPS_BPP_HIGH_MASK) >>
89*cbfcaedbSGuochun Huang DSC_PPS_MSB_SHIFT) |
90*cbfcaedbSGuochun Huang dsc_cfg->vbr_enable << DSC_PPS_VBR_EN_SHIFT |
91*cbfcaedbSGuochun Huang dsc_cfg->simple_422 << DSC_PPS_SIMPLE422_SHIFT |
92*cbfcaedbSGuochun Huang dsc_cfg->convert_rgb << DSC_PPS_CONVERT_RGB_SHIFT |
93*cbfcaedbSGuochun Huang dsc_cfg->block_pred_enable << DSC_PPS_BLOCK_PRED_EN_SHIFT;
94*cbfcaedbSGuochun Huang
95*cbfcaedbSGuochun Huang /* PPS 5 */
96*cbfcaedbSGuochun Huang pps_payload->bits_per_pixel_low =
97*cbfcaedbSGuochun Huang (dsc_cfg->bits_per_pixel & DSC_PPS_LSB_MASK);
98*cbfcaedbSGuochun Huang
99*cbfcaedbSGuochun Huang /*
100*cbfcaedbSGuochun Huang * The DSC panel expects the PPS packet to have big endian format
101*cbfcaedbSGuochun Huang * for data spanning 2 bytes. Use a macro cpu_to_be16() to convert
102*cbfcaedbSGuochun Huang * to big endian format. If format is little endian, it will swap
103*cbfcaedbSGuochun Huang * bytes to convert to Big endian else keep it unchanged.
104*cbfcaedbSGuochun Huang */
105*cbfcaedbSGuochun Huang
106*cbfcaedbSGuochun Huang /* PPS 6, 7 */
107*cbfcaedbSGuochun Huang pps_payload->pic_height = cpu_to_be16(dsc_cfg->pic_height);
108*cbfcaedbSGuochun Huang
109*cbfcaedbSGuochun Huang /* PPS 8, 9 */
110*cbfcaedbSGuochun Huang pps_payload->pic_width = cpu_to_be16(dsc_cfg->pic_width);
111*cbfcaedbSGuochun Huang
112*cbfcaedbSGuochun Huang /* PPS 10, 11 */
113*cbfcaedbSGuochun Huang pps_payload->slice_height = cpu_to_be16(dsc_cfg->slice_height);
114*cbfcaedbSGuochun Huang
115*cbfcaedbSGuochun Huang /* PPS 12, 13 */
116*cbfcaedbSGuochun Huang pps_payload->slice_width = cpu_to_be16(dsc_cfg->slice_width);
117*cbfcaedbSGuochun Huang
118*cbfcaedbSGuochun Huang /* PPS 14, 15 */
119*cbfcaedbSGuochun Huang pps_payload->chunk_size = cpu_to_be16(dsc_cfg->slice_chunk_size);
120*cbfcaedbSGuochun Huang
121*cbfcaedbSGuochun Huang /* PPS 16 */
122*cbfcaedbSGuochun Huang pps_payload->initial_xmit_delay_high =
123*cbfcaedbSGuochun Huang ((dsc_cfg->initial_xmit_delay &
124*cbfcaedbSGuochun Huang DSC_PPS_INIT_XMIT_DELAY_HIGH_MASK) >>
125*cbfcaedbSGuochun Huang DSC_PPS_MSB_SHIFT);
126*cbfcaedbSGuochun Huang
127*cbfcaedbSGuochun Huang /* PPS 17 */
128*cbfcaedbSGuochun Huang pps_payload->initial_xmit_delay_low =
129*cbfcaedbSGuochun Huang (dsc_cfg->initial_xmit_delay & DSC_PPS_LSB_MASK);
130*cbfcaedbSGuochun Huang
131*cbfcaedbSGuochun Huang /* PPS 18, 19 */
132*cbfcaedbSGuochun Huang pps_payload->initial_dec_delay =
133*cbfcaedbSGuochun Huang cpu_to_be16(dsc_cfg->initial_dec_delay);
134*cbfcaedbSGuochun Huang
135*cbfcaedbSGuochun Huang /* PPS 20 is 0 */
136*cbfcaedbSGuochun Huang
137*cbfcaedbSGuochun Huang /* PPS 21 */
138*cbfcaedbSGuochun Huang pps_payload->initial_scale_value =
139*cbfcaedbSGuochun Huang dsc_cfg->initial_scale_value;
140*cbfcaedbSGuochun Huang
141*cbfcaedbSGuochun Huang /* PPS 22, 23 */
142*cbfcaedbSGuochun Huang pps_payload->scale_increment_interval =
143*cbfcaedbSGuochun Huang cpu_to_be16(dsc_cfg->scale_increment_interval);
144*cbfcaedbSGuochun Huang
145*cbfcaedbSGuochun Huang /* PPS 24 */
146*cbfcaedbSGuochun Huang pps_payload->scale_decrement_interval_high =
147*cbfcaedbSGuochun Huang ((dsc_cfg->scale_decrement_interval &
148*cbfcaedbSGuochun Huang DSC_PPS_SCALE_DEC_INT_HIGH_MASK) >>
149*cbfcaedbSGuochun Huang DSC_PPS_MSB_SHIFT);
150*cbfcaedbSGuochun Huang
151*cbfcaedbSGuochun Huang /* PPS 25 */
152*cbfcaedbSGuochun Huang pps_payload->scale_decrement_interval_low =
153*cbfcaedbSGuochun Huang (dsc_cfg->scale_decrement_interval & DSC_PPS_LSB_MASK);
154*cbfcaedbSGuochun Huang
155*cbfcaedbSGuochun Huang /* PPS 26[7:0], PPS 27[7:5] RESERVED */
156*cbfcaedbSGuochun Huang
157*cbfcaedbSGuochun Huang /* PPS 27 */
158*cbfcaedbSGuochun Huang pps_payload->first_line_bpg_offset =
159*cbfcaedbSGuochun Huang dsc_cfg->first_line_bpg_offset;
160*cbfcaedbSGuochun Huang
161*cbfcaedbSGuochun Huang /* PPS 28, 29 */
162*cbfcaedbSGuochun Huang pps_payload->nfl_bpg_offset =
163*cbfcaedbSGuochun Huang cpu_to_be16(dsc_cfg->nfl_bpg_offset);
164*cbfcaedbSGuochun Huang
165*cbfcaedbSGuochun Huang /* PPS 30, 31 */
166*cbfcaedbSGuochun Huang pps_payload->slice_bpg_offset =
167*cbfcaedbSGuochun Huang cpu_to_be16(dsc_cfg->slice_bpg_offset);
168*cbfcaedbSGuochun Huang
169*cbfcaedbSGuochun Huang /* PPS 32, 33 */
170*cbfcaedbSGuochun Huang pps_payload->initial_offset =
171*cbfcaedbSGuochun Huang cpu_to_be16(dsc_cfg->initial_offset);
172*cbfcaedbSGuochun Huang
173*cbfcaedbSGuochun Huang /* PPS 34, 35 */
174*cbfcaedbSGuochun Huang pps_payload->final_offset = cpu_to_be16(dsc_cfg->final_offset);
175*cbfcaedbSGuochun Huang
176*cbfcaedbSGuochun Huang /* PPS 36 */
177*cbfcaedbSGuochun Huang pps_payload->flatness_min_qp = dsc_cfg->flatness_min_qp;
178*cbfcaedbSGuochun Huang
179*cbfcaedbSGuochun Huang /* PPS 37 */
180*cbfcaedbSGuochun Huang pps_payload->flatness_max_qp = dsc_cfg->flatness_max_qp;
181*cbfcaedbSGuochun Huang
182*cbfcaedbSGuochun Huang /* PPS 38, 39 */
183*cbfcaedbSGuochun Huang pps_payload->rc_model_size =
184*cbfcaedbSGuochun Huang cpu_to_be16(DSC_RC_MODEL_SIZE_CONST);
185*cbfcaedbSGuochun Huang
186*cbfcaedbSGuochun Huang /* PPS 40 */
187*cbfcaedbSGuochun Huang pps_payload->rc_edge_factor = DSC_RC_EDGE_FACTOR_CONST;
188*cbfcaedbSGuochun Huang
189*cbfcaedbSGuochun Huang /* PPS 41 */
190*cbfcaedbSGuochun Huang pps_payload->rc_quant_incr_limit0 =
191*cbfcaedbSGuochun Huang dsc_cfg->rc_quant_incr_limit0;
192*cbfcaedbSGuochun Huang
193*cbfcaedbSGuochun Huang /* PPS 42 */
194*cbfcaedbSGuochun Huang pps_payload->rc_quant_incr_limit1 =
195*cbfcaedbSGuochun Huang dsc_cfg->rc_quant_incr_limit1;
196*cbfcaedbSGuochun Huang
197*cbfcaedbSGuochun Huang /* PPS 43 */
198*cbfcaedbSGuochun Huang pps_payload->rc_tgt_offset = DSC_RC_TGT_OFFSET_LO_CONST |
199*cbfcaedbSGuochun Huang DSC_RC_TGT_OFFSET_HI_CONST << DSC_PPS_RC_TGT_OFFSET_HI_SHIFT;
200*cbfcaedbSGuochun Huang
201*cbfcaedbSGuochun Huang /* PPS 44 - 57 */
202*cbfcaedbSGuochun Huang for (i = 0; i < DSC_NUM_BUF_RANGES - 1; i++)
203*cbfcaedbSGuochun Huang pps_payload->rc_buf_thresh[i] =
204*cbfcaedbSGuochun Huang dsc_cfg->rc_buf_thresh[i];
205*cbfcaedbSGuochun Huang
206*cbfcaedbSGuochun Huang /* PPS 58 - 87 */
207*cbfcaedbSGuochun Huang /*
208*cbfcaedbSGuochun Huang * For DSC sink programming the RC Range parameter fields
209*cbfcaedbSGuochun Huang * are as follows: Min_qp[15:11], max_qp[10:6], offset[5:0]
210*cbfcaedbSGuochun Huang */
211*cbfcaedbSGuochun Huang for (i = 0; i < DSC_NUM_BUF_RANGES; i++) {
212*cbfcaedbSGuochun Huang pps_payload->rc_range_parameters[i] =
213*cbfcaedbSGuochun Huang cpu_to_be16((dsc_cfg->rc_range_params[i].range_min_qp <<
214*cbfcaedbSGuochun Huang DSC_PPS_RC_RANGE_MINQP_SHIFT) |
215*cbfcaedbSGuochun Huang (dsc_cfg->rc_range_params[i].range_max_qp <<
216*cbfcaedbSGuochun Huang DSC_PPS_RC_RANGE_MAXQP_SHIFT) |
217*cbfcaedbSGuochun Huang (dsc_cfg->rc_range_params[i].range_bpg_offset));
218*cbfcaedbSGuochun Huang }
219*cbfcaedbSGuochun Huang
220*cbfcaedbSGuochun Huang /* PPS 88 */
221*cbfcaedbSGuochun Huang pps_payload->native_422_420 = dsc_cfg->native_422 |
222*cbfcaedbSGuochun Huang dsc_cfg->native_420 << DSC_PPS_NATIVE_420_SHIFT;
223*cbfcaedbSGuochun Huang
224*cbfcaedbSGuochun Huang /* PPS 89 */
225*cbfcaedbSGuochun Huang pps_payload->second_line_bpg_offset =
226*cbfcaedbSGuochun Huang dsc_cfg->second_line_bpg_offset;
227*cbfcaedbSGuochun Huang
228*cbfcaedbSGuochun Huang /* PPS 90, 91 */
229*cbfcaedbSGuochun Huang pps_payload->nsl_bpg_offset =
230*cbfcaedbSGuochun Huang cpu_to_be16(dsc_cfg->nsl_bpg_offset);
231*cbfcaedbSGuochun Huang
232*cbfcaedbSGuochun Huang /* PPS 92, 93 */
233*cbfcaedbSGuochun Huang pps_payload->second_line_offset_adj =
234*cbfcaedbSGuochun Huang cpu_to_be16(dsc_cfg->second_line_offset_adj);
235*cbfcaedbSGuochun Huang
236*cbfcaedbSGuochun Huang /* PPS 94 - 127 are O */
237*cbfcaedbSGuochun Huang }
238*cbfcaedbSGuochun Huang
239*cbfcaedbSGuochun Huang /**
240*cbfcaedbSGuochun Huang * drm_dsc_compute_rc_parameters() - Write rate control
241*cbfcaedbSGuochun Huang * parameters to the dsc configuration defined in
242*cbfcaedbSGuochun Huang * &struct drm_dsc_config in accordance with the DSC 1.2
243*cbfcaedbSGuochun Huang * specification. Some configuration fields must be present
244*cbfcaedbSGuochun Huang * beforehand.
245*cbfcaedbSGuochun Huang *
246*cbfcaedbSGuochun Huang * @vdsc_cfg:
247*cbfcaedbSGuochun Huang * DSC Configuration data partially filled by driver
248*cbfcaedbSGuochun Huang */
drm_dsc_compute_rc_parameters(struct drm_dsc_config * vdsc_cfg)249*cbfcaedbSGuochun Huang int drm_dsc_compute_rc_parameters(struct drm_dsc_config *vdsc_cfg)
250*cbfcaedbSGuochun Huang {
251*cbfcaedbSGuochun Huang unsigned long groups_per_line = 0;
252*cbfcaedbSGuochun Huang unsigned long groups_total = 0;
253*cbfcaedbSGuochun Huang unsigned long num_extra_mux_bits = 0;
254*cbfcaedbSGuochun Huang unsigned long slice_bits = 0;
255*cbfcaedbSGuochun Huang unsigned long hrd_delay = 0;
256*cbfcaedbSGuochun Huang unsigned long final_scale = 0;
257*cbfcaedbSGuochun Huang unsigned long rbs_min = 0;
258*cbfcaedbSGuochun Huang
259*cbfcaedbSGuochun Huang if (vdsc_cfg->native_420 || vdsc_cfg->native_422) {
260*cbfcaedbSGuochun Huang /* Number of groups used to code each line of a slice */
261*cbfcaedbSGuochun Huang groups_per_line = DIV_ROUND_UP(vdsc_cfg->slice_width / 2,
262*cbfcaedbSGuochun Huang DSC_RC_PIXELS_PER_GROUP);
263*cbfcaedbSGuochun Huang
264*cbfcaedbSGuochun Huang /* chunksize in Bytes */
265*cbfcaedbSGuochun Huang vdsc_cfg->slice_chunk_size = DIV_ROUND_UP(vdsc_cfg->slice_width / 2 *
266*cbfcaedbSGuochun Huang vdsc_cfg->bits_per_pixel,
267*cbfcaedbSGuochun Huang (8 * 16));
268*cbfcaedbSGuochun Huang } else {
269*cbfcaedbSGuochun Huang /* Number of groups used to code each line of a slice */
270*cbfcaedbSGuochun Huang groups_per_line = DIV_ROUND_UP(vdsc_cfg->slice_width,
271*cbfcaedbSGuochun Huang DSC_RC_PIXELS_PER_GROUP);
272*cbfcaedbSGuochun Huang
273*cbfcaedbSGuochun Huang /* chunksize in Bytes */
274*cbfcaedbSGuochun Huang vdsc_cfg->slice_chunk_size = DIV_ROUND_UP(vdsc_cfg->slice_width *
275*cbfcaedbSGuochun Huang vdsc_cfg->bits_per_pixel,
276*cbfcaedbSGuochun Huang (8 * 16));
277*cbfcaedbSGuochun Huang }
278*cbfcaedbSGuochun Huang
279*cbfcaedbSGuochun Huang if (vdsc_cfg->convert_rgb)
280*cbfcaedbSGuochun Huang num_extra_mux_bits = 3 * (vdsc_cfg->mux_word_size +
281*cbfcaedbSGuochun Huang (4 * vdsc_cfg->bits_per_component + 4)
282*cbfcaedbSGuochun Huang - 2);
283*cbfcaedbSGuochun Huang else if (vdsc_cfg->native_422)
284*cbfcaedbSGuochun Huang num_extra_mux_bits = 4 * vdsc_cfg->mux_word_size +
285*cbfcaedbSGuochun Huang (4 * vdsc_cfg->bits_per_component + 4) +
286*cbfcaedbSGuochun Huang 3 * (4 * vdsc_cfg->bits_per_component) - 2;
287*cbfcaedbSGuochun Huang else
288*cbfcaedbSGuochun Huang num_extra_mux_bits = 3 * vdsc_cfg->mux_word_size +
289*cbfcaedbSGuochun Huang (4 * vdsc_cfg->bits_per_component + 4) +
290*cbfcaedbSGuochun Huang 2 * (4 * vdsc_cfg->bits_per_component) - 2;
291*cbfcaedbSGuochun Huang /* Number of bits in one Slice */
292*cbfcaedbSGuochun Huang slice_bits = 8 * vdsc_cfg->slice_chunk_size * vdsc_cfg->slice_height;
293*cbfcaedbSGuochun Huang
294*cbfcaedbSGuochun Huang while ((num_extra_mux_bits > 0) &&
295*cbfcaedbSGuochun Huang ((slice_bits - num_extra_mux_bits) % vdsc_cfg->mux_word_size))
296*cbfcaedbSGuochun Huang num_extra_mux_bits--;
297*cbfcaedbSGuochun Huang
298*cbfcaedbSGuochun Huang if (groups_per_line < vdsc_cfg->initial_scale_value - 8)
299*cbfcaedbSGuochun Huang vdsc_cfg->initial_scale_value = groups_per_line + 8;
300*cbfcaedbSGuochun Huang
301*cbfcaedbSGuochun Huang /* scale_decrement_interval calculation according to DSC spec 1.11 */
302*cbfcaedbSGuochun Huang if (vdsc_cfg->initial_scale_value > 8)
303*cbfcaedbSGuochun Huang vdsc_cfg->scale_decrement_interval = groups_per_line /
304*cbfcaedbSGuochun Huang (vdsc_cfg->initial_scale_value - 8);
305*cbfcaedbSGuochun Huang else
306*cbfcaedbSGuochun Huang vdsc_cfg->scale_decrement_interval = DSC_SCALE_DECREMENT_INTERVAL_MAX;
307*cbfcaedbSGuochun Huang
308*cbfcaedbSGuochun Huang vdsc_cfg->final_offset = vdsc_cfg->rc_model_size -
309*cbfcaedbSGuochun Huang (vdsc_cfg->initial_xmit_delay *
310*cbfcaedbSGuochun Huang vdsc_cfg->bits_per_pixel + 8) / 16 + num_extra_mux_bits;
311*cbfcaedbSGuochun Huang
312*cbfcaedbSGuochun Huang if (vdsc_cfg->final_offset >= vdsc_cfg->rc_model_size) {
313*cbfcaedbSGuochun Huang printf("FinalOfs < RcModelSze for this InitialXmitDelay\n");
314*cbfcaedbSGuochun Huang return -ERANGE;
315*cbfcaedbSGuochun Huang }
316*cbfcaedbSGuochun Huang
317*cbfcaedbSGuochun Huang final_scale = (vdsc_cfg->rc_model_size * 8) /
318*cbfcaedbSGuochun Huang (vdsc_cfg->rc_model_size - vdsc_cfg->final_offset);
319*cbfcaedbSGuochun Huang if (vdsc_cfg->slice_height > 1)
320*cbfcaedbSGuochun Huang /*
321*cbfcaedbSGuochun Huang * NflBpgOffset is 16 bit value with 11 fractional bits
322*cbfcaedbSGuochun Huang * hence we multiply by 2^11 for preserving the
323*cbfcaedbSGuochun Huang * fractional part
324*cbfcaedbSGuochun Huang */
325*cbfcaedbSGuochun Huang vdsc_cfg->nfl_bpg_offset = DIV_ROUND_UP((vdsc_cfg->first_line_bpg_offset << 11),
326*cbfcaedbSGuochun Huang (vdsc_cfg->slice_height - 1));
327*cbfcaedbSGuochun Huang else
328*cbfcaedbSGuochun Huang vdsc_cfg->nfl_bpg_offset = 0;
329*cbfcaedbSGuochun Huang
330*cbfcaedbSGuochun Huang /* Number of groups used to code the entire slice */
331*cbfcaedbSGuochun Huang groups_total = groups_per_line * vdsc_cfg->slice_height;
332*cbfcaedbSGuochun Huang
333*cbfcaedbSGuochun Huang /* slice_bpg_offset is 16 bit value with 11 fractional bits */
334*cbfcaedbSGuochun Huang vdsc_cfg->slice_bpg_offset = DIV_ROUND_UP(((vdsc_cfg->rc_model_size -
335*cbfcaedbSGuochun Huang vdsc_cfg->initial_offset +
336*cbfcaedbSGuochun Huang num_extra_mux_bits) << 11),
337*cbfcaedbSGuochun Huang groups_total);
338*cbfcaedbSGuochun Huang
339*cbfcaedbSGuochun Huang if (final_scale > 9) {
340*cbfcaedbSGuochun Huang /*
341*cbfcaedbSGuochun Huang * ScaleIncrementInterval =
342*cbfcaedbSGuochun Huang * finaloffset/((NflBpgOffset + SliceBpgOffset)*8(finalscale - 1.125))
343*cbfcaedbSGuochun Huang * as (NflBpgOffset + SliceBpgOffset) has 11 bit fractional value,
344*cbfcaedbSGuochun Huang * we need divide by 2^11 from pstDscCfg values
345*cbfcaedbSGuochun Huang */
346*cbfcaedbSGuochun Huang vdsc_cfg->scale_increment_interval =
347*cbfcaedbSGuochun Huang (vdsc_cfg->final_offset * (1 << 11)) /
348*cbfcaedbSGuochun Huang ((vdsc_cfg->nfl_bpg_offset +
349*cbfcaedbSGuochun Huang vdsc_cfg->slice_bpg_offset) *
350*cbfcaedbSGuochun Huang (final_scale - 9));
351*cbfcaedbSGuochun Huang } else {
352*cbfcaedbSGuochun Huang /*
353*cbfcaedbSGuochun Huang * If finalScaleValue is less than or equal to 9, a value of 0 should
354*cbfcaedbSGuochun Huang * be used to disable the scale increment at the end of the slice
355*cbfcaedbSGuochun Huang */
356*cbfcaedbSGuochun Huang vdsc_cfg->scale_increment_interval = 0;
357*cbfcaedbSGuochun Huang }
358*cbfcaedbSGuochun Huang
359*cbfcaedbSGuochun Huang /*
360*cbfcaedbSGuochun Huang * DSC spec mentions that bits_per_pixel specifies the target
361*cbfcaedbSGuochun Huang * bits/pixel (bpp) rate that is used by the encoder,
362*cbfcaedbSGuochun Huang * in steps of 1/16 of a bit per pixel
363*cbfcaedbSGuochun Huang */
364*cbfcaedbSGuochun Huang rbs_min = vdsc_cfg->rc_model_size - vdsc_cfg->initial_offset +
365*cbfcaedbSGuochun Huang DIV_ROUND_UP(vdsc_cfg->initial_xmit_delay *
366*cbfcaedbSGuochun Huang vdsc_cfg->bits_per_pixel, 16) +
367*cbfcaedbSGuochun Huang groups_per_line * vdsc_cfg->first_line_bpg_offset;
368*cbfcaedbSGuochun Huang
369*cbfcaedbSGuochun Huang hrd_delay = DIV_ROUND_UP((rbs_min * 16), vdsc_cfg->bits_per_pixel);
370*cbfcaedbSGuochun Huang vdsc_cfg->rc_bits = (hrd_delay * vdsc_cfg->bits_per_pixel) / 16;
371*cbfcaedbSGuochun Huang vdsc_cfg->initial_dec_delay = hrd_delay - vdsc_cfg->initial_xmit_delay;
372*cbfcaedbSGuochun Huang
373*cbfcaedbSGuochun Huang return 0;
374*cbfcaedbSGuochun Huang }
375