xref: /rk3399_rockchip-uboot/drivers/video/atmel_lcdfb.c (revision cdfcedbf250ba2ec01b2555cffde83e9947e9fbf)
139cf4804SStelian Pop /*
239cf4804SStelian Pop  * Driver for AT91/AT32 LCD Controller
339cf4804SStelian Pop  *
439cf4804SStelian Pop  * Copyright (C) 2007 Atmel Corporation
539cf4804SStelian Pop  *
639cf4804SStelian Pop  * See file CREDITS for list of people who contributed to this
739cf4804SStelian Pop  * project.
839cf4804SStelian Pop  *
939cf4804SStelian Pop  * This program is free software; you can redistribute it and/or
1039cf4804SStelian Pop  * modify it under the terms of the GNU General Public License as
1139cf4804SStelian Pop  * published by the Free Software Foundation; either version 2 of
1239cf4804SStelian Pop  * the License, or (at your option) any later version.
1339cf4804SStelian Pop  *
1439cf4804SStelian Pop  * This program is distributed in the hope that it will be useful,
1539cf4804SStelian Pop  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1639cf4804SStelian Pop  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
1739cf4804SStelian Pop  * GNU General Public License for more details.
1839cf4804SStelian Pop  *
1939cf4804SStelian Pop  * You should have received a copy of the GNU General Public License
2039cf4804SStelian Pop  * along with this program; if not, write to the Free Software
2139cf4804SStelian Pop  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
2239cf4804SStelian Pop  * MA 02111-1307 USA
2339cf4804SStelian Pop  */
2439cf4804SStelian Pop 
2539cf4804SStelian Pop #include <common.h>
2639cf4804SStelian Pop #include <asm/io.h>
2739cf4804SStelian Pop #include <asm/arch/gpio.h>
2839cf4804SStelian Pop #include <asm/arch/clk.h>
2939cf4804SStelian Pop #include <lcd.h>
3039cf4804SStelian Pop #include <atmel_lcdc.h>
3139cf4804SStelian Pop 
3239cf4804SStelian Pop int lcd_line_length;
3339cf4804SStelian Pop int lcd_color_fg;
3439cf4804SStelian Pop int lcd_color_bg;
3539cf4804SStelian Pop 
3639cf4804SStelian Pop void *lcd_base;				/* Start of framebuffer memory	*/
3739cf4804SStelian Pop void *lcd_console_address;		/* Start of console buffer	*/
3839cf4804SStelian Pop 
3939cf4804SStelian Pop short console_col;
4039cf4804SStelian Pop short console_row;
4139cf4804SStelian Pop 
4239cf4804SStelian Pop /* configurable parameters */
4339cf4804SStelian Pop #define ATMEL_LCDC_CVAL_DEFAULT		0xc8
4439cf4804SStelian Pop #define ATMEL_LCDC_DMA_BURST_LEN	8
456bbced67SMark Jackson #ifndef ATMEL_LCDC_GUARD_TIME
466bbced67SMark Jackson #define ATMEL_LCDC_GUARD_TIME		1
476bbced67SMark Jackson #endif
4839cf4804SStelian Pop 
4939cf4804SStelian Pop #if defined(CONFIG_AT91SAM9263) || defined(CONFIG_AT91CAP9)
5039cf4804SStelian Pop #define ATMEL_LCDC_FIFO_SIZE		2048
5139cf4804SStelian Pop #else
5239cf4804SStelian Pop #define ATMEL_LCDC_FIFO_SIZE		512
5339cf4804SStelian Pop #endif
5439cf4804SStelian Pop 
5539cf4804SStelian Pop #define lcdc_readl(mmio, reg)		__raw_readl((mmio)+(reg))
5639cf4804SStelian Pop #define lcdc_writel(mmio, reg, val)	__raw_writel((val), (mmio)+(reg))
5739cf4804SStelian Pop 
5839cf4804SStelian Pop void lcd_setcolreg(ushort regno, ushort red, ushort green, ushort blue)
5939cf4804SStelian Pop {
6039cf4804SStelian Pop #if defined(CONFIG_ATMEL_LCD_BGR555)
6139cf4804SStelian Pop 	lcdc_writel(panel_info.mmio, ATMEL_LCDC_LUT(regno),
6239cf4804SStelian Pop 		    (red >> 3) | ((green & 0xf8) << 2) | ((blue & 0xf8) << 7));
6339cf4804SStelian Pop #else
6439cf4804SStelian Pop 	lcdc_writel(panel_info.mmio, ATMEL_LCDC_LUT(regno),
6539cf4804SStelian Pop 		    (blue >> 3) | ((green & 0xfc) << 3) | ((red & 0xf8) << 8));
6639cf4804SStelian Pop #endif
6739cf4804SStelian Pop }
6839cf4804SStelian Pop 
6939cf4804SStelian Pop void lcd_ctrl_init(void *lcdbase)
7039cf4804SStelian Pop {
7139cf4804SStelian Pop 	unsigned long value;
7239cf4804SStelian Pop 
7339cf4804SStelian Pop 	/* Turn off the LCD controller and the DMA controller */
7439cf4804SStelian Pop 	lcdc_writel(panel_info.mmio, ATMEL_LCDC_PWRCON,
756bbced67SMark Jackson 		    ATMEL_LCDC_GUARD_TIME << ATMEL_LCDC_GUARDT_OFFSET);
7639cf4804SStelian Pop 
7739cf4804SStelian Pop 	/* Wait for the LCDC core to become idle */
7839cf4804SStelian Pop 	while (lcdc_readl(panel_info.mmio, ATMEL_LCDC_PWRCON) & ATMEL_LCDC_BUSY)
7939cf4804SStelian Pop 		udelay(10);
8039cf4804SStelian Pop 
8139cf4804SStelian Pop 	lcdc_writel(panel_info.mmio, ATMEL_LCDC_DMACON, 0);
8239cf4804SStelian Pop 
8339cf4804SStelian Pop 	/* Reset LCDC DMA */
8439cf4804SStelian Pop 	lcdc_writel(panel_info.mmio, ATMEL_LCDC_DMACON, ATMEL_LCDC_DMARST);
8539cf4804SStelian Pop 
8639cf4804SStelian Pop 	/* ...set frame size and burst length = 8 words (?) */
8739cf4804SStelian Pop 	value = (panel_info.vl_col * panel_info.vl_row *
8839cf4804SStelian Pop 		 NBITS(panel_info.vl_bpix)) / 32;
8939cf4804SStelian Pop 	value |= ((ATMEL_LCDC_DMA_BURST_LEN - 1) << ATMEL_LCDC_BLENGTH_OFFSET);
9039cf4804SStelian Pop 	lcdc_writel(panel_info.mmio, ATMEL_LCDC_DMAFRMCFG, value);
9139cf4804SStelian Pop 
9239cf4804SStelian Pop 	/* Set pixel clock */
9339cf4804SStelian Pop 	value = get_lcdc_clk_rate(0) / panel_info.vl_clk;
9439cf4804SStelian Pop 	if (get_lcdc_clk_rate(0) % panel_info.vl_clk)
9539cf4804SStelian Pop 		value++;
9639cf4804SStelian Pop 	value = (value / 2) - 1;
9739cf4804SStelian Pop 
9839cf4804SStelian Pop 	if (!value) {
9939cf4804SStelian Pop 		lcdc_writel(panel_info.mmio, ATMEL_LCDC_LCDCON1, ATMEL_LCDC_BYPASS);
10039cf4804SStelian Pop 	} else
10139cf4804SStelian Pop 		lcdc_writel(panel_info.mmio, ATMEL_LCDC_LCDCON1,
10239cf4804SStelian Pop 			    value << ATMEL_LCDC_CLKVAL_OFFSET);
10339cf4804SStelian Pop 
10439cf4804SStelian Pop 	/* Initialize control register 2 */
105f2302d44SStefan Roese #ifdef CONFIG_AVR32
106f2302d44SStefan Roese 	value = ATMEL_LCDC_MEMOR_BIG | ATMEL_LCDC_CLKMOD_ALWAYSACTIVE;
107f2302d44SStefan Roese #else
10839cf4804SStelian Pop 	value = ATMEL_LCDC_MEMOR_LITTLE | ATMEL_LCDC_CLKMOD_ALWAYSACTIVE;
109f2302d44SStefan Roese #endif
11039cf4804SStelian Pop 	if (panel_info.vl_tft)
11139cf4804SStelian Pop 		value |= ATMEL_LCDC_DISTYPE_TFT;
11239cf4804SStelian Pop 
11370dbc54cSHaavard Skinnemoen 	value |= panel_info.vl_sync;
11439cf4804SStelian Pop 	value |= (panel_info.vl_bpix << 5);
11539cf4804SStelian Pop 	lcdc_writel(panel_info.mmio, ATMEL_LCDC_LCDCON2, value);
11639cf4804SStelian Pop 
11739cf4804SStelian Pop 	/* Vertical timing */
11839cf4804SStelian Pop 	value = (panel_info.vl_vsync_len - 1) << ATMEL_LCDC_VPW_OFFSET;
11939cf4804SStelian Pop 	value |= panel_info.vl_upper_margin << ATMEL_LCDC_VBP_OFFSET;
12039cf4804SStelian Pop 	value |= panel_info.vl_lower_margin;
12139cf4804SStelian Pop 	lcdc_writel(panel_info.mmio, ATMEL_LCDC_TIM1, value);
12239cf4804SStelian Pop 
12339cf4804SStelian Pop 	/* Horizontal timing */
12439cf4804SStelian Pop 	value = (panel_info.vl_right_margin - 1) << ATMEL_LCDC_HFP_OFFSET;
12539cf4804SStelian Pop 	value |= (panel_info.vl_hsync_len - 1) << ATMEL_LCDC_HPW_OFFSET;
12639cf4804SStelian Pop 	value |= (panel_info.vl_left_margin - 1);
12739cf4804SStelian Pop 	lcdc_writel(panel_info.mmio, ATMEL_LCDC_TIM2, value);
12839cf4804SStelian Pop 
12939cf4804SStelian Pop 	/* Display size */
13039cf4804SStelian Pop 	value = (panel_info.vl_col - 1) << ATMEL_LCDC_HOZVAL_OFFSET;
13139cf4804SStelian Pop 	value |= panel_info.vl_row - 1;
13239cf4804SStelian Pop 	lcdc_writel(panel_info.mmio, ATMEL_LCDC_LCDFRMCFG, value);
13339cf4804SStelian Pop 
13439cf4804SStelian Pop 	/* FIFO Threshold: Use formula from data sheet */
13539cf4804SStelian Pop 	value = ATMEL_LCDC_FIFO_SIZE - (2 * ATMEL_LCDC_DMA_BURST_LEN + 3);
13639cf4804SStelian Pop 	lcdc_writel(panel_info.mmio, ATMEL_LCDC_FIFO, value);
13739cf4804SStelian Pop 
13839cf4804SStelian Pop 	/* Toggle LCD_MODE every frame */
13939cf4804SStelian Pop 	lcdc_writel(panel_info.mmio, ATMEL_LCDC_MVAL, 0);
14039cf4804SStelian Pop 
14139cf4804SStelian Pop 	/* Disable all interrupts */
14239cf4804SStelian Pop 	lcdc_writel(panel_info.mmio, ATMEL_LCDC_IDR, ~0UL);
14339cf4804SStelian Pop 
14439cf4804SStelian Pop 	/* Set contrast */
14539cf4804SStelian Pop 	value = ATMEL_LCDC_PS_DIV8 |
14639cf4804SStelian Pop 		ATMEL_LCDC_ENA_PWMENABLE;
147*cdfcedbfSAlexander Stein 	if (!panel_info.vl_cont_pol_low)
148*cdfcedbfSAlexander Stein 		value |= ATMEL_LCDC_POL_POSITIVE;
14939cf4804SStelian Pop 	lcdc_writel(panel_info.mmio, ATMEL_LCDC_CONTRAST_CTR, value);
15039cf4804SStelian Pop 	lcdc_writel(panel_info.mmio, ATMEL_LCDC_CONTRAST_VAL, ATMEL_LCDC_CVAL_DEFAULT);
15139cf4804SStelian Pop 
15239cf4804SStelian Pop 	/* Set framebuffer DMA base address and pixel offset */
15339cf4804SStelian Pop 	lcdc_writel(panel_info.mmio, ATMEL_LCDC_DMABADDR1, (u_long)lcdbase);
15439cf4804SStelian Pop 
15539cf4804SStelian Pop 	lcdc_writel(panel_info.mmio, ATMEL_LCDC_DMACON, ATMEL_LCDC_DMAEN);
15639cf4804SStelian Pop 	lcdc_writel(panel_info.mmio, ATMEL_LCDC_PWRCON,
1576bbced67SMark Jackson 		    (ATMEL_LCDC_GUARD_TIME << ATMEL_LCDC_GUARDT_OFFSET) | ATMEL_LCDC_PWR);
15839cf4804SStelian Pop }
15939cf4804SStelian Pop 
16039cf4804SStelian Pop ulong calc_fbsize(void)
16139cf4804SStelian Pop {
16239cf4804SStelian Pop 	return ((panel_info.vl_col * panel_info.vl_row *
16339cf4804SStelian Pop 		NBITS(panel_info.vl_bpix)) / 8) + PAGE_SIZE;
16439cf4804SStelian Pop }
165