139cf4804SStelian Pop /* 239cf4804SStelian Pop * Driver for AT91/AT32 LCD Controller 339cf4804SStelian Pop * 439cf4804SStelian Pop * Copyright (C) 2007 Atmel Corporation 539cf4804SStelian Pop * 61a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 739cf4804SStelian Pop */ 839cf4804SStelian Pop 939cf4804SStelian Pop #include <common.h> 1039cf4804SStelian Pop #include <asm/io.h> 1139cf4804SStelian Pop #include <asm/arch/gpio.h> 1239cf4804SStelian Pop #include <asm/arch/clk.h> 1339cf4804SStelian Pop #include <lcd.h> 1439cf4804SStelian Pop #include <atmel_lcdc.h> 1539cf4804SStelian Pop 1639cf4804SStelian Pop /* configurable parameters */ 1739cf4804SStelian Pop #define ATMEL_LCDC_CVAL_DEFAULT 0xc8 1839cf4804SStelian Pop #define ATMEL_LCDC_DMA_BURST_LEN 8 196bbced67SMark Jackson #ifndef ATMEL_LCDC_GUARD_TIME 206bbced67SMark Jackson #define ATMEL_LCDC_GUARD_TIME 1 216bbced67SMark Jackson #endif 2239cf4804SStelian Pop 2339cf4804SStelian Pop #if defined(CONFIG_AT91SAM9263) || defined(CONFIG_AT91CAP9) 2439cf4804SStelian Pop #define ATMEL_LCDC_FIFO_SIZE 2048 2539cf4804SStelian Pop #else 2639cf4804SStelian Pop #define ATMEL_LCDC_FIFO_SIZE 512 2739cf4804SStelian Pop #endif 2839cf4804SStelian Pop 2939cf4804SStelian Pop #define lcdc_readl(mmio, reg) __raw_readl((mmio)+(reg)) 3039cf4804SStelian Pop #define lcdc_writel(mmio, reg, val) __raw_writel((val), (mmio)+(reg)) 3139cf4804SStelian Pop 3238b55087SNikita Kiryanov ushort *configuration_get_cmap(void) 3338b55087SNikita Kiryanov { 3438b55087SNikita Kiryanov return (ushort *)(panel_info.mmio + ATMEL_LCDC_LUT(0)); 3538b55087SNikita Kiryanov } 3638b55087SNikita Kiryanov 37*b3d12e9bSNikita Kiryanov #if defined(CONFIG_BMP_16BPP) && defined(CONFIG_ATMEL_LCD_BGR555) 38*b3d12e9bSNikita Kiryanov void fb_put_word(uchar **fb, uchar **from) 39*b3d12e9bSNikita Kiryanov { 40*b3d12e9bSNikita Kiryanov *(*fb)++ = (((*from)[0] & 0x1f) << 2) | ((*from)[1] & 0x03); 41*b3d12e9bSNikita Kiryanov *(*fb)++ = ((*from)[0] & 0xe0) | (((*from)[1] & 0x7c) >> 2); 42*b3d12e9bSNikita Kiryanov *from += 2; 43*b3d12e9bSNikita Kiryanov } 44*b3d12e9bSNikita Kiryanov #endif 45*b3d12e9bSNikita Kiryanov 4639cf4804SStelian Pop void lcd_setcolreg(ushort regno, ushort red, ushort green, ushort blue) 4739cf4804SStelian Pop { 4839cf4804SStelian Pop #if defined(CONFIG_ATMEL_LCD_BGR555) 4939cf4804SStelian Pop lcdc_writel(panel_info.mmio, ATMEL_LCDC_LUT(regno), 5039cf4804SStelian Pop (red >> 3) | ((green & 0xf8) << 2) | ((blue & 0xf8) << 7)); 5139cf4804SStelian Pop #else 5239cf4804SStelian Pop lcdc_writel(panel_info.mmio, ATMEL_LCDC_LUT(regno), 5339cf4804SStelian Pop (blue >> 3) | ((green & 0xfc) << 3) | ((red & 0xf8) << 8)); 5439cf4804SStelian Pop #endif 5539cf4804SStelian Pop } 5639cf4804SStelian Pop 5739cf4804SStelian Pop void lcd_ctrl_init(void *lcdbase) 5839cf4804SStelian Pop { 5939cf4804SStelian Pop unsigned long value; 6039cf4804SStelian Pop 6139cf4804SStelian Pop /* Turn off the LCD controller and the DMA controller */ 6239cf4804SStelian Pop lcdc_writel(panel_info.mmio, ATMEL_LCDC_PWRCON, 636bbced67SMark Jackson ATMEL_LCDC_GUARD_TIME << ATMEL_LCDC_GUARDT_OFFSET); 6439cf4804SStelian Pop 6539cf4804SStelian Pop /* Wait for the LCDC core to become idle */ 6639cf4804SStelian Pop while (lcdc_readl(panel_info.mmio, ATMEL_LCDC_PWRCON) & ATMEL_LCDC_BUSY) 6739cf4804SStelian Pop udelay(10); 6839cf4804SStelian Pop 6939cf4804SStelian Pop lcdc_writel(panel_info.mmio, ATMEL_LCDC_DMACON, 0); 7039cf4804SStelian Pop 7139cf4804SStelian Pop /* Reset LCDC DMA */ 7239cf4804SStelian Pop lcdc_writel(panel_info.mmio, ATMEL_LCDC_DMACON, ATMEL_LCDC_DMARST); 7339cf4804SStelian Pop 7439cf4804SStelian Pop /* ...set frame size and burst length = 8 words (?) */ 7539cf4804SStelian Pop value = (panel_info.vl_col * panel_info.vl_row * 7639cf4804SStelian Pop NBITS(panel_info.vl_bpix)) / 32; 7739cf4804SStelian Pop value |= ((ATMEL_LCDC_DMA_BURST_LEN - 1) << ATMEL_LCDC_BLENGTH_OFFSET); 7839cf4804SStelian Pop lcdc_writel(panel_info.mmio, ATMEL_LCDC_DMAFRMCFG, value); 7939cf4804SStelian Pop 8039cf4804SStelian Pop /* Set pixel clock */ 8139cf4804SStelian Pop value = get_lcdc_clk_rate(0) / panel_info.vl_clk; 8239cf4804SStelian Pop if (get_lcdc_clk_rate(0) % panel_info.vl_clk) 8339cf4804SStelian Pop value++; 8439cf4804SStelian Pop value = (value / 2) - 1; 8539cf4804SStelian Pop 8639cf4804SStelian Pop if (!value) { 8739cf4804SStelian Pop lcdc_writel(panel_info.mmio, ATMEL_LCDC_LCDCON1, ATMEL_LCDC_BYPASS); 8839cf4804SStelian Pop } else 8939cf4804SStelian Pop lcdc_writel(panel_info.mmio, ATMEL_LCDC_LCDCON1, 9039cf4804SStelian Pop value << ATMEL_LCDC_CLKVAL_OFFSET); 9139cf4804SStelian Pop 9239cf4804SStelian Pop /* Initialize control register 2 */ 93f2302d44SStefan Roese #ifdef CONFIG_AVR32 94f2302d44SStefan Roese value = ATMEL_LCDC_MEMOR_BIG | ATMEL_LCDC_CLKMOD_ALWAYSACTIVE; 95f2302d44SStefan Roese #else 9639cf4804SStelian Pop value = ATMEL_LCDC_MEMOR_LITTLE | ATMEL_LCDC_CLKMOD_ALWAYSACTIVE; 97f2302d44SStefan Roese #endif 9839cf4804SStelian Pop if (panel_info.vl_tft) 9939cf4804SStelian Pop value |= ATMEL_LCDC_DISTYPE_TFT; 10039cf4804SStelian Pop 10170dbc54cSHaavard Skinnemoen value |= panel_info.vl_sync; 10239cf4804SStelian Pop value |= (panel_info.vl_bpix << 5); 10339cf4804SStelian Pop lcdc_writel(panel_info.mmio, ATMEL_LCDC_LCDCON2, value); 10439cf4804SStelian Pop 10539cf4804SStelian Pop /* Vertical timing */ 10639cf4804SStelian Pop value = (panel_info.vl_vsync_len - 1) << ATMEL_LCDC_VPW_OFFSET; 10739cf4804SStelian Pop value |= panel_info.vl_upper_margin << ATMEL_LCDC_VBP_OFFSET; 10839cf4804SStelian Pop value |= panel_info.vl_lower_margin; 10939cf4804SStelian Pop lcdc_writel(panel_info.mmio, ATMEL_LCDC_TIM1, value); 11039cf4804SStelian Pop 11139cf4804SStelian Pop /* Horizontal timing */ 11239cf4804SStelian Pop value = (panel_info.vl_right_margin - 1) << ATMEL_LCDC_HFP_OFFSET; 11339cf4804SStelian Pop value |= (panel_info.vl_hsync_len - 1) << ATMEL_LCDC_HPW_OFFSET; 11439cf4804SStelian Pop value |= (panel_info.vl_left_margin - 1); 11539cf4804SStelian Pop lcdc_writel(panel_info.mmio, ATMEL_LCDC_TIM2, value); 11639cf4804SStelian Pop 11739cf4804SStelian Pop /* Display size */ 11839cf4804SStelian Pop value = (panel_info.vl_col - 1) << ATMEL_LCDC_HOZVAL_OFFSET; 11939cf4804SStelian Pop value |= panel_info.vl_row - 1; 12039cf4804SStelian Pop lcdc_writel(panel_info.mmio, ATMEL_LCDC_LCDFRMCFG, value); 12139cf4804SStelian Pop 12239cf4804SStelian Pop /* FIFO Threshold: Use formula from data sheet */ 12339cf4804SStelian Pop value = ATMEL_LCDC_FIFO_SIZE - (2 * ATMEL_LCDC_DMA_BURST_LEN + 3); 12439cf4804SStelian Pop lcdc_writel(panel_info.mmio, ATMEL_LCDC_FIFO, value); 12539cf4804SStelian Pop 12639cf4804SStelian Pop /* Toggle LCD_MODE every frame */ 12739cf4804SStelian Pop lcdc_writel(panel_info.mmio, ATMEL_LCDC_MVAL, 0); 12839cf4804SStelian Pop 12939cf4804SStelian Pop /* Disable all interrupts */ 13039cf4804SStelian Pop lcdc_writel(panel_info.mmio, ATMEL_LCDC_IDR, ~0UL); 13139cf4804SStelian Pop 13239cf4804SStelian Pop /* Set contrast */ 13339cf4804SStelian Pop value = ATMEL_LCDC_PS_DIV8 | 13439cf4804SStelian Pop ATMEL_LCDC_ENA_PWMENABLE; 135cdfcedbfSAlexander Stein if (!panel_info.vl_cont_pol_low) 136cdfcedbfSAlexander Stein value |= ATMEL_LCDC_POL_POSITIVE; 13739cf4804SStelian Pop lcdc_writel(panel_info.mmio, ATMEL_LCDC_CONTRAST_CTR, value); 13839cf4804SStelian Pop lcdc_writel(panel_info.mmio, ATMEL_LCDC_CONTRAST_VAL, ATMEL_LCDC_CVAL_DEFAULT); 13939cf4804SStelian Pop 14039cf4804SStelian Pop /* Set framebuffer DMA base address and pixel offset */ 14139cf4804SStelian Pop lcdc_writel(panel_info.mmio, ATMEL_LCDC_DMABADDR1, (u_long)lcdbase); 14239cf4804SStelian Pop 14339cf4804SStelian Pop lcdc_writel(panel_info.mmio, ATMEL_LCDC_DMACON, ATMEL_LCDC_DMAEN); 14439cf4804SStelian Pop lcdc_writel(panel_info.mmio, ATMEL_LCDC_PWRCON, 1456bbced67SMark Jackson (ATMEL_LCDC_GUARD_TIME << ATMEL_LCDC_GUARDT_OFFSET) | ATMEL_LCDC_PWR); 14639cf4804SStelian Pop } 14739cf4804SStelian Pop 14839cf4804SStelian Pop ulong calc_fbsize(void) 14939cf4804SStelian Pop { 15039cf4804SStelian Pop return ((panel_info.vl_col * panel_info.vl_row * 15139cf4804SStelian Pop NBITS(panel_info.vl_bpix)) / 8) + PAGE_SIZE; 15239cf4804SStelian Pop } 153