xref: /rk3399_rockchip-uboot/drivers/usb/phy/rockchip_usb2_phy.c (revision b97fba2cf2716521c8ba93aba769e218a367de21)
1 /*
2  * Copyright 2016 Rockchip Electronics Co., Ltd
3  *
4  * SPDX-License-Identifier:    GPL-2.0+
5  */
6 
7 #include <common.h>
8 #include <asm/arch/clock.h>
9 #include <asm/io.h>
10 #include <dm.h>
11 #include <fdtdec.h>
12 #include <syscon.h>
13 
14 #include "../gadget/dwc2_udc_otg_priv.h"
15 
16 DECLARE_GLOBAL_DATA_PTR;
17 
18 #define BIT_WRITEABLE_SHIFT	16
19 
20 struct usb2phy_reg {
21 	unsigned int offset;
22 	unsigned int bitend;
23 	unsigned int bitstart;
24 	unsigned int disable;
25 	unsigned int enable;
26 };
27 
28 /**
29  * struct rockchip_usb2_phy_cfg: usb-phy port configuration
30  * @port_reset: usb otg per-port reset register
31  * @soft_con: software control usb otg register
32  * @suspend: phy suspend register
33  */
34 struct rockchip_usb2_phy_cfg {
35 	struct usb2phy_reg port_reset;
36 	struct usb2phy_reg siddq;
37 	struct usb2phy_reg soft_con;
38 	struct usb2phy_reg suspend;
39 };
40 
41 struct rockchip_usb2_phy_dt_id {
42 	char		compatible[128];
43 	const void	*data;
44 };
45 
46 static const struct rockchip_usb2_phy_cfg rk3288_pdata = {
47 	.port_reset     = {0x00, 12, 12, 0, 1},
48 	.siddq		= {0x00, 13, 13, 0, 1},
49 	.soft_con       = {0x08, 2, 2, 0, 1},
50 	.suspend	= {0x0c, 5, 0, 0x01, 0x2A},
51 };
52 
53 static struct rockchip_usb2_phy_dt_id rockchip_usb2_phy_dt_ids[] = {
54 	{ .compatible = "rockchip,rk3288-usb-phy", .data = &rk3288_pdata },
55 	{}
56 };
57 
58 static void property_enable(struct dwc2_plat_otg_data *pdata,
59 				  const struct usb2phy_reg *reg, bool en)
60 {
61 	unsigned int val, mask, tmp;
62 
63 	tmp = en ? reg->enable : reg->disable;
64 	mask = GENMASK(reg->bitend, reg->bitstart);
65 	val = (tmp << reg->bitstart) | (mask << BIT_WRITEABLE_SHIFT);
66 
67 	writel(val, pdata->regs_phy + reg->offset);
68 }
69 
70 int rockchip_u2phy_vbus_detect(void)
71 {
72 	u32 val = 0;
73 
74 #ifdef CONFIG_ROCKCHIP_RK3288
75 	u32 grf_base = (u32)syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
76 
77 	val = readl(grf_base + 0x288);
78 	val = (val & BIT(14)) >> 14;
79 #endif
80 
81 	return val;
82 }
83 
84 static int otg_phy_parse(struct dwc2_udc *dev)
85 {
86 	int node, phy_node;
87 	u32 grf_base, grf_offset;
88 	const void *blob = gd->fdt_blob;
89 	const fdt32_t *reg;
90 	fdt_addr_t addr;
91 	struct dwc2_plat_otg_data *pdata = dev->pdata;
92 
93 	/* Find the usb_otg node */
94 	node = fdt_node_offset_by_compatible(blob, -1, "snps,dwc2");
95 
96 retry:
97 	if (node > 0) {
98 		reg = fdt_getprop(blob, node, "reg", NULL);
99 		if (!reg)
100 			return -EINVAL;
101 
102 		addr = fdt_translate_address(blob, node, reg);
103 		if (addr == OF_BAD_ADDR) {
104 			pr_err("Not found usb_otg address\n");
105 			return -EINVAL;
106 		}
107 
108 #if defined(CONFIG_ROCKCHIP_RK3288)
109 		if (addr != 0xff580000) {
110 			node = fdt_node_offset_by_compatible(blob, node,
111 							     "snps,dwc2");
112 			goto retry;
113 		}
114 #endif
115 	} else {
116 		/*
117 		 * With kernel dtb support, rk3288 dwc2 otg node
118 		 * use the rockchip legacy dwc2 driver "dwc_otg_310"
119 		 * with the compatible "rockchip,rk3288_usb20_otg".
120 		 */
121 #if defined(CONFIG_ROCKCHIP_RK3288)
122 		node = fdt_node_offset_by_compatible(blob, -1,
123 				"rockchip,rk3288_usb20_otg");
124 #endif
125 		if (node < 0) {
126 			pr_err("Not found usb_otg device\n");
127 			return -ENODEV;
128 		}
129 	}
130 
131 	/* Find the usb phy node */
132 	node = fdtdec_lookup_phandle(blob, node, "phys");
133 	if (node <= 0) {
134 		pr_err("Not found usbphy device\n");
135 		return -ENODEV;
136 	}
137 
138 	/* Find the usb otg-phy node */
139 	phy_node = fdt_parent_offset(blob, node);
140 	if (phy_node <= 0) {
141 		pr_err("Not found sub usbphy device\n");
142 		return -ENODEV;
143 	}
144 
145 	grf_base = (u32)syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
146 	grf_offset = fdtdec_get_addr(blob, node, "reg");
147 
148 	/* Pad dwc2_plat_otg_data related to phy */
149 	pdata->phy_of_node = phy_node;
150 	pdata->regs_phy = grf_base + grf_offset;
151 
152 	return 0;
153 }
154 
155 void otg_phy_init(struct dwc2_udc *dev)
156 {
157 	struct dwc2_plat_otg_data *pdata = dev->pdata;
158 	struct rockchip_usb2_phy_cfg *phy_cfg = NULL;
159 	struct rockchip_usb2_phy_dt_id *of_id;
160 	int i;
161 
162 	if (!pdata->regs_phy && otg_phy_parse(dev)) {
163 		pr_err("otg-phy parse error\n");
164 		return;
165 	}
166 
167 	for (i = 0; i < ARRAY_SIZE(rockchip_usb2_phy_dt_ids); i++) {
168 		of_id = &rockchip_usb2_phy_dt_ids[i];
169 		if (fdt_node_check_compatible(gd->fdt_blob, pdata->phy_of_node,
170 					      of_id->compatible) == 0) {
171 			phy_cfg = (struct rockchip_usb2_phy_cfg *)of_id->data;
172 			break;
173 		}
174 	}
175 	if (!phy_cfg) {
176 		debug("Can't find device platform data\n");
177 
178 		hang();
179 		return;
180 	}
181 	pdata->priv = phy_cfg;
182 
183 	/* power up usb phy analog blocks by set siddq 0 */
184 	property_enable(pdata, &phy_cfg->siddq, false);
185 
186 	/* disable software control */
187 	property_enable(pdata, &phy_cfg->soft_con, false);
188 
189 	/* reset otg port */
190 	property_enable(pdata, &phy_cfg->port_reset, true);
191 	mdelay(1);
192 	property_enable(pdata, &phy_cfg->port_reset, false);
193 	udelay(1);
194 }
195 
196 void otg_phy_off(struct dwc2_udc *dev)
197 {
198 	struct dwc2_plat_otg_data *pdata = dev->pdata;
199 	struct rockchip_usb2_phy_cfg *phy_cfg = pdata->priv;
200 
201 	if (!pdata->regs_phy && otg_phy_parse(dev)) {
202 		pr_err("otg-phy parse error\n");
203 		return;
204 	}
205 
206 	/* enable software control */
207 	property_enable(pdata, &phy_cfg->soft_con, true);
208 	/* enter suspend */
209 	property_enable(pdata, &phy_cfg->suspend, true);
210 }
211