1fab33579SXu Ziyuan /*
2fab33579SXu Ziyuan * Copyright 2016 Rockchip Electronics Co., Ltd
3fab33579SXu Ziyuan *
4fab33579SXu Ziyuan * SPDX-License-Identifier: GPL-2.0+
5fab33579SXu Ziyuan */
6fab33579SXu Ziyuan
7fab33579SXu Ziyuan #include <common.h>
8471ba803SFrank Wang #include <asm/arch/clock.h>
9fab33579SXu Ziyuan #include <asm/io.h>
10da1b89c5SWilliam Wu #include <dm.h>
11471ba803SFrank Wang #include <fdtdec.h>
126a3f8006SWilliam Wu #include <fdt_support.h>
13471ba803SFrank Wang #include <syscon.h>
14*f1ba13f8SMasahiro Yamada #include <linux/libfdt.h>
15fab33579SXu Ziyuan
16fab33579SXu Ziyuan #include "../gadget/dwc2_udc_otg_priv.h"
17fab33579SXu Ziyuan
18fab33579SXu Ziyuan DECLARE_GLOBAL_DATA_PTR;
19fab33579SXu Ziyuan
20fab33579SXu Ziyuan #define BIT_WRITEABLE_SHIFT 16
21fab33579SXu Ziyuan
22fab33579SXu Ziyuan struct usb2phy_reg {
23fab33579SXu Ziyuan unsigned int offset;
24fab33579SXu Ziyuan unsigned int bitend;
25fab33579SXu Ziyuan unsigned int bitstart;
26fab33579SXu Ziyuan unsigned int disable;
27fab33579SXu Ziyuan unsigned int enable;
28fab33579SXu Ziyuan };
29fab33579SXu Ziyuan
30fab33579SXu Ziyuan /**
31fab33579SXu Ziyuan * struct rockchip_usb2_phy_cfg: usb-phy port configuration
32fab33579SXu Ziyuan * @port_reset: usb otg per-port reset register
33fab33579SXu Ziyuan * @soft_con: software control usb otg register
34fab33579SXu Ziyuan * @suspend: phy suspend register
35fab33579SXu Ziyuan */
36fab33579SXu Ziyuan struct rockchip_usb2_phy_cfg {
37fab33579SXu Ziyuan struct usb2phy_reg port_reset;
38fee1ae34SNickey Yang struct usb2phy_reg siddq;
39fab33579SXu Ziyuan struct usb2phy_reg soft_con;
40fab33579SXu Ziyuan struct usb2phy_reg suspend;
41fab33579SXu Ziyuan };
42fab33579SXu Ziyuan
43fab33579SXu Ziyuan struct rockchip_usb2_phy_dt_id {
44fab33579SXu Ziyuan char compatible[128];
45fab33579SXu Ziyuan const void *data;
46fab33579SXu Ziyuan };
47fab33579SXu Ziyuan
48fab33579SXu Ziyuan static const struct rockchip_usb2_phy_cfg rk3288_pdata = {
49fab33579SXu Ziyuan .port_reset = {0x00, 12, 12, 0, 1},
50fee1ae34SNickey Yang .siddq = {0x00, 13, 13, 0, 1},
51fab33579SXu Ziyuan .soft_con = {0x08, 2, 2, 0, 1},
52fab33579SXu Ziyuan .suspend = {0x0c, 5, 0, 0x01, 0x2A},
53fab33579SXu Ziyuan };
54fab33579SXu Ziyuan
55fab33579SXu Ziyuan static struct rockchip_usb2_phy_dt_id rockchip_usb2_phy_dt_ids[] = {
56fab33579SXu Ziyuan { .compatible = "rockchip,rk3288-usb-phy", .data = &rk3288_pdata },
57fab33579SXu Ziyuan {}
58fab33579SXu Ziyuan };
59fab33579SXu Ziyuan
property_enable(struct dwc2_plat_otg_data * pdata,const struct usb2phy_reg * reg,bool en)60fab33579SXu Ziyuan static void property_enable(struct dwc2_plat_otg_data *pdata,
61fab33579SXu Ziyuan const struct usb2phy_reg *reg, bool en)
62fab33579SXu Ziyuan {
63fab33579SXu Ziyuan unsigned int val, mask, tmp;
64fab33579SXu Ziyuan
65fab33579SXu Ziyuan tmp = en ? reg->enable : reg->disable;
66fab33579SXu Ziyuan mask = GENMASK(reg->bitend, reg->bitstart);
67fab33579SXu Ziyuan val = (tmp << reg->bitstart) | (mask << BIT_WRITEABLE_SHIFT);
68fab33579SXu Ziyuan
69fab33579SXu Ziyuan writel(val, pdata->regs_phy + reg->offset);
70fab33579SXu Ziyuan }
71fab33579SXu Ziyuan
rockchip_u2phy_vbus_detect(void)723e4afe6bSWilliam Wu int rockchip_u2phy_vbus_detect(void)
733e4afe6bSWilliam Wu {
743e4afe6bSWilliam Wu u32 val = 0;
753e4afe6bSWilliam Wu
763e4afe6bSWilliam Wu #ifdef CONFIG_ROCKCHIP_RK3288
773e4afe6bSWilliam Wu u32 grf_base = (u32)syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
783e4afe6bSWilliam Wu
793e4afe6bSWilliam Wu val = readl(grf_base + 0x288);
803e4afe6bSWilliam Wu val = (val & BIT(14)) >> 14;
813e4afe6bSWilliam Wu #endif
823e4afe6bSWilliam Wu
833e4afe6bSWilliam Wu return val;
843e4afe6bSWilliam Wu }
853e4afe6bSWilliam Wu
otg_phy_parse(struct dwc2_udc * dev)86471ba803SFrank Wang static int otg_phy_parse(struct dwc2_udc *dev)
87471ba803SFrank Wang {
88471ba803SFrank Wang int node, phy_node;
89471ba803SFrank Wang u32 grf_base, grf_offset;
90471ba803SFrank Wang const void *blob = gd->fdt_blob;
91da1b89c5SWilliam Wu const fdt32_t *reg;
92da1b89c5SWilliam Wu fdt_addr_t addr;
93471ba803SFrank Wang struct dwc2_plat_otg_data *pdata = dev->pdata;
94471ba803SFrank Wang
95471ba803SFrank Wang /* Find the usb_otg node */
96471ba803SFrank Wang node = fdt_node_offset_by_compatible(blob, -1, "snps,dwc2");
97da1b89c5SWilliam Wu
986a3f8006SWilliam Wu #if defined(CONFIG_ROCKCHIP_RK3288)
99da1b89c5SWilliam Wu retry:
1006a3f8006SWilliam Wu #endif
101da1b89c5SWilliam Wu if (node > 0) {
102da1b89c5SWilliam Wu reg = fdt_getprop(blob, node, "reg", NULL);
103da1b89c5SWilliam Wu if (!reg)
104da1b89c5SWilliam Wu return -EINVAL;
105da1b89c5SWilliam Wu
106da1b89c5SWilliam Wu addr = fdt_translate_address(blob, node, reg);
107da1b89c5SWilliam Wu if (addr == OF_BAD_ADDR) {
108da1b89c5SWilliam Wu pr_err("Not found usb_otg address\n");
109da1b89c5SWilliam Wu return -EINVAL;
110471ba803SFrank Wang }
111471ba803SFrank Wang
112da1b89c5SWilliam Wu #if defined(CONFIG_ROCKCHIP_RK3288)
113da1b89c5SWilliam Wu if (addr != 0xff580000) {
114da1b89c5SWilliam Wu node = fdt_node_offset_by_compatible(blob, node,
115da1b89c5SWilliam Wu "snps,dwc2");
116da1b89c5SWilliam Wu goto retry;
117471ba803SFrank Wang }
118da1b89c5SWilliam Wu #endif
119da1b89c5SWilliam Wu } else {
120e7b5bb3cSWilliam Wu /*
121e7b5bb3cSWilliam Wu * With kernel dtb support, rk3288 dwc2 otg node
122e7b5bb3cSWilliam Wu * use the rockchip legacy dwc2 driver "dwc_otg_310"
123e7b5bb3cSWilliam Wu * with the compatible "rockchip,rk3288_usb20_otg".
124e7b5bb3cSWilliam Wu */
125da1b89c5SWilliam Wu #if defined(CONFIG_ROCKCHIP_RK3288)
126e7b5bb3cSWilliam Wu node = fdt_node_offset_by_compatible(blob, -1,
127e7b5bb3cSWilliam Wu "rockchip,rk3288_usb20_otg");
128da1b89c5SWilliam Wu #endif
129da1b89c5SWilliam Wu if (node < 0) {
130471ba803SFrank Wang pr_err("Not found usb_otg device\n");
131471ba803SFrank Wang return -ENODEV;
132471ba803SFrank Wang }
133e7b5bb3cSWilliam Wu }
134471ba803SFrank Wang
135471ba803SFrank Wang /* Find the usb phy node */
136471ba803SFrank Wang node = fdtdec_lookup_phandle(blob, node, "phys");
137471ba803SFrank Wang if (node <= 0) {
138471ba803SFrank Wang pr_err("Not found usbphy device\n");
139471ba803SFrank Wang return -ENODEV;
140471ba803SFrank Wang }
141471ba803SFrank Wang
142471ba803SFrank Wang /* Find the usb otg-phy node */
143471ba803SFrank Wang phy_node = fdt_parent_offset(blob, node);
144471ba803SFrank Wang if (phy_node <= 0) {
145471ba803SFrank Wang pr_err("Not found sub usbphy device\n");
146471ba803SFrank Wang return -ENODEV;
147471ba803SFrank Wang }
148471ba803SFrank Wang
149471ba803SFrank Wang grf_base = (u32)syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
150471ba803SFrank Wang grf_offset = fdtdec_get_addr(blob, node, "reg");
151471ba803SFrank Wang
152471ba803SFrank Wang /* Pad dwc2_plat_otg_data related to phy */
153471ba803SFrank Wang pdata->phy_of_node = phy_node;
154471ba803SFrank Wang pdata->regs_phy = grf_base + grf_offset;
155471ba803SFrank Wang
156471ba803SFrank Wang return 0;
157471ba803SFrank Wang }
158fab33579SXu Ziyuan
otg_phy_init(struct dwc2_udc * dev)159fab33579SXu Ziyuan void otg_phy_init(struct dwc2_udc *dev)
160fab33579SXu Ziyuan {
161fab33579SXu Ziyuan struct dwc2_plat_otg_data *pdata = dev->pdata;
162fab33579SXu Ziyuan struct rockchip_usb2_phy_cfg *phy_cfg = NULL;
163fab33579SXu Ziyuan struct rockchip_usb2_phy_dt_id *of_id;
164fab33579SXu Ziyuan int i;
165fab33579SXu Ziyuan
166471ba803SFrank Wang if (!pdata->regs_phy && otg_phy_parse(dev)) {
167471ba803SFrank Wang pr_err("otg-phy parse error\n");
168471ba803SFrank Wang return;
169471ba803SFrank Wang }
170471ba803SFrank Wang
171fab33579SXu Ziyuan for (i = 0; i < ARRAY_SIZE(rockchip_usb2_phy_dt_ids); i++) {
172fab33579SXu Ziyuan of_id = &rockchip_usb2_phy_dt_ids[i];
173fab33579SXu Ziyuan if (fdt_node_check_compatible(gd->fdt_blob, pdata->phy_of_node,
174fab33579SXu Ziyuan of_id->compatible) == 0) {
175fab33579SXu Ziyuan phy_cfg = (struct rockchip_usb2_phy_cfg *)of_id->data;
176fab33579SXu Ziyuan break;
177fab33579SXu Ziyuan }
178fab33579SXu Ziyuan }
179fab33579SXu Ziyuan if (!phy_cfg) {
180fab33579SXu Ziyuan debug("Can't find device platform data\n");
181fab33579SXu Ziyuan
182fab33579SXu Ziyuan hang();
183fab33579SXu Ziyuan return;
184fab33579SXu Ziyuan }
185fab33579SXu Ziyuan pdata->priv = phy_cfg;
186fee1ae34SNickey Yang
187fee1ae34SNickey Yang /* power up usb phy analog blocks by set siddq 0 */
188fee1ae34SNickey Yang property_enable(pdata, &phy_cfg->siddq, false);
189fee1ae34SNickey Yang
190fab33579SXu Ziyuan /* disable software control */
191fab33579SXu Ziyuan property_enable(pdata, &phy_cfg->soft_con, false);
192fab33579SXu Ziyuan
193fab33579SXu Ziyuan /* reset otg port */
194fab33579SXu Ziyuan property_enable(pdata, &phy_cfg->port_reset, true);
195fab33579SXu Ziyuan mdelay(1);
196fab33579SXu Ziyuan property_enable(pdata, &phy_cfg->port_reset, false);
197fab33579SXu Ziyuan udelay(1);
198fab33579SXu Ziyuan }
199fab33579SXu Ziyuan
otg_phy_off(struct dwc2_udc * dev)200fab33579SXu Ziyuan void otg_phy_off(struct dwc2_udc *dev)
201fab33579SXu Ziyuan {
202fab33579SXu Ziyuan struct dwc2_plat_otg_data *pdata = dev->pdata;
203fab33579SXu Ziyuan struct rockchip_usb2_phy_cfg *phy_cfg = pdata->priv;
204fab33579SXu Ziyuan
205471ba803SFrank Wang if (!pdata->regs_phy && otg_phy_parse(dev)) {
206471ba803SFrank Wang pr_err("otg-phy parse error\n");
207471ba803SFrank Wang return;
208471ba803SFrank Wang }
209471ba803SFrank Wang
210fab33579SXu Ziyuan /* enable software control */
211fab33579SXu Ziyuan property_enable(pdata, &phy_cfg->soft_con, true);
212fab33579SXu Ziyuan /* enter suspend */
213fab33579SXu Ziyuan property_enable(pdata, &phy_cfg->suspend, true);
214fab33579SXu Ziyuan }
215