1eb81955bSIlya Yanok /*
2eb81955bSIlya Yanok * MUSB OTG driver register defines
3eb81955bSIlya Yanok *
4eb81955bSIlya Yanok * Copyright 2005 Mentor Graphics Corporation
5eb81955bSIlya Yanok * Copyright (C) 2005-2006 by Texas Instruments
6eb81955bSIlya Yanok * Copyright (C) 2006-2007 Nokia Corporation
7eb81955bSIlya Yanok *
85b8031ccSTom Rini * SPDX-License-Identifier: GPL-2.0
9eb81955bSIlya Yanok */
10eb81955bSIlya Yanok
11eb81955bSIlya Yanok #ifndef __MUSB_REGS_H__
12eb81955bSIlya Yanok #define __MUSB_REGS_H__
13eb81955bSIlya Yanok
14eb81955bSIlya Yanok #define MUSB_EP0_FIFOSIZE 64 /* This is non-configurable */
15eb81955bSIlya Yanok
16eb81955bSIlya Yanok /*
17eb81955bSIlya Yanok * MUSB Register bits
18eb81955bSIlya Yanok */
19eb81955bSIlya Yanok
20eb81955bSIlya Yanok /* POWER */
21eb81955bSIlya Yanok #define MUSB_POWER_ISOUPDATE 0x80
22eb81955bSIlya Yanok #define MUSB_POWER_SOFTCONN 0x40
23eb81955bSIlya Yanok #define MUSB_POWER_HSENAB 0x20
24eb81955bSIlya Yanok #define MUSB_POWER_HSMODE 0x10
25eb81955bSIlya Yanok #define MUSB_POWER_RESET 0x08
26eb81955bSIlya Yanok #define MUSB_POWER_RESUME 0x04
27eb81955bSIlya Yanok #define MUSB_POWER_SUSPENDM 0x02
28eb81955bSIlya Yanok #define MUSB_POWER_ENSUSPEND 0x01
29eb81955bSIlya Yanok
30eb81955bSIlya Yanok /* INTRUSB */
31eb81955bSIlya Yanok #define MUSB_INTR_SUSPEND 0x01
32eb81955bSIlya Yanok #define MUSB_INTR_RESUME 0x02
33eb81955bSIlya Yanok #define MUSB_INTR_RESET 0x04
34eb81955bSIlya Yanok #define MUSB_INTR_BABBLE 0x04
35eb81955bSIlya Yanok #define MUSB_INTR_SOF 0x08
36eb81955bSIlya Yanok #define MUSB_INTR_CONNECT 0x10
37eb81955bSIlya Yanok #define MUSB_INTR_DISCONNECT 0x20
38eb81955bSIlya Yanok #define MUSB_INTR_SESSREQ 0x40
39eb81955bSIlya Yanok #define MUSB_INTR_VBUSERROR 0x80 /* For SESSION end */
40eb81955bSIlya Yanok
41eb81955bSIlya Yanok /* DEVCTL */
42eb81955bSIlya Yanok #define MUSB_DEVCTL_BDEVICE 0x80
43eb81955bSIlya Yanok #define MUSB_DEVCTL_FSDEV 0x40
44eb81955bSIlya Yanok #define MUSB_DEVCTL_LSDEV 0x20
45eb81955bSIlya Yanok #define MUSB_DEVCTL_VBUS 0x18
46eb81955bSIlya Yanok #define MUSB_DEVCTL_VBUS_SHIFT 3
47eb81955bSIlya Yanok #define MUSB_DEVCTL_HM 0x04
48eb81955bSIlya Yanok #define MUSB_DEVCTL_HR 0x02
49eb81955bSIlya Yanok #define MUSB_DEVCTL_SESSION 0x01
50eb81955bSIlya Yanok
51eb81955bSIlya Yanok /* MUSB ULPI VBUSCONTROL */
52eb81955bSIlya Yanok #define MUSB_ULPI_USE_EXTVBUS 0x01
53eb81955bSIlya Yanok #define MUSB_ULPI_USE_EXTVBUSIND 0x02
54eb81955bSIlya Yanok /* ULPI_REG_CONTROL */
55eb81955bSIlya Yanok #define MUSB_ULPI_REG_REQ (1 << 0)
56eb81955bSIlya Yanok #define MUSB_ULPI_REG_CMPLT (1 << 1)
57eb81955bSIlya Yanok #define MUSB_ULPI_RDN_WR (1 << 2)
58eb81955bSIlya Yanok
59eb81955bSIlya Yanok /* TESTMODE */
60eb81955bSIlya Yanok #define MUSB_TEST_FORCE_HOST 0x80
61eb81955bSIlya Yanok #define MUSB_TEST_FIFO_ACCESS 0x40
62eb81955bSIlya Yanok #define MUSB_TEST_FORCE_FS 0x20
63eb81955bSIlya Yanok #define MUSB_TEST_FORCE_HS 0x10
64eb81955bSIlya Yanok #define MUSB_TEST_PACKET 0x08
65eb81955bSIlya Yanok #define MUSB_TEST_K 0x04
66eb81955bSIlya Yanok #define MUSB_TEST_J 0x02
67eb81955bSIlya Yanok #define MUSB_TEST_SE0_NAK 0x01
68eb81955bSIlya Yanok
69eb81955bSIlya Yanok /* Allocate for double-packet buffering (effectively doubles assigned _SIZE) */
70eb81955bSIlya Yanok #define MUSB_FIFOSZ_DPB 0x10
71eb81955bSIlya Yanok /* Allocation size (8, 16, 32, ... 4096) */
72eb81955bSIlya Yanok #define MUSB_FIFOSZ_SIZE 0x0f
73eb81955bSIlya Yanok
74eb81955bSIlya Yanok /* CSR0 */
75eb81955bSIlya Yanok #define MUSB_CSR0_FLUSHFIFO 0x0100
76eb81955bSIlya Yanok #define MUSB_CSR0_TXPKTRDY 0x0002
77eb81955bSIlya Yanok #define MUSB_CSR0_RXPKTRDY 0x0001
78eb81955bSIlya Yanok
79eb81955bSIlya Yanok /* CSR0 in Peripheral mode */
80eb81955bSIlya Yanok #define MUSB_CSR0_P_SVDSETUPEND 0x0080
81eb81955bSIlya Yanok #define MUSB_CSR0_P_SVDRXPKTRDY 0x0040
82eb81955bSIlya Yanok #define MUSB_CSR0_P_SENDSTALL 0x0020
83eb81955bSIlya Yanok #define MUSB_CSR0_P_SETUPEND 0x0010
84eb81955bSIlya Yanok #define MUSB_CSR0_P_DATAEND 0x0008
85eb81955bSIlya Yanok #define MUSB_CSR0_P_SENTSTALL 0x0004
86eb81955bSIlya Yanok
87eb81955bSIlya Yanok /* CSR0 in Host mode */
88eb81955bSIlya Yanok #define MUSB_CSR0_H_DIS_PING 0x0800
89eb81955bSIlya Yanok #define MUSB_CSR0_H_WR_DATATOGGLE 0x0400 /* Set to allow setting: */
90eb81955bSIlya Yanok #define MUSB_CSR0_H_DATATOGGLE 0x0200 /* Data toggle control */
91eb81955bSIlya Yanok #define MUSB_CSR0_H_NAKTIMEOUT 0x0080
92eb81955bSIlya Yanok #define MUSB_CSR0_H_STATUSPKT 0x0040
93eb81955bSIlya Yanok #define MUSB_CSR0_H_REQPKT 0x0020
94eb81955bSIlya Yanok #define MUSB_CSR0_H_ERROR 0x0010
95eb81955bSIlya Yanok #define MUSB_CSR0_H_SETUPPKT 0x0008
96eb81955bSIlya Yanok #define MUSB_CSR0_H_RXSTALL 0x0004
97eb81955bSIlya Yanok
98eb81955bSIlya Yanok /* CSR0 bits to avoid zeroing (write zero clears, write 1 ignored) */
99eb81955bSIlya Yanok #define MUSB_CSR0_P_WZC_BITS \
100eb81955bSIlya Yanok (MUSB_CSR0_P_SENTSTALL)
101eb81955bSIlya Yanok #define MUSB_CSR0_H_WZC_BITS \
102eb81955bSIlya Yanok (MUSB_CSR0_H_NAKTIMEOUT | MUSB_CSR0_H_RXSTALL \
103eb81955bSIlya Yanok | MUSB_CSR0_RXPKTRDY)
104eb81955bSIlya Yanok
105eb81955bSIlya Yanok /* TxType/RxType */
106eb81955bSIlya Yanok #define MUSB_TYPE_SPEED 0xc0
107eb81955bSIlya Yanok #define MUSB_TYPE_SPEED_SHIFT 6
108eb81955bSIlya Yanok #define MUSB_TYPE_PROTO 0x30 /* Implicitly zero for ep0 */
109eb81955bSIlya Yanok #define MUSB_TYPE_PROTO_SHIFT 4
110eb81955bSIlya Yanok #define MUSB_TYPE_REMOTE_END 0xf /* Implicitly zero for ep0 */
111eb81955bSIlya Yanok
112eb81955bSIlya Yanok /* CONFIGDATA */
113eb81955bSIlya Yanok #define MUSB_CONFIGDATA_MPRXE 0x80 /* Auto bulk pkt combining */
114eb81955bSIlya Yanok #define MUSB_CONFIGDATA_MPTXE 0x40 /* Auto bulk pkt splitting */
115eb81955bSIlya Yanok #define MUSB_CONFIGDATA_BIGENDIAN 0x20
116eb81955bSIlya Yanok #define MUSB_CONFIGDATA_HBRXE 0x10 /* HB-ISO for RX */
117eb81955bSIlya Yanok #define MUSB_CONFIGDATA_HBTXE 0x08 /* HB-ISO for TX */
118eb81955bSIlya Yanok #define MUSB_CONFIGDATA_DYNFIFO 0x04 /* Dynamic FIFO sizing */
119eb81955bSIlya Yanok #define MUSB_CONFIGDATA_SOFTCONE 0x02 /* SoftConnect */
120eb81955bSIlya Yanok #define MUSB_CONFIGDATA_UTMIDW 0x01 /* Data width 0/1 => 8/16bits */
121eb81955bSIlya Yanok
122eb81955bSIlya Yanok /* TXCSR in Peripheral and Host mode */
123eb81955bSIlya Yanok #define MUSB_TXCSR_AUTOSET 0x8000
124eb81955bSIlya Yanok #define MUSB_TXCSR_DMAENAB 0x1000
125eb81955bSIlya Yanok #define MUSB_TXCSR_FRCDATATOG 0x0800
126eb81955bSIlya Yanok #define MUSB_TXCSR_DMAMODE 0x0400
127eb81955bSIlya Yanok #define MUSB_TXCSR_CLRDATATOG 0x0040
128eb81955bSIlya Yanok #define MUSB_TXCSR_FLUSHFIFO 0x0008
129eb81955bSIlya Yanok #define MUSB_TXCSR_FIFONOTEMPTY 0x0002
130eb81955bSIlya Yanok #define MUSB_TXCSR_TXPKTRDY 0x0001
131eb81955bSIlya Yanok
132eb81955bSIlya Yanok /* TXCSR in Peripheral mode */
133eb81955bSIlya Yanok #define MUSB_TXCSR_P_ISO 0x4000
134eb81955bSIlya Yanok #define MUSB_TXCSR_P_INCOMPTX 0x0080
135eb81955bSIlya Yanok #define MUSB_TXCSR_P_SENTSTALL 0x0020
136eb81955bSIlya Yanok #define MUSB_TXCSR_P_SENDSTALL 0x0010
137eb81955bSIlya Yanok #define MUSB_TXCSR_P_UNDERRUN 0x0004
138eb81955bSIlya Yanok
139eb81955bSIlya Yanok /* TXCSR in Host mode */
140eb81955bSIlya Yanok #define MUSB_TXCSR_H_WR_DATATOGGLE 0x0200
141eb81955bSIlya Yanok #define MUSB_TXCSR_H_DATATOGGLE 0x0100
142eb81955bSIlya Yanok #define MUSB_TXCSR_H_NAKTIMEOUT 0x0080
143eb81955bSIlya Yanok #define MUSB_TXCSR_H_RXSTALL 0x0020
144eb81955bSIlya Yanok #define MUSB_TXCSR_H_ERROR 0x0004
145eb81955bSIlya Yanok
146eb81955bSIlya Yanok /* TXCSR bits to avoid zeroing (write zero clears, write 1 ignored) */
147eb81955bSIlya Yanok #define MUSB_TXCSR_P_WZC_BITS \
148eb81955bSIlya Yanok (MUSB_TXCSR_P_INCOMPTX | MUSB_TXCSR_P_SENTSTALL \
149eb81955bSIlya Yanok | MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_FIFONOTEMPTY)
150eb81955bSIlya Yanok #define MUSB_TXCSR_H_WZC_BITS \
151eb81955bSIlya Yanok (MUSB_TXCSR_H_NAKTIMEOUT | MUSB_TXCSR_H_RXSTALL \
152eb81955bSIlya Yanok | MUSB_TXCSR_H_ERROR | MUSB_TXCSR_FIFONOTEMPTY)
153eb81955bSIlya Yanok
154eb81955bSIlya Yanok /* RXCSR in Peripheral and Host mode */
155eb81955bSIlya Yanok #define MUSB_RXCSR_AUTOCLEAR 0x8000
156eb81955bSIlya Yanok #define MUSB_RXCSR_DMAENAB 0x2000
157eb81955bSIlya Yanok #define MUSB_RXCSR_DISNYET 0x1000
158eb81955bSIlya Yanok #define MUSB_RXCSR_PID_ERR 0x1000
159eb81955bSIlya Yanok #define MUSB_RXCSR_DMAMODE 0x0800
160eb81955bSIlya Yanok #define MUSB_RXCSR_INCOMPRX 0x0100
161eb81955bSIlya Yanok #define MUSB_RXCSR_CLRDATATOG 0x0080
162eb81955bSIlya Yanok #define MUSB_RXCSR_FLUSHFIFO 0x0010
163eb81955bSIlya Yanok #define MUSB_RXCSR_DATAERROR 0x0008
164eb81955bSIlya Yanok #define MUSB_RXCSR_FIFOFULL 0x0002
165eb81955bSIlya Yanok #define MUSB_RXCSR_RXPKTRDY 0x0001
166eb81955bSIlya Yanok
167eb81955bSIlya Yanok /* RXCSR in Peripheral mode */
168eb81955bSIlya Yanok #define MUSB_RXCSR_P_ISO 0x4000
169eb81955bSIlya Yanok #define MUSB_RXCSR_P_SENTSTALL 0x0040
170eb81955bSIlya Yanok #define MUSB_RXCSR_P_SENDSTALL 0x0020
171eb81955bSIlya Yanok #define MUSB_RXCSR_P_OVERRUN 0x0004
172eb81955bSIlya Yanok
173eb81955bSIlya Yanok /* RXCSR in Host mode */
174eb81955bSIlya Yanok #define MUSB_RXCSR_H_AUTOREQ 0x4000
175eb81955bSIlya Yanok #define MUSB_RXCSR_H_WR_DATATOGGLE 0x0400
176eb81955bSIlya Yanok #define MUSB_RXCSR_H_DATATOGGLE 0x0200
177eb81955bSIlya Yanok #define MUSB_RXCSR_H_RXSTALL 0x0040
178eb81955bSIlya Yanok #define MUSB_RXCSR_H_REQPKT 0x0020
179eb81955bSIlya Yanok #define MUSB_RXCSR_H_ERROR 0x0004
180eb81955bSIlya Yanok
181eb81955bSIlya Yanok /* RXCSR bits to avoid zeroing (write zero clears, write 1 ignored) */
182eb81955bSIlya Yanok #define MUSB_RXCSR_P_WZC_BITS \
183eb81955bSIlya Yanok (MUSB_RXCSR_P_SENTSTALL | MUSB_RXCSR_P_OVERRUN \
184eb81955bSIlya Yanok | MUSB_RXCSR_RXPKTRDY)
185eb81955bSIlya Yanok #define MUSB_RXCSR_H_WZC_BITS \
186eb81955bSIlya Yanok (MUSB_RXCSR_H_RXSTALL | MUSB_RXCSR_H_ERROR \
187eb81955bSIlya Yanok | MUSB_RXCSR_DATAERROR | MUSB_RXCSR_RXPKTRDY)
188eb81955bSIlya Yanok
189eb81955bSIlya Yanok /* HUBADDR */
190eb81955bSIlya Yanok #define MUSB_HUBADDR_MULTI_TT 0x80
191eb81955bSIlya Yanok
192eb81955bSIlya Yanok
1930f8bc532SHans de Goede /* SUNXI has different reg addresses, but identical r/w functions */
1940f8bc532SHans de Goede #ifndef CONFIG_ARCH_SUNXI
1950f8bc532SHans de Goede
196eb81955bSIlya Yanok /*
197eb81955bSIlya Yanok * Common USB registers
198eb81955bSIlya Yanok */
199eb81955bSIlya Yanok
200eb81955bSIlya Yanok #define MUSB_FADDR 0x00 /* 8-bit */
201eb81955bSIlya Yanok #define MUSB_POWER 0x01 /* 8-bit */
202eb81955bSIlya Yanok
203eb81955bSIlya Yanok #define MUSB_INTRTX 0x02 /* 16-bit */
204eb81955bSIlya Yanok #define MUSB_INTRRX 0x04
205eb81955bSIlya Yanok #define MUSB_INTRTXE 0x06
206eb81955bSIlya Yanok #define MUSB_INTRRXE 0x08
207eb81955bSIlya Yanok #define MUSB_INTRUSB 0x0A /* 8 bit */
208eb81955bSIlya Yanok #define MUSB_INTRUSBE 0x0B /* 8 bit */
209eb81955bSIlya Yanok #define MUSB_FRAME 0x0C
210eb81955bSIlya Yanok #define MUSB_INDEX 0x0E /* 8 bit */
211eb81955bSIlya Yanok #define MUSB_TESTMODE 0x0F /* 8 bit */
212eb81955bSIlya Yanok
213eb81955bSIlya Yanok /* Get offset for a given FIFO from musb->mregs */
214eb81955bSIlya Yanok #if defined(CONFIG_USB_MUSB_TUSB6010) || \
215eb81955bSIlya Yanok defined(CONFIG_USB_MUSB_TUSB6010_MODULE)
216eb81955bSIlya Yanok #define MUSB_FIFO_OFFSET(epnum) (0x200 + ((epnum) * 0x20))
217eb81955bSIlya Yanok #else
218eb81955bSIlya Yanok #define MUSB_FIFO_OFFSET(epnum) (0x20 + ((epnum) * 4))
219eb81955bSIlya Yanok #endif
220eb81955bSIlya Yanok
221eb81955bSIlya Yanok /*
222eb81955bSIlya Yanok * Additional Control Registers
223eb81955bSIlya Yanok */
224eb81955bSIlya Yanok
225eb81955bSIlya Yanok #define MUSB_DEVCTL 0x60 /* 8 bit */
226eb81955bSIlya Yanok
227eb81955bSIlya Yanok /* These are always controlled through the INDEX register */
228eb81955bSIlya Yanok #define MUSB_TXFIFOSZ 0x62 /* 8-bit (see masks) */
229eb81955bSIlya Yanok #define MUSB_RXFIFOSZ 0x63 /* 8-bit (see masks) */
230eb81955bSIlya Yanok #define MUSB_TXFIFOADD 0x64 /* 16-bit offset shifted right 3 */
231eb81955bSIlya Yanok #define MUSB_RXFIFOADD 0x66 /* 16-bit offset shifted right 3 */
232eb81955bSIlya Yanok
233eb81955bSIlya Yanok /* REVISIT: vctrl/vstatus: optional vendor utmi+phy register at 0x68 */
234eb81955bSIlya Yanok #define MUSB_HWVERS 0x6C /* 8 bit */
235eb81955bSIlya Yanok #define MUSB_ULPI_BUSCONTROL 0x70 /* 8 bit */
236eb81955bSIlya Yanok #define MUSB_ULPI_INT_MASK 0x72 /* 8 bit */
237eb81955bSIlya Yanok #define MUSB_ULPI_INT_SRC 0x73 /* 8 bit */
238eb81955bSIlya Yanok #define MUSB_ULPI_REG_DATA 0x74 /* 8 bit */
239eb81955bSIlya Yanok #define MUSB_ULPI_REG_ADDR 0x75 /* 8 bit */
240eb81955bSIlya Yanok #define MUSB_ULPI_REG_CONTROL 0x76 /* 8 bit */
241eb81955bSIlya Yanok #define MUSB_ULPI_RAW_DATA 0x77 /* 8 bit */
242eb81955bSIlya Yanok
243eb81955bSIlya Yanok #define MUSB_EPINFO 0x78 /* 8 bit */
244eb81955bSIlya Yanok #define MUSB_RAMINFO 0x79 /* 8 bit */
245eb81955bSIlya Yanok #define MUSB_LINKINFO 0x7a /* 8 bit */
246eb81955bSIlya Yanok #define MUSB_VPLEN 0x7b /* 8 bit */
247eb81955bSIlya Yanok #define MUSB_HS_EOF1 0x7c /* 8 bit */
248eb81955bSIlya Yanok #define MUSB_FS_EOF1 0x7d /* 8 bit */
249eb81955bSIlya Yanok #define MUSB_LS_EOF1 0x7e /* 8 bit */
250eb81955bSIlya Yanok
251eb81955bSIlya Yanok /* Offsets to endpoint registers */
252eb81955bSIlya Yanok #define MUSB_TXMAXP 0x00
253eb81955bSIlya Yanok #define MUSB_TXCSR 0x02
254eb81955bSIlya Yanok #define MUSB_CSR0 MUSB_TXCSR /* Re-used for EP0 */
255eb81955bSIlya Yanok #define MUSB_RXMAXP 0x04
256eb81955bSIlya Yanok #define MUSB_RXCSR 0x06
257eb81955bSIlya Yanok #define MUSB_RXCOUNT 0x08
258eb81955bSIlya Yanok #define MUSB_COUNT0 MUSB_RXCOUNT /* Re-used for EP0 */
259eb81955bSIlya Yanok #define MUSB_TXTYPE 0x0A
260eb81955bSIlya Yanok #define MUSB_TYPE0 MUSB_TXTYPE /* Re-used for EP0 */
261eb81955bSIlya Yanok #define MUSB_TXINTERVAL 0x0B
262eb81955bSIlya Yanok #define MUSB_NAKLIMIT0 MUSB_TXINTERVAL /* Re-used for EP0 */
263eb81955bSIlya Yanok #define MUSB_RXTYPE 0x0C
264eb81955bSIlya Yanok #define MUSB_RXINTERVAL 0x0D
265eb81955bSIlya Yanok #define MUSB_FIFOSIZE 0x0F
266eb81955bSIlya Yanok #define MUSB_CONFIGDATA MUSB_FIFOSIZE /* Re-used for EP0 */
267eb81955bSIlya Yanok
268eb81955bSIlya Yanok /* Offsets to endpoint registers in indexed model (using INDEX register) */
269eb81955bSIlya Yanok #define MUSB_INDEXED_OFFSET(_epnum, _offset) \
270eb81955bSIlya Yanok (0x10 + (_offset))
271eb81955bSIlya Yanok
272eb81955bSIlya Yanok /* Offsets to endpoint registers in flat models */
273eb81955bSIlya Yanok #define MUSB_FLAT_OFFSET(_epnum, _offset) \
274eb81955bSIlya Yanok (0x100 + (0x10*(_epnum)) + (_offset))
275eb81955bSIlya Yanok
276eb81955bSIlya Yanok #if defined(CONFIG_USB_MUSB_TUSB6010) || \
277eb81955bSIlya Yanok defined(CONFIG_USB_MUSB_TUSB6010_MODULE)
278eb81955bSIlya Yanok /* TUSB6010 EP0 configuration register is special */
279eb81955bSIlya Yanok #define MUSB_TUSB_OFFSET(_epnum, _offset) \
280eb81955bSIlya Yanok (0x10 + _offset)
281eb81955bSIlya Yanok #include "tusb6010.h" /* Needed "only" for TUSB_EP0_CONF */
282eb81955bSIlya Yanok #endif
283eb81955bSIlya Yanok
284eb81955bSIlya Yanok #define MUSB_TXCSR_MODE 0x2000
285eb81955bSIlya Yanok
286eb81955bSIlya Yanok /* "bus control"/target registers, for host side multipoint (external hubs) */
287eb81955bSIlya Yanok #define MUSB_TXFUNCADDR 0x00
288eb81955bSIlya Yanok #define MUSB_TXHUBADDR 0x02
289eb81955bSIlya Yanok #define MUSB_TXHUBPORT 0x03
290eb81955bSIlya Yanok
291eb81955bSIlya Yanok #define MUSB_RXFUNCADDR 0x04
292eb81955bSIlya Yanok #define MUSB_RXHUBADDR 0x06
293eb81955bSIlya Yanok #define MUSB_RXHUBPORT 0x07
294eb81955bSIlya Yanok
295eb81955bSIlya Yanok #define MUSB_BUSCTL_OFFSET(_epnum, _offset) \
296eb81955bSIlya Yanok (0x80 + (8*(_epnum)) + (_offset))
297eb81955bSIlya Yanok
2980f8bc532SHans de Goede #else /* CONFIG_ARCH_SUNXI */
2990f8bc532SHans de Goede
3000f8bc532SHans de Goede /*
3010f8bc532SHans de Goede * Common USB registers
3020f8bc532SHans de Goede */
3030f8bc532SHans de Goede
3040f8bc532SHans de Goede #define MUSB_FADDR 0x0098
3050f8bc532SHans de Goede #define MUSB_POWER 0x0040
3060f8bc532SHans de Goede
3070f8bc532SHans de Goede #define MUSB_INTRTX 0x0044
3080f8bc532SHans de Goede #define MUSB_INTRRX 0x0046
3090f8bc532SHans de Goede #define MUSB_INTRTXE 0x0048
3100f8bc532SHans de Goede #define MUSB_INTRRXE 0x004A
3110f8bc532SHans de Goede #define MUSB_INTRUSB 0x004C
3120f8bc532SHans de Goede #define MUSB_INTRUSBE 0x0050
3130f8bc532SHans de Goede #define MUSB_FRAME 0x0054
3140f8bc532SHans de Goede #define MUSB_INDEX 0x0042
3150f8bc532SHans de Goede #define MUSB_TESTMODE 0x007C
3160f8bc532SHans de Goede
3170f8bc532SHans de Goede /* Get offset for a given FIFO from musb->mregs */
3180f8bc532SHans de Goede #define MUSB_FIFO_OFFSET(epnum) (0x00 + ((epnum) * 4))
3190f8bc532SHans de Goede
3200f8bc532SHans de Goede /*
3210f8bc532SHans de Goede * Additional Control Registers
3220f8bc532SHans de Goede */
3230f8bc532SHans de Goede
3240f8bc532SHans de Goede #define MUSB_DEVCTL 0x0041
3250f8bc532SHans de Goede
3260f8bc532SHans de Goede /* These are always controlled through the INDEX register */
3270f8bc532SHans de Goede #define MUSB_TXFIFOSZ 0x0090
3280f8bc532SHans de Goede #define MUSB_RXFIFOSZ 0x0094
3290f8bc532SHans de Goede #define MUSB_TXFIFOADD 0x0092
3300f8bc532SHans de Goede #define MUSB_RXFIFOADD 0x0096
3310f8bc532SHans de Goede
3320f8bc532SHans de Goede #define MUSB_EPINFO 0x0078
3330f8bc532SHans de Goede #define MUSB_RAMINFO 0x0079
3340f8bc532SHans de Goede #define MUSB_LINKINFO 0x007A
3350f8bc532SHans de Goede #define MUSB_VPLEN 0x007B
3360f8bc532SHans de Goede #define MUSB_HS_EOF1 0x007C
3370f8bc532SHans de Goede #define MUSB_FS_EOF1 0x007D
3380f8bc532SHans de Goede #define MUSB_LS_EOF1 0x007E
3390f8bc532SHans de Goede
3400f8bc532SHans de Goede /* Offsets to endpoint registers */
3410f8bc532SHans de Goede #define MUSB_TXMAXP 0x0080
3420f8bc532SHans de Goede #define MUSB_TXCSR 0x0082
3430f8bc532SHans de Goede #define MUSB_CSR0 0x0082
3440f8bc532SHans de Goede #define MUSB_RXMAXP 0x0084
3450f8bc532SHans de Goede #define MUSB_RXCSR 0x0086
3460f8bc532SHans de Goede #define MUSB_RXCOUNT 0x0088
3470f8bc532SHans de Goede #define MUSB_COUNT0 0x0088
3480f8bc532SHans de Goede #define MUSB_TXTYPE 0x008C
3490f8bc532SHans de Goede #define MUSB_TYPE0 0x008C
3500f8bc532SHans de Goede #define MUSB_TXINTERVAL 0x008D
3510f8bc532SHans de Goede #define MUSB_NAKLIMIT0 0x008D
3520f8bc532SHans de Goede #define MUSB_RXTYPE 0x008E
3530f8bc532SHans de Goede #define MUSB_RXINTERVAL 0x008F
3540f8bc532SHans de Goede
3550f8bc532SHans de Goede #define MUSB_CONFIGDATA 0x00b0 /* musb_read_configdata adds 0x10 ! */
3560f8bc532SHans de Goede #define MUSB_FIFOSIZE 0x0090
3570f8bc532SHans de Goede
3580f8bc532SHans de Goede /* Offsets to endpoint registers in indexed model (using INDEX register) */
3590f8bc532SHans de Goede #define MUSB_INDEXED_OFFSET(_epnum, _offset) (_offset)
3600f8bc532SHans de Goede
3610f8bc532SHans de Goede #define MUSB_TXCSR_MODE 0x2000
3620f8bc532SHans de Goede
3630f8bc532SHans de Goede /* "bus control"/target registers, for host side multipoint (external hubs) */
3640f8bc532SHans de Goede #define MUSB_TXFUNCADDR 0x0098
3650f8bc532SHans de Goede #define MUSB_TXHUBADDR 0x009A
3660f8bc532SHans de Goede #define MUSB_TXHUBPORT 0x009B
3670f8bc532SHans de Goede
3680f8bc532SHans de Goede #define MUSB_RXFUNCADDR 0x009C
3690f8bc532SHans de Goede #define MUSB_RXHUBADDR 0x009E
3700f8bc532SHans de Goede #define MUSB_RXHUBPORT 0x009F
3710f8bc532SHans de Goede
3720f8bc532SHans de Goede /* Endpoint is selected with MUSB_INDEX. */
3730f8bc532SHans de Goede #define MUSB_BUSCTL_OFFSET(_epnum, _offset) (_offset)
3740f8bc532SHans de Goede
3750f8bc532SHans de Goede #endif /* CONFIG_ARCH_SUNXI */
3760f8bc532SHans de Goede
musb_write_txfifosz(void __iomem * mbase,u8 c_size)377eb81955bSIlya Yanok static inline void musb_write_txfifosz(void __iomem *mbase, u8 c_size)
378eb81955bSIlya Yanok {
379eb81955bSIlya Yanok musb_writeb(mbase, MUSB_TXFIFOSZ, c_size);
380eb81955bSIlya Yanok }
381eb81955bSIlya Yanok
musb_write_txfifoadd(void __iomem * mbase,u16 c_off)382eb81955bSIlya Yanok static inline void musb_write_txfifoadd(void __iomem *mbase, u16 c_off)
383eb81955bSIlya Yanok {
384eb81955bSIlya Yanok musb_writew(mbase, MUSB_TXFIFOADD, c_off);
385eb81955bSIlya Yanok }
386eb81955bSIlya Yanok
musb_write_rxfifosz(void __iomem * mbase,u8 c_size)387eb81955bSIlya Yanok static inline void musb_write_rxfifosz(void __iomem *mbase, u8 c_size)
388eb81955bSIlya Yanok {
389eb81955bSIlya Yanok musb_writeb(mbase, MUSB_RXFIFOSZ, c_size);
390eb81955bSIlya Yanok }
391eb81955bSIlya Yanok
musb_write_rxfifoadd(void __iomem * mbase,u16 c_off)392eb81955bSIlya Yanok static inline void musb_write_rxfifoadd(void __iomem *mbase, u16 c_off)
393eb81955bSIlya Yanok {
394eb81955bSIlya Yanok musb_writew(mbase, MUSB_RXFIFOADD, c_off);
395eb81955bSIlya Yanok }
396eb81955bSIlya Yanok
musb_write_ulpi_buscontrol(void __iomem * mbase,u8 val)397eb81955bSIlya Yanok static inline void musb_write_ulpi_buscontrol(void __iomem *mbase, u8 val)
398eb81955bSIlya Yanok {
3990f8bc532SHans de Goede #ifndef CONFIG_ARCH_SUNXI /* No ulpi on sunxi */
400eb81955bSIlya Yanok musb_writeb(mbase, MUSB_ULPI_BUSCONTROL, val);
4010f8bc532SHans de Goede #endif
402eb81955bSIlya Yanok }
403eb81955bSIlya Yanok
musb_read_txfifosz(void __iomem * mbase)404eb81955bSIlya Yanok static inline u8 musb_read_txfifosz(void __iomem *mbase)
405eb81955bSIlya Yanok {
406eb81955bSIlya Yanok return musb_readb(mbase, MUSB_TXFIFOSZ);
407eb81955bSIlya Yanok }
408eb81955bSIlya Yanok
musb_read_txfifoadd(void __iomem * mbase)409eb81955bSIlya Yanok static inline u16 musb_read_txfifoadd(void __iomem *mbase)
410eb81955bSIlya Yanok {
411eb81955bSIlya Yanok return musb_readw(mbase, MUSB_TXFIFOADD);
412eb81955bSIlya Yanok }
413eb81955bSIlya Yanok
musb_read_rxfifosz(void __iomem * mbase)414eb81955bSIlya Yanok static inline u8 musb_read_rxfifosz(void __iomem *mbase)
415eb81955bSIlya Yanok {
416eb81955bSIlya Yanok return musb_readb(mbase, MUSB_RXFIFOSZ);
417eb81955bSIlya Yanok }
418eb81955bSIlya Yanok
musb_read_rxfifoadd(void __iomem * mbase)419eb81955bSIlya Yanok static inline u16 musb_read_rxfifoadd(void __iomem *mbase)
420eb81955bSIlya Yanok {
421eb81955bSIlya Yanok return musb_readw(mbase, MUSB_RXFIFOADD);
422eb81955bSIlya Yanok }
423eb81955bSIlya Yanok
musb_read_ulpi_buscontrol(void __iomem * mbase)424eb81955bSIlya Yanok static inline u8 musb_read_ulpi_buscontrol(void __iomem *mbase)
425eb81955bSIlya Yanok {
4260f8bc532SHans de Goede #ifdef CONFIG_ARCH_SUNXI /* No ulpi on sunxi */
4270f8bc532SHans de Goede return 0;
4280f8bc532SHans de Goede #else
429eb81955bSIlya Yanok return musb_readb(mbase, MUSB_ULPI_BUSCONTROL);
4300f8bc532SHans de Goede #endif
431eb81955bSIlya Yanok }
432eb81955bSIlya Yanok
musb_read_configdata(void __iomem * mbase)433eb81955bSIlya Yanok static inline u8 musb_read_configdata(void __iomem *mbase)
434eb81955bSIlya Yanok {
435*96fccb17SChen-Yu Tsai #if defined CONFIG_MACH_SUN8I_A33 || defined CONFIG_MACH_SUN8I_A83T
4368c3dacffSVishnu Patekar /* <Sigh> allwinner saves a reg, and we need to hardcode this */
4378c3dacffSVishnu Patekar return 0xde;
4388c3dacffSVishnu Patekar #else
439eb81955bSIlya Yanok musb_writeb(mbase, MUSB_INDEX, 0);
440eb81955bSIlya Yanok return musb_readb(mbase, 0x10 + MUSB_CONFIGDATA);
4418c3dacffSVishnu Patekar #endif
442eb81955bSIlya Yanok }
443eb81955bSIlya Yanok
musb_read_hwvers(void __iomem * mbase)444eb81955bSIlya Yanok static inline u16 musb_read_hwvers(void __iomem *mbase)
445eb81955bSIlya Yanok {
4460f8bc532SHans de Goede #ifdef CONFIG_ARCH_SUNXI
4470f8bc532SHans de Goede return 0; /* Unknown version */
4480f8bc532SHans de Goede #else
449eb81955bSIlya Yanok return musb_readw(mbase, MUSB_HWVERS);
4500f8bc532SHans de Goede #endif
451eb81955bSIlya Yanok }
452eb81955bSIlya Yanok
musb_read_target_reg_base(u8 i,void __iomem * mbase)453eb81955bSIlya Yanok static inline void __iomem *musb_read_target_reg_base(u8 i, void __iomem *mbase)
454eb81955bSIlya Yanok {
455eb81955bSIlya Yanok return (MUSB_BUSCTL_OFFSET(i, 0) + mbase);
456eb81955bSIlya Yanok }
457eb81955bSIlya Yanok
musb_write_rxfunaddr(void __iomem * ep_target_regs,u8 qh_addr_reg)458eb81955bSIlya Yanok static inline void musb_write_rxfunaddr(void __iomem *ep_target_regs,
459eb81955bSIlya Yanok u8 qh_addr_reg)
460eb81955bSIlya Yanok {
461eb81955bSIlya Yanok musb_writeb(ep_target_regs, MUSB_RXFUNCADDR, qh_addr_reg);
462eb81955bSIlya Yanok }
463eb81955bSIlya Yanok
musb_write_rxhubaddr(void __iomem * ep_target_regs,u8 qh_h_addr_reg)464eb81955bSIlya Yanok static inline void musb_write_rxhubaddr(void __iomem *ep_target_regs,
465eb81955bSIlya Yanok u8 qh_h_addr_reg)
466eb81955bSIlya Yanok {
467eb81955bSIlya Yanok musb_writeb(ep_target_regs, MUSB_RXHUBADDR, qh_h_addr_reg);
468eb81955bSIlya Yanok }
469eb81955bSIlya Yanok
musb_write_rxhubport(void __iomem * ep_target_regs,u8 qh_h_port_reg)470eb81955bSIlya Yanok static inline void musb_write_rxhubport(void __iomem *ep_target_regs,
471eb81955bSIlya Yanok u8 qh_h_port_reg)
472eb81955bSIlya Yanok {
473eb81955bSIlya Yanok musb_writeb(ep_target_regs, MUSB_RXHUBPORT, qh_h_port_reg);
474eb81955bSIlya Yanok }
475eb81955bSIlya Yanok
musb_write_txfunaddr(void __iomem * mbase,u8 epnum,u8 qh_addr_reg)476eb81955bSIlya Yanok static inline void musb_write_txfunaddr(void __iomem *mbase, u8 epnum,
477eb81955bSIlya Yanok u8 qh_addr_reg)
478eb81955bSIlya Yanok {
479eb81955bSIlya Yanok musb_writeb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_TXFUNCADDR),
480eb81955bSIlya Yanok qh_addr_reg);
481eb81955bSIlya Yanok }
482eb81955bSIlya Yanok
musb_write_txhubaddr(void __iomem * mbase,u8 epnum,u8 qh_addr_reg)483eb81955bSIlya Yanok static inline void musb_write_txhubaddr(void __iomem *mbase, u8 epnum,
484eb81955bSIlya Yanok u8 qh_addr_reg)
485eb81955bSIlya Yanok {
486eb81955bSIlya Yanok musb_writeb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_TXHUBADDR),
487eb81955bSIlya Yanok qh_addr_reg);
488eb81955bSIlya Yanok }
489eb81955bSIlya Yanok
musb_write_txhubport(void __iomem * mbase,u8 epnum,u8 qh_h_port_reg)490eb81955bSIlya Yanok static inline void musb_write_txhubport(void __iomem *mbase, u8 epnum,
491eb81955bSIlya Yanok u8 qh_h_port_reg)
492eb81955bSIlya Yanok {
493eb81955bSIlya Yanok musb_writeb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_TXHUBPORT),
494eb81955bSIlya Yanok qh_h_port_reg);
495eb81955bSIlya Yanok }
496eb81955bSIlya Yanok
musb_read_rxfunaddr(void __iomem * mbase,u8 epnum)497eb81955bSIlya Yanok static inline u8 musb_read_rxfunaddr(void __iomem *mbase, u8 epnum)
498eb81955bSIlya Yanok {
499eb81955bSIlya Yanok return musb_readb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_RXFUNCADDR));
500eb81955bSIlya Yanok }
501eb81955bSIlya Yanok
musb_read_rxhubaddr(void __iomem * mbase,u8 epnum)502eb81955bSIlya Yanok static inline u8 musb_read_rxhubaddr(void __iomem *mbase, u8 epnum)
503eb81955bSIlya Yanok {
504eb81955bSIlya Yanok return musb_readb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_RXHUBADDR));
505eb81955bSIlya Yanok }
506eb81955bSIlya Yanok
musb_read_rxhubport(void __iomem * mbase,u8 epnum)507eb81955bSIlya Yanok static inline u8 musb_read_rxhubport(void __iomem *mbase, u8 epnum)
508eb81955bSIlya Yanok {
509eb81955bSIlya Yanok return musb_readb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_RXHUBPORT));
510eb81955bSIlya Yanok }
511eb81955bSIlya Yanok
musb_read_txfunaddr(void __iomem * mbase,u8 epnum)512eb81955bSIlya Yanok static inline u8 musb_read_txfunaddr(void __iomem *mbase, u8 epnum)
513eb81955bSIlya Yanok {
514eb81955bSIlya Yanok return musb_readb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_TXFUNCADDR));
515eb81955bSIlya Yanok }
516eb81955bSIlya Yanok
musb_read_txhubaddr(void __iomem * mbase,u8 epnum)517eb81955bSIlya Yanok static inline u8 musb_read_txhubaddr(void __iomem *mbase, u8 epnum)
518eb81955bSIlya Yanok {
519eb81955bSIlya Yanok return musb_readb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_TXHUBADDR));
520eb81955bSIlya Yanok }
521eb81955bSIlya Yanok
musb_read_txhubport(void __iomem * mbase,u8 epnum)522eb81955bSIlya Yanok static inline u8 musb_read_txhubport(void __iomem *mbase, u8 epnum)
523eb81955bSIlya Yanok {
524eb81955bSIlya Yanok return musb_readb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_TXHUBPORT));
525eb81955bSIlya Yanok }
526eb81955bSIlya Yanok
527eb81955bSIlya Yanok #endif /* __MUSB_REGS_H__ */
528