1eb81955bSIlya Yanok /*
2eb81955bSIlya Yanok * MUSB OTG peripheral driver ep0 handling
3eb81955bSIlya Yanok *
4eb81955bSIlya Yanok * Copyright 2005 Mentor Graphics Corporation
5eb81955bSIlya Yanok * Copyright (C) 2005-2006 by Texas Instruments
6eb81955bSIlya Yanok * Copyright (C) 2006-2007 Nokia Corporation
7eb81955bSIlya Yanok * Copyright (C) 2008-2009 MontaVista Software, Inc. <source@mvista.com>
8eb81955bSIlya Yanok *
9*5b8031ccSTom Rini * SPDX-License-Identifier: GPL-2.0
10eb81955bSIlya Yanok */
11eb81955bSIlya Yanok
12eb81955bSIlya Yanok #ifndef __UBOOT__
13eb81955bSIlya Yanok #include <linux/kernel.h>
14eb81955bSIlya Yanok #include <linux/list.h>
15eb81955bSIlya Yanok #include <linux/timer.h>
16eb81955bSIlya Yanok #include <linux/spinlock.h>
17eb81955bSIlya Yanok #include <linux/device.h>
18eb81955bSIlya Yanok #include <linux/interrupt.h>
19eb81955bSIlya Yanok #else
20eb81955bSIlya Yanok #include <common.h>
21eb81955bSIlya Yanok #include "linux-compat.h"
223721eaf2SMasahiro Yamada #include <asm/processor.h>
23eb81955bSIlya Yanok #endif
24eb81955bSIlya Yanok
25eb81955bSIlya Yanok #include "musb_core.h"
26eb81955bSIlya Yanok
27eb81955bSIlya Yanok /* ep0 is always musb->endpoints[0].ep_in */
28eb81955bSIlya Yanok #define next_ep0_request(musb) next_in_request(&(musb)->endpoints[0])
29eb81955bSIlya Yanok
30eb81955bSIlya Yanok /*
31eb81955bSIlya Yanok * locking note: we use only the controller lock, for simpler correctness.
32eb81955bSIlya Yanok * It's always held with IRQs blocked.
33eb81955bSIlya Yanok *
34eb81955bSIlya Yanok * It protects the ep0 request queue as well as ep0_state, not just the
35eb81955bSIlya Yanok * controller and indexed registers. And that lock stays held unless it
36eb81955bSIlya Yanok * needs to be dropped to allow reentering this driver ... like upcalls to
37eb81955bSIlya Yanok * the gadget driver, or adjusting endpoint halt status.
38eb81955bSIlya Yanok */
39eb81955bSIlya Yanok
decode_ep0stage(u8 stage)40eb81955bSIlya Yanok static char *decode_ep0stage(u8 stage)
41eb81955bSIlya Yanok {
42eb81955bSIlya Yanok switch (stage) {
43eb81955bSIlya Yanok case MUSB_EP0_STAGE_IDLE: return "idle";
44eb81955bSIlya Yanok case MUSB_EP0_STAGE_SETUP: return "setup";
45eb81955bSIlya Yanok case MUSB_EP0_STAGE_TX: return "in";
46eb81955bSIlya Yanok case MUSB_EP0_STAGE_RX: return "out";
47eb81955bSIlya Yanok case MUSB_EP0_STAGE_ACKWAIT: return "wait";
48eb81955bSIlya Yanok case MUSB_EP0_STAGE_STATUSIN: return "in/status";
49eb81955bSIlya Yanok case MUSB_EP0_STAGE_STATUSOUT: return "out/status";
50eb81955bSIlya Yanok default: return "?";
51eb81955bSIlya Yanok }
52eb81955bSIlya Yanok }
53eb81955bSIlya Yanok
54eb81955bSIlya Yanok /* handle a standard GET_STATUS request
55eb81955bSIlya Yanok * Context: caller holds controller lock
56eb81955bSIlya Yanok */
service_tx_status_request(struct musb * musb,const struct usb_ctrlrequest * ctrlrequest)57eb81955bSIlya Yanok static int service_tx_status_request(
58eb81955bSIlya Yanok struct musb *musb,
59eb81955bSIlya Yanok const struct usb_ctrlrequest *ctrlrequest)
60eb81955bSIlya Yanok {
61eb81955bSIlya Yanok void __iomem *mbase = musb->mregs;
62eb81955bSIlya Yanok int handled = 1;
63eb81955bSIlya Yanok u8 result[2], epnum = 0;
64eb81955bSIlya Yanok const u8 recip = ctrlrequest->bRequestType & USB_RECIP_MASK;
65eb81955bSIlya Yanok
66eb81955bSIlya Yanok result[1] = 0;
67eb81955bSIlya Yanok
68eb81955bSIlya Yanok switch (recip) {
69eb81955bSIlya Yanok case USB_RECIP_DEVICE:
70eb81955bSIlya Yanok result[0] = musb->is_self_powered << USB_DEVICE_SELF_POWERED;
71eb81955bSIlya Yanok result[0] |= musb->may_wakeup << USB_DEVICE_REMOTE_WAKEUP;
72eb81955bSIlya Yanok if (musb->g.is_otg) {
73eb81955bSIlya Yanok result[0] |= musb->g.b_hnp_enable
74eb81955bSIlya Yanok << USB_DEVICE_B_HNP_ENABLE;
75eb81955bSIlya Yanok result[0] |= musb->g.a_alt_hnp_support
76eb81955bSIlya Yanok << USB_DEVICE_A_ALT_HNP_SUPPORT;
77eb81955bSIlya Yanok result[0] |= musb->g.a_hnp_support
78eb81955bSIlya Yanok << USB_DEVICE_A_HNP_SUPPORT;
79eb81955bSIlya Yanok }
80eb81955bSIlya Yanok break;
81eb81955bSIlya Yanok
82eb81955bSIlya Yanok case USB_RECIP_INTERFACE:
83eb81955bSIlya Yanok result[0] = 0;
84eb81955bSIlya Yanok break;
85eb81955bSIlya Yanok
86eb81955bSIlya Yanok case USB_RECIP_ENDPOINT: {
87eb81955bSIlya Yanok int is_in;
88eb81955bSIlya Yanok struct musb_ep *ep;
89eb81955bSIlya Yanok u16 tmp;
90eb81955bSIlya Yanok void __iomem *regs;
91eb81955bSIlya Yanok
92eb81955bSIlya Yanok epnum = (u8) ctrlrequest->wIndex;
93eb81955bSIlya Yanok if (!epnum) {
94eb81955bSIlya Yanok result[0] = 0;
95eb81955bSIlya Yanok break;
96eb81955bSIlya Yanok }
97eb81955bSIlya Yanok
98eb81955bSIlya Yanok is_in = epnum & USB_DIR_IN;
99eb81955bSIlya Yanok if (is_in) {
100eb81955bSIlya Yanok epnum &= 0x0f;
101eb81955bSIlya Yanok ep = &musb->endpoints[epnum].ep_in;
102eb81955bSIlya Yanok } else {
103eb81955bSIlya Yanok ep = &musb->endpoints[epnum].ep_out;
104eb81955bSIlya Yanok }
105eb81955bSIlya Yanok regs = musb->endpoints[epnum].regs;
106eb81955bSIlya Yanok
107eb81955bSIlya Yanok if (epnum >= MUSB_C_NUM_EPS || !ep->desc) {
108eb81955bSIlya Yanok handled = -EINVAL;
109eb81955bSIlya Yanok break;
110eb81955bSIlya Yanok }
111eb81955bSIlya Yanok
112eb81955bSIlya Yanok musb_ep_select(mbase, epnum);
113eb81955bSIlya Yanok if (is_in)
114eb81955bSIlya Yanok tmp = musb_readw(regs, MUSB_TXCSR)
115eb81955bSIlya Yanok & MUSB_TXCSR_P_SENDSTALL;
116eb81955bSIlya Yanok else
117eb81955bSIlya Yanok tmp = musb_readw(regs, MUSB_RXCSR)
118eb81955bSIlya Yanok & MUSB_RXCSR_P_SENDSTALL;
119eb81955bSIlya Yanok musb_ep_select(mbase, 0);
120eb81955bSIlya Yanok
121eb81955bSIlya Yanok result[0] = tmp ? 1 : 0;
122eb81955bSIlya Yanok } break;
123eb81955bSIlya Yanok
124eb81955bSIlya Yanok default:
125eb81955bSIlya Yanok /* class, vendor, etc ... delegate */
126eb81955bSIlya Yanok handled = 0;
127eb81955bSIlya Yanok break;
128eb81955bSIlya Yanok }
129eb81955bSIlya Yanok
130eb81955bSIlya Yanok /* fill up the fifo; caller updates csr0 */
131eb81955bSIlya Yanok if (handled > 0) {
132eb81955bSIlya Yanok u16 len = le16_to_cpu(ctrlrequest->wLength);
133eb81955bSIlya Yanok
134eb81955bSIlya Yanok if (len > 2)
135eb81955bSIlya Yanok len = 2;
136eb81955bSIlya Yanok musb_write_fifo(&musb->endpoints[0], len, result);
137eb81955bSIlya Yanok }
138eb81955bSIlya Yanok
139eb81955bSIlya Yanok return handled;
140eb81955bSIlya Yanok }
141eb81955bSIlya Yanok
142eb81955bSIlya Yanok /*
143eb81955bSIlya Yanok * handle a control-IN request, the end0 buffer contains the current request
144eb81955bSIlya Yanok * that is supposed to be a standard control request. Assumes the fifo to
145eb81955bSIlya Yanok * be at least 2 bytes long.
146eb81955bSIlya Yanok *
147eb81955bSIlya Yanok * @return 0 if the request was NOT HANDLED,
148eb81955bSIlya Yanok * < 0 when error
149eb81955bSIlya Yanok * > 0 when the request is processed
150eb81955bSIlya Yanok *
151eb81955bSIlya Yanok * Context: caller holds controller lock
152eb81955bSIlya Yanok */
153eb81955bSIlya Yanok static int
service_in_request(struct musb * musb,const struct usb_ctrlrequest * ctrlrequest)154eb81955bSIlya Yanok service_in_request(struct musb *musb, const struct usb_ctrlrequest *ctrlrequest)
155eb81955bSIlya Yanok {
156eb81955bSIlya Yanok int handled = 0; /* not handled */
157eb81955bSIlya Yanok
158eb81955bSIlya Yanok if ((ctrlrequest->bRequestType & USB_TYPE_MASK)
159eb81955bSIlya Yanok == USB_TYPE_STANDARD) {
160eb81955bSIlya Yanok switch (ctrlrequest->bRequest) {
161eb81955bSIlya Yanok case USB_REQ_GET_STATUS:
162eb81955bSIlya Yanok handled = service_tx_status_request(musb,
163eb81955bSIlya Yanok ctrlrequest);
164eb81955bSIlya Yanok break;
165eb81955bSIlya Yanok
166eb81955bSIlya Yanok /* case USB_REQ_SYNC_FRAME: */
167eb81955bSIlya Yanok
168eb81955bSIlya Yanok default:
169eb81955bSIlya Yanok break;
170eb81955bSIlya Yanok }
171eb81955bSIlya Yanok }
172eb81955bSIlya Yanok return handled;
173eb81955bSIlya Yanok }
174eb81955bSIlya Yanok
175eb81955bSIlya Yanok /*
176eb81955bSIlya Yanok * Context: caller holds controller lock
177eb81955bSIlya Yanok */
musb_g_ep0_giveback(struct musb * musb,struct usb_request * req)178eb81955bSIlya Yanok static void musb_g_ep0_giveback(struct musb *musb, struct usb_request *req)
179eb81955bSIlya Yanok {
180eb81955bSIlya Yanok musb_g_giveback(&musb->endpoints[0].ep_in, req, 0);
181eb81955bSIlya Yanok }
182eb81955bSIlya Yanok
183eb81955bSIlya Yanok /*
184eb81955bSIlya Yanok * Tries to start B-device HNP negotiation if enabled via sysfs
185eb81955bSIlya Yanok */
musb_try_b_hnp_enable(struct musb * musb)186eb81955bSIlya Yanok static inline void musb_try_b_hnp_enable(struct musb *musb)
187eb81955bSIlya Yanok {
188eb81955bSIlya Yanok void __iomem *mbase = musb->mregs;
189eb81955bSIlya Yanok u8 devctl;
190eb81955bSIlya Yanok
191eb81955bSIlya Yanok dev_dbg(musb->controller, "HNP: Setting HR\n");
192eb81955bSIlya Yanok devctl = musb_readb(mbase, MUSB_DEVCTL);
193eb81955bSIlya Yanok musb_writeb(mbase, MUSB_DEVCTL, devctl | MUSB_DEVCTL_HR);
194eb81955bSIlya Yanok }
195eb81955bSIlya Yanok
196eb81955bSIlya Yanok /*
197eb81955bSIlya Yanok * Handle all control requests with no DATA stage, including standard
198eb81955bSIlya Yanok * requests such as:
199eb81955bSIlya Yanok * USB_REQ_SET_CONFIGURATION, USB_REQ_SET_INTERFACE, unrecognized
200eb81955bSIlya Yanok * always delegated to the gadget driver
201eb81955bSIlya Yanok * USB_REQ_SET_ADDRESS, USB_REQ_CLEAR_FEATURE, USB_REQ_SET_FEATURE
202eb81955bSIlya Yanok * always handled here, except for class/vendor/... features
203eb81955bSIlya Yanok *
204eb81955bSIlya Yanok * Context: caller holds controller lock
205eb81955bSIlya Yanok */
206eb81955bSIlya Yanok static int
service_zero_data_request(struct musb * musb,struct usb_ctrlrequest * ctrlrequest)207eb81955bSIlya Yanok service_zero_data_request(struct musb *musb,
208eb81955bSIlya Yanok struct usb_ctrlrequest *ctrlrequest)
209eb81955bSIlya Yanok __releases(musb->lock)
210eb81955bSIlya Yanok __acquires(musb->lock)
211eb81955bSIlya Yanok {
212eb81955bSIlya Yanok int handled = -EINVAL;
213eb81955bSIlya Yanok void __iomem *mbase = musb->mregs;
214eb81955bSIlya Yanok const u8 recip = ctrlrequest->bRequestType & USB_RECIP_MASK;
215eb81955bSIlya Yanok
216eb81955bSIlya Yanok /* the gadget driver handles everything except what we MUST handle */
217eb81955bSIlya Yanok if ((ctrlrequest->bRequestType & USB_TYPE_MASK)
218eb81955bSIlya Yanok == USB_TYPE_STANDARD) {
219eb81955bSIlya Yanok switch (ctrlrequest->bRequest) {
220eb81955bSIlya Yanok case USB_REQ_SET_ADDRESS:
221eb81955bSIlya Yanok /* change it after the status stage */
222eb81955bSIlya Yanok musb->set_address = true;
223eb81955bSIlya Yanok musb->address = (u8) (ctrlrequest->wValue & 0x7f);
224eb81955bSIlya Yanok handled = 1;
225eb81955bSIlya Yanok break;
226eb81955bSIlya Yanok
227eb81955bSIlya Yanok case USB_REQ_CLEAR_FEATURE:
228eb81955bSIlya Yanok switch (recip) {
229eb81955bSIlya Yanok case USB_RECIP_DEVICE:
230eb81955bSIlya Yanok if (ctrlrequest->wValue
231eb81955bSIlya Yanok != USB_DEVICE_REMOTE_WAKEUP)
232eb81955bSIlya Yanok break;
233eb81955bSIlya Yanok musb->may_wakeup = 0;
234eb81955bSIlya Yanok handled = 1;
235eb81955bSIlya Yanok break;
236eb81955bSIlya Yanok case USB_RECIP_INTERFACE:
237eb81955bSIlya Yanok break;
238eb81955bSIlya Yanok case USB_RECIP_ENDPOINT:{
239eb81955bSIlya Yanok const u8 epnum =
240eb81955bSIlya Yanok ctrlrequest->wIndex & 0x0f;
241eb81955bSIlya Yanok struct musb_ep *musb_ep;
242eb81955bSIlya Yanok struct musb_hw_ep *ep;
243eb81955bSIlya Yanok struct musb_request *request;
244eb81955bSIlya Yanok void __iomem *regs;
245eb81955bSIlya Yanok int is_in;
246eb81955bSIlya Yanok u16 csr;
247eb81955bSIlya Yanok
248eb81955bSIlya Yanok if (epnum == 0 || epnum >= MUSB_C_NUM_EPS ||
249eb81955bSIlya Yanok ctrlrequest->wValue != USB_ENDPOINT_HALT)
250eb81955bSIlya Yanok break;
251eb81955bSIlya Yanok
252eb81955bSIlya Yanok ep = musb->endpoints + epnum;
253eb81955bSIlya Yanok regs = ep->regs;
254eb81955bSIlya Yanok is_in = ctrlrequest->wIndex & USB_DIR_IN;
255eb81955bSIlya Yanok if (is_in)
256eb81955bSIlya Yanok musb_ep = &ep->ep_in;
257eb81955bSIlya Yanok else
258eb81955bSIlya Yanok musb_ep = &ep->ep_out;
259eb81955bSIlya Yanok if (!musb_ep->desc)
260eb81955bSIlya Yanok break;
261eb81955bSIlya Yanok
262eb81955bSIlya Yanok handled = 1;
263eb81955bSIlya Yanok /* Ignore request if endpoint is wedged */
264eb81955bSIlya Yanok if (musb_ep->wedged)
265eb81955bSIlya Yanok break;
266eb81955bSIlya Yanok
267eb81955bSIlya Yanok musb_ep_select(mbase, epnum);
268eb81955bSIlya Yanok if (is_in) {
269eb81955bSIlya Yanok csr = musb_readw(regs, MUSB_TXCSR);
270eb81955bSIlya Yanok csr |= MUSB_TXCSR_CLRDATATOG |
271eb81955bSIlya Yanok MUSB_TXCSR_P_WZC_BITS;
272eb81955bSIlya Yanok csr &= ~(MUSB_TXCSR_P_SENDSTALL |
273eb81955bSIlya Yanok MUSB_TXCSR_P_SENTSTALL |
274eb81955bSIlya Yanok MUSB_TXCSR_TXPKTRDY);
275eb81955bSIlya Yanok musb_writew(regs, MUSB_TXCSR, csr);
276eb81955bSIlya Yanok } else {
277eb81955bSIlya Yanok csr = musb_readw(regs, MUSB_RXCSR);
278eb81955bSIlya Yanok csr |= MUSB_RXCSR_CLRDATATOG |
279eb81955bSIlya Yanok MUSB_RXCSR_P_WZC_BITS;
280eb81955bSIlya Yanok csr &= ~(MUSB_RXCSR_P_SENDSTALL |
281eb81955bSIlya Yanok MUSB_RXCSR_P_SENTSTALL);
282eb81955bSIlya Yanok musb_writew(regs, MUSB_RXCSR, csr);
283eb81955bSIlya Yanok }
284eb81955bSIlya Yanok
285eb81955bSIlya Yanok /* Maybe start the first request in the queue */
286eb81955bSIlya Yanok request = next_request(musb_ep);
287eb81955bSIlya Yanok if (!musb_ep->busy && request) {
288eb81955bSIlya Yanok dev_dbg(musb->controller, "restarting the request\n");
289eb81955bSIlya Yanok musb_ep_restart(musb, request);
290eb81955bSIlya Yanok }
291eb81955bSIlya Yanok
292eb81955bSIlya Yanok /* select ep0 again */
293eb81955bSIlya Yanok musb_ep_select(mbase, 0);
294eb81955bSIlya Yanok } break;
295eb81955bSIlya Yanok default:
296eb81955bSIlya Yanok /* class, vendor, etc ... delegate */
297eb81955bSIlya Yanok handled = 0;
298eb81955bSIlya Yanok break;
299eb81955bSIlya Yanok }
300eb81955bSIlya Yanok break;
301eb81955bSIlya Yanok
302eb81955bSIlya Yanok case USB_REQ_SET_FEATURE:
303eb81955bSIlya Yanok switch (recip) {
304eb81955bSIlya Yanok case USB_RECIP_DEVICE:
305eb81955bSIlya Yanok handled = 1;
306eb81955bSIlya Yanok switch (ctrlrequest->wValue) {
307eb81955bSIlya Yanok case USB_DEVICE_REMOTE_WAKEUP:
308eb81955bSIlya Yanok musb->may_wakeup = 1;
309eb81955bSIlya Yanok break;
310eb81955bSIlya Yanok case USB_DEVICE_TEST_MODE:
311eb81955bSIlya Yanok if (musb->g.speed != USB_SPEED_HIGH)
312eb81955bSIlya Yanok goto stall;
313eb81955bSIlya Yanok if (ctrlrequest->wIndex & 0xff)
314eb81955bSIlya Yanok goto stall;
315eb81955bSIlya Yanok
316eb81955bSIlya Yanok switch (ctrlrequest->wIndex >> 8) {
317eb81955bSIlya Yanok case 1:
318eb81955bSIlya Yanok pr_debug("TEST_J\n");
319eb81955bSIlya Yanok /* TEST_J */
320eb81955bSIlya Yanok musb->test_mode_nr =
321eb81955bSIlya Yanok MUSB_TEST_J;
322eb81955bSIlya Yanok break;
323eb81955bSIlya Yanok case 2:
324eb81955bSIlya Yanok /* TEST_K */
325eb81955bSIlya Yanok pr_debug("TEST_K\n");
326eb81955bSIlya Yanok musb->test_mode_nr =
327eb81955bSIlya Yanok MUSB_TEST_K;
328eb81955bSIlya Yanok break;
329eb81955bSIlya Yanok case 3:
330eb81955bSIlya Yanok /* TEST_SE0_NAK */
331eb81955bSIlya Yanok pr_debug("TEST_SE0_NAK\n");
332eb81955bSIlya Yanok musb->test_mode_nr =
333eb81955bSIlya Yanok MUSB_TEST_SE0_NAK;
334eb81955bSIlya Yanok break;
335eb81955bSIlya Yanok case 4:
336eb81955bSIlya Yanok /* TEST_PACKET */
337eb81955bSIlya Yanok pr_debug("TEST_PACKET\n");
338eb81955bSIlya Yanok musb->test_mode_nr =
339eb81955bSIlya Yanok MUSB_TEST_PACKET;
340eb81955bSIlya Yanok break;
341eb81955bSIlya Yanok
342eb81955bSIlya Yanok case 0xc0:
343eb81955bSIlya Yanok /* TEST_FORCE_HS */
344eb81955bSIlya Yanok pr_debug("TEST_FORCE_HS\n");
345eb81955bSIlya Yanok musb->test_mode_nr =
346eb81955bSIlya Yanok MUSB_TEST_FORCE_HS;
347eb81955bSIlya Yanok break;
348eb81955bSIlya Yanok case 0xc1:
349eb81955bSIlya Yanok /* TEST_FORCE_FS */
350eb81955bSIlya Yanok pr_debug("TEST_FORCE_FS\n");
351eb81955bSIlya Yanok musb->test_mode_nr =
352eb81955bSIlya Yanok MUSB_TEST_FORCE_FS;
353eb81955bSIlya Yanok break;
354eb81955bSIlya Yanok case 0xc2:
355eb81955bSIlya Yanok /* TEST_FIFO_ACCESS */
356eb81955bSIlya Yanok pr_debug("TEST_FIFO_ACCESS\n");
357eb81955bSIlya Yanok musb->test_mode_nr =
358eb81955bSIlya Yanok MUSB_TEST_FIFO_ACCESS;
359eb81955bSIlya Yanok break;
360eb81955bSIlya Yanok case 0xc3:
361eb81955bSIlya Yanok /* TEST_FORCE_HOST */
362eb81955bSIlya Yanok pr_debug("TEST_FORCE_HOST\n");
363eb81955bSIlya Yanok musb->test_mode_nr =
364eb81955bSIlya Yanok MUSB_TEST_FORCE_HOST;
365eb81955bSIlya Yanok break;
366eb81955bSIlya Yanok default:
367eb81955bSIlya Yanok goto stall;
368eb81955bSIlya Yanok }
369eb81955bSIlya Yanok
370eb81955bSIlya Yanok /* enter test mode after irq */
371eb81955bSIlya Yanok if (handled > 0)
372eb81955bSIlya Yanok musb->test_mode = true;
373eb81955bSIlya Yanok break;
374eb81955bSIlya Yanok case USB_DEVICE_B_HNP_ENABLE:
375eb81955bSIlya Yanok if (!musb->g.is_otg)
376eb81955bSIlya Yanok goto stall;
377eb81955bSIlya Yanok musb->g.b_hnp_enable = 1;
378eb81955bSIlya Yanok musb_try_b_hnp_enable(musb);
379eb81955bSIlya Yanok break;
380eb81955bSIlya Yanok case USB_DEVICE_A_HNP_SUPPORT:
381eb81955bSIlya Yanok if (!musb->g.is_otg)
382eb81955bSIlya Yanok goto stall;
383eb81955bSIlya Yanok musb->g.a_hnp_support = 1;
384eb81955bSIlya Yanok break;
385eb81955bSIlya Yanok case USB_DEVICE_A_ALT_HNP_SUPPORT:
386eb81955bSIlya Yanok if (!musb->g.is_otg)
387eb81955bSIlya Yanok goto stall;
388eb81955bSIlya Yanok musb->g.a_alt_hnp_support = 1;
389eb81955bSIlya Yanok break;
390eb81955bSIlya Yanok case USB_DEVICE_DEBUG_MODE:
391eb81955bSIlya Yanok handled = 0;
392eb81955bSIlya Yanok break;
393eb81955bSIlya Yanok stall:
394eb81955bSIlya Yanok default:
395eb81955bSIlya Yanok handled = -EINVAL;
396eb81955bSIlya Yanok break;
397eb81955bSIlya Yanok }
398eb81955bSIlya Yanok break;
399eb81955bSIlya Yanok
400eb81955bSIlya Yanok case USB_RECIP_INTERFACE:
401eb81955bSIlya Yanok break;
402eb81955bSIlya Yanok
403eb81955bSIlya Yanok case USB_RECIP_ENDPOINT:{
404eb81955bSIlya Yanok const u8 epnum =
405eb81955bSIlya Yanok ctrlrequest->wIndex & 0x0f;
406eb81955bSIlya Yanok struct musb_ep *musb_ep;
407eb81955bSIlya Yanok struct musb_hw_ep *ep;
408eb81955bSIlya Yanok void __iomem *regs;
409eb81955bSIlya Yanok int is_in;
410eb81955bSIlya Yanok u16 csr;
411eb81955bSIlya Yanok
412eb81955bSIlya Yanok if (epnum == 0 || epnum >= MUSB_C_NUM_EPS ||
413eb81955bSIlya Yanok ctrlrequest->wValue != USB_ENDPOINT_HALT)
414eb81955bSIlya Yanok break;
415eb81955bSIlya Yanok
416eb81955bSIlya Yanok ep = musb->endpoints + epnum;
417eb81955bSIlya Yanok regs = ep->regs;
418eb81955bSIlya Yanok is_in = ctrlrequest->wIndex & USB_DIR_IN;
419eb81955bSIlya Yanok if (is_in)
420eb81955bSIlya Yanok musb_ep = &ep->ep_in;
421eb81955bSIlya Yanok else
422eb81955bSIlya Yanok musb_ep = &ep->ep_out;
423eb81955bSIlya Yanok if (!musb_ep->desc)
424eb81955bSIlya Yanok break;
425eb81955bSIlya Yanok
426eb81955bSIlya Yanok musb_ep_select(mbase, epnum);
427eb81955bSIlya Yanok if (is_in) {
428eb81955bSIlya Yanok csr = musb_readw(regs, MUSB_TXCSR);
429eb81955bSIlya Yanok if (csr & MUSB_TXCSR_FIFONOTEMPTY)
430eb81955bSIlya Yanok csr |= MUSB_TXCSR_FLUSHFIFO;
431eb81955bSIlya Yanok csr |= MUSB_TXCSR_P_SENDSTALL
432eb81955bSIlya Yanok | MUSB_TXCSR_CLRDATATOG
433eb81955bSIlya Yanok | MUSB_TXCSR_P_WZC_BITS;
434eb81955bSIlya Yanok musb_writew(regs, MUSB_TXCSR, csr);
435eb81955bSIlya Yanok } else {
436eb81955bSIlya Yanok csr = musb_readw(regs, MUSB_RXCSR);
437eb81955bSIlya Yanok csr |= MUSB_RXCSR_P_SENDSTALL
438eb81955bSIlya Yanok | MUSB_RXCSR_FLUSHFIFO
439eb81955bSIlya Yanok | MUSB_RXCSR_CLRDATATOG
440eb81955bSIlya Yanok | MUSB_RXCSR_P_WZC_BITS;
441eb81955bSIlya Yanok musb_writew(regs, MUSB_RXCSR, csr);
442eb81955bSIlya Yanok }
443eb81955bSIlya Yanok
444eb81955bSIlya Yanok /* select ep0 again */
445eb81955bSIlya Yanok musb_ep_select(mbase, 0);
446eb81955bSIlya Yanok handled = 1;
447eb81955bSIlya Yanok } break;
448eb81955bSIlya Yanok
449eb81955bSIlya Yanok default:
450eb81955bSIlya Yanok /* class, vendor, etc ... delegate */
451eb81955bSIlya Yanok handled = 0;
452eb81955bSIlya Yanok break;
453eb81955bSIlya Yanok }
454eb81955bSIlya Yanok break;
455eb81955bSIlya Yanok default:
456eb81955bSIlya Yanok /* delegate SET_CONFIGURATION, etc */
457eb81955bSIlya Yanok handled = 0;
458eb81955bSIlya Yanok }
459eb81955bSIlya Yanok } else
460eb81955bSIlya Yanok handled = 0;
461eb81955bSIlya Yanok return handled;
462eb81955bSIlya Yanok }
463eb81955bSIlya Yanok
464eb81955bSIlya Yanok /* we have an ep0out data packet
465eb81955bSIlya Yanok * Context: caller holds controller lock
466eb81955bSIlya Yanok */
ep0_rxstate(struct musb * musb)467eb81955bSIlya Yanok static void ep0_rxstate(struct musb *musb)
468eb81955bSIlya Yanok {
469eb81955bSIlya Yanok void __iomem *regs = musb->control_ep->regs;
470eb81955bSIlya Yanok struct musb_request *request;
471eb81955bSIlya Yanok struct usb_request *req;
472eb81955bSIlya Yanok u16 count, csr;
473eb81955bSIlya Yanok
474eb81955bSIlya Yanok request = next_ep0_request(musb);
475eb81955bSIlya Yanok req = &request->request;
476eb81955bSIlya Yanok
477eb81955bSIlya Yanok /* read packet and ack; or stall because of gadget driver bug:
478eb81955bSIlya Yanok * should have provided the rx buffer before setup() returned.
479eb81955bSIlya Yanok */
480eb81955bSIlya Yanok if (req) {
481eb81955bSIlya Yanok void *buf = req->buf + req->actual;
482eb81955bSIlya Yanok unsigned len = req->length - req->actual;
483eb81955bSIlya Yanok
484eb81955bSIlya Yanok /* read the buffer */
485eb81955bSIlya Yanok count = musb_readb(regs, MUSB_COUNT0);
486eb81955bSIlya Yanok if (count > len) {
487eb81955bSIlya Yanok req->status = -EOVERFLOW;
488eb81955bSIlya Yanok count = len;
489eb81955bSIlya Yanok }
490eb81955bSIlya Yanok musb_read_fifo(&musb->endpoints[0], count, buf);
491eb81955bSIlya Yanok req->actual += count;
492eb81955bSIlya Yanok csr = MUSB_CSR0_P_SVDRXPKTRDY;
493eb81955bSIlya Yanok if (count < 64 || req->actual == req->length) {
494eb81955bSIlya Yanok musb->ep0_state = MUSB_EP0_STAGE_STATUSIN;
495eb81955bSIlya Yanok csr |= MUSB_CSR0_P_DATAEND;
496eb81955bSIlya Yanok } else
497eb81955bSIlya Yanok req = NULL;
498eb81955bSIlya Yanok } else
499eb81955bSIlya Yanok csr = MUSB_CSR0_P_SVDRXPKTRDY | MUSB_CSR0_P_SENDSTALL;
500eb81955bSIlya Yanok
501eb81955bSIlya Yanok
502eb81955bSIlya Yanok /* Completion handler may choose to stall, e.g. because the
503eb81955bSIlya Yanok * message just received holds invalid data.
504eb81955bSIlya Yanok */
505eb81955bSIlya Yanok if (req) {
506eb81955bSIlya Yanok musb->ackpend = csr;
507eb81955bSIlya Yanok musb_g_ep0_giveback(musb, req);
508eb81955bSIlya Yanok if (!musb->ackpend)
509eb81955bSIlya Yanok return;
510eb81955bSIlya Yanok musb->ackpend = 0;
511eb81955bSIlya Yanok }
512eb81955bSIlya Yanok musb_ep_select(musb->mregs, 0);
513eb81955bSIlya Yanok musb_writew(regs, MUSB_CSR0, csr);
514eb81955bSIlya Yanok }
515eb81955bSIlya Yanok
516eb81955bSIlya Yanok /*
517eb81955bSIlya Yanok * transmitting to the host (IN), this code might be called from IRQ
518eb81955bSIlya Yanok * and from kernel thread.
519eb81955bSIlya Yanok *
520eb81955bSIlya Yanok * Context: caller holds controller lock
521eb81955bSIlya Yanok */
ep0_txstate(struct musb * musb)522eb81955bSIlya Yanok static void ep0_txstate(struct musb *musb)
523eb81955bSIlya Yanok {
524eb81955bSIlya Yanok void __iomem *regs = musb->control_ep->regs;
525eb81955bSIlya Yanok struct musb_request *req = next_ep0_request(musb);
526eb81955bSIlya Yanok struct usb_request *request;
527eb81955bSIlya Yanok u16 csr = MUSB_CSR0_TXPKTRDY;
528eb81955bSIlya Yanok u8 *fifo_src;
529eb81955bSIlya Yanok u8 fifo_count;
530eb81955bSIlya Yanok
531eb81955bSIlya Yanok if (!req) {
532eb81955bSIlya Yanok /* WARN_ON(1); */
533eb81955bSIlya Yanok dev_dbg(musb->controller, "odd; csr0 %04x\n", musb_readw(regs, MUSB_CSR0));
534eb81955bSIlya Yanok return;
535eb81955bSIlya Yanok }
536eb81955bSIlya Yanok
537eb81955bSIlya Yanok request = &req->request;
538eb81955bSIlya Yanok
539eb81955bSIlya Yanok /* load the data */
540eb81955bSIlya Yanok fifo_src = (u8 *) request->buf + request->actual;
541eb81955bSIlya Yanok fifo_count = min((unsigned) MUSB_EP0_FIFOSIZE,
542eb81955bSIlya Yanok request->length - request->actual);
543eb81955bSIlya Yanok musb_write_fifo(&musb->endpoints[0], fifo_count, fifo_src);
544eb81955bSIlya Yanok request->actual += fifo_count;
545eb81955bSIlya Yanok
546eb81955bSIlya Yanok /* update the flags */
547eb81955bSIlya Yanok if (fifo_count < MUSB_MAX_END0_PACKET
548eb81955bSIlya Yanok || (request->actual == request->length
549eb81955bSIlya Yanok && !request->zero)) {
550eb81955bSIlya Yanok musb->ep0_state = MUSB_EP0_STAGE_STATUSOUT;
551eb81955bSIlya Yanok csr |= MUSB_CSR0_P_DATAEND;
552eb81955bSIlya Yanok } else
553eb81955bSIlya Yanok request = NULL;
554eb81955bSIlya Yanok
555ab2f5c12SHeiko Schocher /* send it out, triggering a "txpktrdy cleared" irq */
556ab2f5c12SHeiko Schocher musb_ep_select(musb->mregs, 0);
557ab2f5c12SHeiko Schocher musb_writew(regs, MUSB_CSR0, csr);
558ab2f5c12SHeiko Schocher
559eb81955bSIlya Yanok /* report completions as soon as the fifo's loaded; there's no
560eb81955bSIlya Yanok * win in waiting till this last packet gets acked. (other than
561eb81955bSIlya Yanok * very precise fault reporting, needed by USB TMC; possible with
562eb81955bSIlya Yanok * this hardware, but not usable from portable gadget drivers.)
563eb81955bSIlya Yanok */
564eb81955bSIlya Yanok if (request) {
565eb81955bSIlya Yanok musb->ackpend = csr;
566eb81955bSIlya Yanok musb_g_ep0_giveback(musb, request);
567eb81955bSIlya Yanok if (!musb->ackpend)
568eb81955bSIlya Yanok return;
569eb81955bSIlya Yanok musb->ackpend = 0;
570eb81955bSIlya Yanok }
571eb81955bSIlya Yanok }
572eb81955bSIlya Yanok
573eb81955bSIlya Yanok /*
574eb81955bSIlya Yanok * Read a SETUP packet (struct usb_ctrlrequest) from the hardware.
575eb81955bSIlya Yanok * Fields are left in USB byte-order.
576eb81955bSIlya Yanok *
577eb81955bSIlya Yanok * Context: caller holds controller lock.
578eb81955bSIlya Yanok */
579eb81955bSIlya Yanok static void
musb_read_setup(struct musb * musb,struct usb_ctrlrequest * req)580eb81955bSIlya Yanok musb_read_setup(struct musb *musb, struct usb_ctrlrequest *req)
581eb81955bSIlya Yanok {
582eb81955bSIlya Yanok struct musb_request *r;
583eb81955bSIlya Yanok void __iomem *regs = musb->control_ep->regs;
584eb81955bSIlya Yanok
585eb81955bSIlya Yanok musb_read_fifo(&musb->endpoints[0], sizeof *req, (u8 *)req);
586eb81955bSIlya Yanok
587eb81955bSIlya Yanok /* NOTE: earlier 2.6 versions changed setup packets to host
588eb81955bSIlya Yanok * order, but now USB packets always stay in USB byte order.
589eb81955bSIlya Yanok */
590eb81955bSIlya Yanok dev_dbg(musb->controller, "SETUP req%02x.%02x v%04x i%04x l%d\n",
591eb81955bSIlya Yanok req->bRequestType,
592eb81955bSIlya Yanok req->bRequest,
593eb81955bSIlya Yanok le16_to_cpu(req->wValue),
594eb81955bSIlya Yanok le16_to_cpu(req->wIndex),
595eb81955bSIlya Yanok le16_to_cpu(req->wLength));
596eb81955bSIlya Yanok
597eb81955bSIlya Yanok /* clean up any leftover transfers */
598eb81955bSIlya Yanok r = next_ep0_request(musb);
599eb81955bSIlya Yanok if (r)
600eb81955bSIlya Yanok musb_g_ep0_giveback(musb, &r->request);
601eb81955bSIlya Yanok
602eb81955bSIlya Yanok /* For zero-data requests we want to delay the STATUS stage to
603eb81955bSIlya Yanok * avoid SETUPEND errors. If we read data (OUT), delay accepting
604eb81955bSIlya Yanok * packets until there's a buffer to store them in.
605eb81955bSIlya Yanok *
606eb81955bSIlya Yanok * If we write data, the controller acts happier if we enable
607eb81955bSIlya Yanok * the TX FIFO right away, and give the controller a moment
608eb81955bSIlya Yanok * to switch modes...
609eb81955bSIlya Yanok */
610eb81955bSIlya Yanok musb->set_address = false;
611eb81955bSIlya Yanok musb->ackpend = MUSB_CSR0_P_SVDRXPKTRDY;
612eb81955bSIlya Yanok if (req->wLength == 0) {
613eb81955bSIlya Yanok if (req->bRequestType & USB_DIR_IN)
614eb81955bSIlya Yanok musb->ackpend |= MUSB_CSR0_TXPKTRDY;
615eb81955bSIlya Yanok musb->ep0_state = MUSB_EP0_STAGE_ACKWAIT;
616eb81955bSIlya Yanok } else if (req->bRequestType & USB_DIR_IN) {
617eb81955bSIlya Yanok musb->ep0_state = MUSB_EP0_STAGE_TX;
618eb81955bSIlya Yanok musb_writew(regs, MUSB_CSR0, MUSB_CSR0_P_SVDRXPKTRDY);
619eb81955bSIlya Yanok while ((musb_readw(regs, MUSB_CSR0)
620eb81955bSIlya Yanok & MUSB_CSR0_RXPKTRDY) != 0)
621eb81955bSIlya Yanok cpu_relax();
622eb81955bSIlya Yanok musb->ackpend = 0;
623eb81955bSIlya Yanok } else
624eb81955bSIlya Yanok musb->ep0_state = MUSB_EP0_STAGE_RX;
625eb81955bSIlya Yanok }
626eb81955bSIlya Yanok
627eb81955bSIlya Yanok static int
forward_to_driver(struct musb * musb,const struct usb_ctrlrequest * ctrlrequest)628eb81955bSIlya Yanok forward_to_driver(struct musb *musb, const struct usb_ctrlrequest *ctrlrequest)
629eb81955bSIlya Yanok __releases(musb->lock)
630eb81955bSIlya Yanok __acquires(musb->lock)
631eb81955bSIlya Yanok {
632eb81955bSIlya Yanok int retval;
633eb81955bSIlya Yanok if (!musb->gadget_driver)
634eb81955bSIlya Yanok return -EOPNOTSUPP;
635eb81955bSIlya Yanok spin_unlock(&musb->lock);
636eb81955bSIlya Yanok retval = musb->gadget_driver->setup(&musb->g, ctrlrequest);
637eb81955bSIlya Yanok spin_lock(&musb->lock);
638eb81955bSIlya Yanok return retval;
639eb81955bSIlya Yanok }
640eb81955bSIlya Yanok
641eb81955bSIlya Yanok /*
642eb81955bSIlya Yanok * Handle peripheral ep0 interrupt
643eb81955bSIlya Yanok *
644eb81955bSIlya Yanok * Context: irq handler; we won't re-enter the driver that way.
645eb81955bSIlya Yanok */
musb_g_ep0_irq(struct musb * musb)646eb81955bSIlya Yanok irqreturn_t musb_g_ep0_irq(struct musb *musb)
647eb81955bSIlya Yanok {
648eb81955bSIlya Yanok u16 csr;
649eb81955bSIlya Yanok u16 len;
650eb81955bSIlya Yanok void __iomem *mbase = musb->mregs;
651eb81955bSIlya Yanok void __iomem *regs = musb->endpoints[0].regs;
652eb81955bSIlya Yanok irqreturn_t retval = IRQ_NONE;
653eb81955bSIlya Yanok
654eb81955bSIlya Yanok musb_ep_select(mbase, 0); /* select ep0 */
655eb81955bSIlya Yanok csr = musb_readw(regs, MUSB_CSR0);
656eb81955bSIlya Yanok len = musb_readb(regs, MUSB_COUNT0);
657eb81955bSIlya Yanok
658eb81955bSIlya Yanok dev_dbg(musb->controller, "csr %04x, count %d, myaddr %d, ep0stage %s\n",
659eb81955bSIlya Yanok csr, len,
660eb81955bSIlya Yanok musb_readb(mbase, MUSB_FADDR),
661eb81955bSIlya Yanok decode_ep0stage(musb->ep0_state));
662eb81955bSIlya Yanok
663eb81955bSIlya Yanok if (csr & MUSB_CSR0_P_DATAEND) {
664eb81955bSIlya Yanok /*
665eb81955bSIlya Yanok * If DATAEND is set we should not call the callback,
666eb81955bSIlya Yanok * hence the status stage is not complete.
667eb81955bSIlya Yanok */
668eb81955bSIlya Yanok return IRQ_HANDLED;
669eb81955bSIlya Yanok }
670eb81955bSIlya Yanok
671eb81955bSIlya Yanok /* I sent a stall.. need to acknowledge it now.. */
672eb81955bSIlya Yanok if (csr & MUSB_CSR0_P_SENTSTALL) {
673eb81955bSIlya Yanok musb_writew(regs, MUSB_CSR0,
674eb81955bSIlya Yanok csr & ~MUSB_CSR0_P_SENTSTALL);
675eb81955bSIlya Yanok retval = IRQ_HANDLED;
676eb81955bSIlya Yanok musb->ep0_state = MUSB_EP0_STAGE_IDLE;
677eb81955bSIlya Yanok csr = musb_readw(regs, MUSB_CSR0);
678eb81955bSIlya Yanok }
679eb81955bSIlya Yanok
680eb81955bSIlya Yanok /* request ended "early" */
681eb81955bSIlya Yanok if (csr & MUSB_CSR0_P_SETUPEND) {
682eb81955bSIlya Yanok musb_writew(regs, MUSB_CSR0, MUSB_CSR0_P_SVDSETUPEND);
683eb81955bSIlya Yanok retval = IRQ_HANDLED;
684eb81955bSIlya Yanok /* Transition into the early status phase */
685eb81955bSIlya Yanok switch (musb->ep0_state) {
686eb81955bSIlya Yanok case MUSB_EP0_STAGE_TX:
687eb81955bSIlya Yanok musb->ep0_state = MUSB_EP0_STAGE_STATUSOUT;
688eb81955bSIlya Yanok break;
689eb81955bSIlya Yanok case MUSB_EP0_STAGE_RX:
690eb81955bSIlya Yanok musb->ep0_state = MUSB_EP0_STAGE_STATUSIN;
691eb81955bSIlya Yanok break;
692eb81955bSIlya Yanok default:
693eb81955bSIlya Yanok ERR("SetupEnd came in a wrong ep0stage %s\n",
694eb81955bSIlya Yanok decode_ep0stage(musb->ep0_state));
695eb81955bSIlya Yanok }
696eb81955bSIlya Yanok csr = musb_readw(regs, MUSB_CSR0);
697eb81955bSIlya Yanok /* NOTE: request may need completion */
698eb81955bSIlya Yanok }
699eb81955bSIlya Yanok
700eb81955bSIlya Yanok /* docs from Mentor only describe tx, rx, and idle/setup states.
701eb81955bSIlya Yanok * we need to handle nuances around status stages, and also the
702eb81955bSIlya Yanok * case where status and setup stages come back-to-back ...
703eb81955bSIlya Yanok */
704eb81955bSIlya Yanok switch (musb->ep0_state) {
705eb81955bSIlya Yanok
706eb81955bSIlya Yanok case MUSB_EP0_STAGE_TX:
707eb81955bSIlya Yanok /* irq on clearing txpktrdy */
708eb81955bSIlya Yanok if ((csr & MUSB_CSR0_TXPKTRDY) == 0) {
709eb81955bSIlya Yanok ep0_txstate(musb);
710eb81955bSIlya Yanok retval = IRQ_HANDLED;
711eb81955bSIlya Yanok }
712eb81955bSIlya Yanok break;
713eb81955bSIlya Yanok
714eb81955bSIlya Yanok case MUSB_EP0_STAGE_RX:
715eb81955bSIlya Yanok /* irq on set rxpktrdy */
716eb81955bSIlya Yanok if (csr & MUSB_CSR0_RXPKTRDY) {
717eb81955bSIlya Yanok ep0_rxstate(musb);
718eb81955bSIlya Yanok retval = IRQ_HANDLED;
719eb81955bSIlya Yanok }
720eb81955bSIlya Yanok break;
721eb81955bSIlya Yanok
722eb81955bSIlya Yanok case MUSB_EP0_STAGE_STATUSIN:
723eb81955bSIlya Yanok /* end of sequence #2 (OUT/RX state) or #3 (no data) */
724eb81955bSIlya Yanok
725eb81955bSIlya Yanok /* update address (if needed) only @ the end of the
726eb81955bSIlya Yanok * status phase per usb spec, which also guarantees
727eb81955bSIlya Yanok * we get 10 msec to receive this irq... until this
728eb81955bSIlya Yanok * is done we won't see the next packet.
729eb81955bSIlya Yanok */
730eb81955bSIlya Yanok if (musb->set_address) {
731eb81955bSIlya Yanok musb->set_address = false;
732eb81955bSIlya Yanok musb_writeb(mbase, MUSB_FADDR, musb->address);
733eb81955bSIlya Yanok }
734eb81955bSIlya Yanok
735eb81955bSIlya Yanok /* enter test mode if needed (exit by reset) */
736eb81955bSIlya Yanok else if (musb->test_mode) {
737eb81955bSIlya Yanok dev_dbg(musb->controller, "entering TESTMODE\n");
738eb81955bSIlya Yanok
739eb81955bSIlya Yanok if (MUSB_TEST_PACKET == musb->test_mode_nr)
740eb81955bSIlya Yanok musb_load_testpacket(musb);
741eb81955bSIlya Yanok
742eb81955bSIlya Yanok musb_writeb(mbase, MUSB_TESTMODE,
743eb81955bSIlya Yanok musb->test_mode_nr);
744eb81955bSIlya Yanok }
745eb81955bSIlya Yanok /* FALLTHROUGH */
746eb81955bSIlya Yanok
747eb81955bSIlya Yanok case MUSB_EP0_STAGE_STATUSOUT:
748eb81955bSIlya Yanok /* end of sequence #1: write to host (TX state) */
749eb81955bSIlya Yanok {
750eb81955bSIlya Yanok struct musb_request *req;
751eb81955bSIlya Yanok
752eb81955bSIlya Yanok req = next_ep0_request(musb);
753eb81955bSIlya Yanok if (req)
754eb81955bSIlya Yanok musb_g_ep0_giveback(musb, &req->request);
755eb81955bSIlya Yanok }
756eb81955bSIlya Yanok
757eb81955bSIlya Yanok /*
758eb81955bSIlya Yanok * In case when several interrupts can get coalesced,
759eb81955bSIlya Yanok * check to see if we've already received a SETUP packet...
760eb81955bSIlya Yanok */
761eb81955bSIlya Yanok if (csr & MUSB_CSR0_RXPKTRDY)
762eb81955bSIlya Yanok goto setup;
763eb81955bSIlya Yanok
764eb81955bSIlya Yanok retval = IRQ_HANDLED;
765eb81955bSIlya Yanok musb->ep0_state = MUSB_EP0_STAGE_IDLE;
766eb81955bSIlya Yanok break;
767eb81955bSIlya Yanok
768eb81955bSIlya Yanok case MUSB_EP0_STAGE_IDLE:
769eb81955bSIlya Yanok /*
770eb81955bSIlya Yanok * This state is typically (but not always) indiscernible
771eb81955bSIlya Yanok * from the status states since the corresponding interrupts
772eb81955bSIlya Yanok * tend to happen within too little period of time (with only
773eb81955bSIlya Yanok * a zero-length packet in between) and so get coalesced...
774eb81955bSIlya Yanok */
775eb81955bSIlya Yanok retval = IRQ_HANDLED;
776eb81955bSIlya Yanok musb->ep0_state = MUSB_EP0_STAGE_SETUP;
777eb81955bSIlya Yanok /* FALLTHROUGH */
778eb81955bSIlya Yanok
779eb81955bSIlya Yanok case MUSB_EP0_STAGE_SETUP:
780eb81955bSIlya Yanok setup:
781eb81955bSIlya Yanok if (csr & MUSB_CSR0_RXPKTRDY) {
782eb81955bSIlya Yanok struct usb_ctrlrequest setup;
783eb81955bSIlya Yanok int handled = 0;
784eb81955bSIlya Yanok
785eb81955bSIlya Yanok if (len != 8) {
786eb81955bSIlya Yanok ERR("SETUP packet len %d != 8 ?\n", len);
787eb81955bSIlya Yanok break;
788eb81955bSIlya Yanok }
789eb81955bSIlya Yanok musb_read_setup(musb, &setup);
790eb81955bSIlya Yanok retval = IRQ_HANDLED;
791eb81955bSIlya Yanok
792eb81955bSIlya Yanok /* sometimes the RESET won't be reported */
793eb81955bSIlya Yanok if (unlikely(musb->g.speed == USB_SPEED_UNKNOWN)) {
794eb81955bSIlya Yanok u8 power;
795eb81955bSIlya Yanok
796eb81955bSIlya Yanok printk(KERN_NOTICE "%s: peripheral reset "
797eb81955bSIlya Yanok "irq lost!\n",
798eb81955bSIlya Yanok musb_driver_name);
799eb81955bSIlya Yanok power = musb_readb(mbase, MUSB_POWER);
800eb81955bSIlya Yanok musb->g.speed = (power & MUSB_POWER_HSMODE)
801eb81955bSIlya Yanok ? USB_SPEED_HIGH : USB_SPEED_FULL;
802eb81955bSIlya Yanok
803eb81955bSIlya Yanok }
804eb81955bSIlya Yanok
805eb81955bSIlya Yanok switch (musb->ep0_state) {
806eb81955bSIlya Yanok
807eb81955bSIlya Yanok /* sequence #3 (no data stage), includes requests
808eb81955bSIlya Yanok * we can't forward (notably SET_ADDRESS and the
809eb81955bSIlya Yanok * device/endpoint feature set/clear operations)
810eb81955bSIlya Yanok * plus SET_CONFIGURATION and others we must
811eb81955bSIlya Yanok */
812eb81955bSIlya Yanok case MUSB_EP0_STAGE_ACKWAIT:
813eb81955bSIlya Yanok handled = service_zero_data_request(
814eb81955bSIlya Yanok musb, &setup);
815eb81955bSIlya Yanok
816eb81955bSIlya Yanok /*
817eb81955bSIlya Yanok * We're expecting no data in any case, so
818eb81955bSIlya Yanok * always set the DATAEND bit -- doing this
819eb81955bSIlya Yanok * here helps avoid SetupEnd interrupt coming
820eb81955bSIlya Yanok * in the idle stage when we're stalling...
821eb81955bSIlya Yanok */
822eb81955bSIlya Yanok musb->ackpend |= MUSB_CSR0_P_DATAEND;
823eb81955bSIlya Yanok
824eb81955bSIlya Yanok /* status stage might be immediate */
825eb81955bSIlya Yanok if (handled > 0)
826eb81955bSIlya Yanok musb->ep0_state =
827eb81955bSIlya Yanok MUSB_EP0_STAGE_STATUSIN;
828eb81955bSIlya Yanok break;
829eb81955bSIlya Yanok
830eb81955bSIlya Yanok /* sequence #1 (IN to host), includes GET_STATUS
831eb81955bSIlya Yanok * requests that we can't forward, GET_DESCRIPTOR
832eb81955bSIlya Yanok * and others that we must
833eb81955bSIlya Yanok */
834eb81955bSIlya Yanok case MUSB_EP0_STAGE_TX:
835eb81955bSIlya Yanok handled = service_in_request(musb, &setup);
836eb81955bSIlya Yanok if (handled > 0) {
837eb81955bSIlya Yanok musb->ackpend = MUSB_CSR0_TXPKTRDY
838eb81955bSIlya Yanok | MUSB_CSR0_P_DATAEND;
839eb81955bSIlya Yanok musb->ep0_state =
840eb81955bSIlya Yanok MUSB_EP0_STAGE_STATUSOUT;
841eb81955bSIlya Yanok }
842eb81955bSIlya Yanok break;
843eb81955bSIlya Yanok
844eb81955bSIlya Yanok /* sequence #2 (OUT from host), always forward */
845eb81955bSIlya Yanok default: /* MUSB_EP0_STAGE_RX */
846eb81955bSIlya Yanok break;
847eb81955bSIlya Yanok }
848eb81955bSIlya Yanok
849eb81955bSIlya Yanok dev_dbg(musb->controller, "handled %d, csr %04x, ep0stage %s\n",
850eb81955bSIlya Yanok handled, csr,
851eb81955bSIlya Yanok decode_ep0stage(musb->ep0_state));
852eb81955bSIlya Yanok
853eb81955bSIlya Yanok /* unless we need to delegate this to the gadget
854eb81955bSIlya Yanok * driver, we know how to wrap this up: csr0 has
855eb81955bSIlya Yanok * not yet been written.
856eb81955bSIlya Yanok */
857eb81955bSIlya Yanok if (handled < 0)
858eb81955bSIlya Yanok goto stall;
859eb81955bSIlya Yanok else if (handled > 0)
860eb81955bSIlya Yanok goto finish;
861eb81955bSIlya Yanok
862eb81955bSIlya Yanok handled = forward_to_driver(musb, &setup);
863eb81955bSIlya Yanok if (handled < 0) {
864eb81955bSIlya Yanok musb_ep_select(mbase, 0);
865eb81955bSIlya Yanok stall:
866eb81955bSIlya Yanok dev_dbg(musb->controller, "stall (%d)\n", handled);
867eb81955bSIlya Yanok musb->ackpend |= MUSB_CSR0_P_SENDSTALL;
868eb81955bSIlya Yanok musb->ep0_state = MUSB_EP0_STAGE_IDLE;
869eb81955bSIlya Yanok finish:
870eb81955bSIlya Yanok musb_writew(regs, MUSB_CSR0,
871eb81955bSIlya Yanok musb->ackpend);
872eb81955bSIlya Yanok musb->ackpend = 0;
873eb81955bSIlya Yanok }
874eb81955bSIlya Yanok }
875eb81955bSIlya Yanok break;
876eb81955bSIlya Yanok
877eb81955bSIlya Yanok case MUSB_EP0_STAGE_ACKWAIT:
878eb81955bSIlya Yanok /* This should not happen. But happens with tusb6010 with
879eb81955bSIlya Yanok * g_file_storage and high speed. Do nothing.
880eb81955bSIlya Yanok */
881eb81955bSIlya Yanok retval = IRQ_HANDLED;
882eb81955bSIlya Yanok break;
883eb81955bSIlya Yanok
884eb81955bSIlya Yanok default:
885eb81955bSIlya Yanok /* "can't happen" */
886eb81955bSIlya Yanok WARN_ON(1);
887eb81955bSIlya Yanok musb_writew(regs, MUSB_CSR0, MUSB_CSR0_P_SENDSTALL);
888eb81955bSIlya Yanok musb->ep0_state = MUSB_EP0_STAGE_IDLE;
889eb81955bSIlya Yanok break;
890eb81955bSIlya Yanok }
891eb81955bSIlya Yanok
892eb81955bSIlya Yanok return retval;
893eb81955bSIlya Yanok }
894eb81955bSIlya Yanok
895eb81955bSIlya Yanok
896eb81955bSIlya Yanok static int
musb_g_ep0_enable(struct usb_ep * ep,const struct usb_endpoint_descriptor * desc)897eb81955bSIlya Yanok musb_g_ep0_enable(struct usb_ep *ep, const struct usb_endpoint_descriptor *desc)
898eb81955bSIlya Yanok {
899eb81955bSIlya Yanok /* always enabled */
900eb81955bSIlya Yanok return -EINVAL;
901eb81955bSIlya Yanok }
902eb81955bSIlya Yanok
musb_g_ep0_disable(struct usb_ep * e)903eb81955bSIlya Yanok static int musb_g_ep0_disable(struct usb_ep *e)
904eb81955bSIlya Yanok {
905eb81955bSIlya Yanok /* always enabled */
906eb81955bSIlya Yanok return -EINVAL;
907eb81955bSIlya Yanok }
908eb81955bSIlya Yanok
909eb81955bSIlya Yanok static int
musb_g_ep0_queue(struct usb_ep * e,struct usb_request * r,gfp_t gfp_flags)910eb81955bSIlya Yanok musb_g_ep0_queue(struct usb_ep *e, struct usb_request *r, gfp_t gfp_flags)
911eb81955bSIlya Yanok {
912eb81955bSIlya Yanok struct musb_ep *ep;
913eb81955bSIlya Yanok struct musb_request *req;
914eb81955bSIlya Yanok struct musb *musb;
915eb81955bSIlya Yanok int status;
916eb81955bSIlya Yanok unsigned long lockflags;
917eb81955bSIlya Yanok void __iomem *regs;
918eb81955bSIlya Yanok
919eb81955bSIlya Yanok if (!e || !r)
920eb81955bSIlya Yanok return -EINVAL;
921eb81955bSIlya Yanok
922eb81955bSIlya Yanok ep = to_musb_ep(e);
923eb81955bSIlya Yanok musb = ep->musb;
924eb81955bSIlya Yanok regs = musb->control_ep->regs;
925eb81955bSIlya Yanok
926eb81955bSIlya Yanok req = to_musb_request(r);
927eb81955bSIlya Yanok req->musb = musb;
928eb81955bSIlya Yanok req->request.actual = 0;
929eb81955bSIlya Yanok req->request.status = -EINPROGRESS;
930eb81955bSIlya Yanok req->tx = ep->is_in;
931eb81955bSIlya Yanok
932eb81955bSIlya Yanok spin_lock_irqsave(&musb->lock, lockflags);
933eb81955bSIlya Yanok
934eb81955bSIlya Yanok if (!list_empty(&ep->req_list)) {
935eb81955bSIlya Yanok status = -EBUSY;
936eb81955bSIlya Yanok goto cleanup;
937eb81955bSIlya Yanok }
938eb81955bSIlya Yanok
939eb81955bSIlya Yanok switch (musb->ep0_state) {
940eb81955bSIlya Yanok case MUSB_EP0_STAGE_RX: /* control-OUT data */
941eb81955bSIlya Yanok case MUSB_EP0_STAGE_TX: /* control-IN data */
942eb81955bSIlya Yanok case MUSB_EP0_STAGE_ACKWAIT: /* zero-length data */
943eb81955bSIlya Yanok status = 0;
944eb81955bSIlya Yanok break;
945eb81955bSIlya Yanok default:
946eb81955bSIlya Yanok dev_dbg(musb->controller, "ep0 request queued in state %d\n",
947eb81955bSIlya Yanok musb->ep0_state);
948eb81955bSIlya Yanok status = -EINVAL;
949eb81955bSIlya Yanok goto cleanup;
950eb81955bSIlya Yanok }
951eb81955bSIlya Yanok
952eb81955bSIlya Yanok /* add request to the list */
953eb81955bSIlya Yanok list_add_tail(&req->list, &ep->req_list);
954eb81955bSIlya Yanok
955eb81955bSIlya Yanok dev_dbg(musb->controller, "queue to %s (%s), length=%d\n",
956eb81955bSIlya Yanok ep->name, ep->is_in ? "IN/TX" : "OUT/RX",
957eb81955bSIlya Yanok req->request.length);
958eb81955bSIlya Yanok
959eb81955bSIlya Yanok musb_ep_select(musb->mregs, 0);
960eb81955bSIlya Yanok
961eb81955bSIlya Yanok /* sequence #1, IN ... start writing the data */
962eb81955bSIlya Yanok if (musb->ep0_state == MUSB_EP0_STAGE_TX)
963eb81955bSIlya Yanok ep0_txstate(musb);
964eb81955bSIlya Yanok
965eb81955bSIlya Yanok /* sequence #3, no-data ... issue IN status */
966eb81955bSIlya Yanok else if (musb->ep0_state == MUSB_EP0_STAGE_ACKWAIT) {
967eb81955bSIlya Yanok if (req->request.length)
968eb81955bSIlya Yanok status = -EINVAL;
969eb81955bSIlya Yanok else {
970eb81955bSIlya Yanok musb->ep0_state = MUSB_EP0_STAGE_STATUSIN;
971eb81955bSIlya Yanok musb_writew(regs, MUSB_CSR0,
972eb81955bSIlya Yanok musb->ackpend | MUSB_CSR0_P_DATAEND);
973eb81955bSIlya Yanok musb->ackpend = 0;
974eb81955bSIlya Yanok musb_g_ep0_giveback(ep->musb, r);
975eb81955bSIlya Yanok }
976eb81955bSIlya Yanok
977eb81955bSIlya Yanok /* else for sequence #2 (OUT), caller provides a buffer
978eb81955bSIlya Yanok * before the next packet arrives. deferred responses
979eb81955bSIlya Yanok * (after SETUP is acked) are racey.
980eb81955bSIlya Yanok */
981eb81955bSIlya Yanok } else if (musb->ackpend) {
982eb81955bSIlya Yanok musb_writew(regs, MUSB_CSR0, musb->ackpend);
983eb81955bSIlya Yanok musb->ackpend = 0;
984eb81955bSIlya Yanok }
985eb81955bSIlya Yanok
986eb81955bSIlya Yanok cleanup:
987eb81955bSIlya Yanok spin_unlock_irqrestore(&musb->lock, lockflags);
988eb81955bSIlya Yanok return status;
989eb81955bSIlya Yanok }
990eb81955bSIlya Yanok
musb_g_ep0_dequeue(struct usb_ep * ep,struct usb_request * req)991eb81955bSIlya Yanok static int musb_g_ep0_dequeue(struct usb_ep *ep, struct usb_request *req)
992eb81955bSIlya Yanok {
993eb81955bSIlya Yanok /* we just won't support this */
994eb81955bSIlya Yanok return -EINVAL;
995eb81955bSIlya Yanok }
996eb81955bSIlya Yanok
musb_g_ep0_halt(struct usb_ep * e,int value)997eb81955bSIlya Yanok static int musb_g_ep0_halt(struct usb_ep *e, int value)
998eb81955bSIlya Yanok {
999eb81955bSIlya Yanok struct musb_ep *ep;
1000eb81955bSIlya Yanok struct musb *musb;
1001eb81955bSIlya Yanok void __iomem *base, *regs;
1002eb81955bSIlya Yanok unsigned long flags;
1003eb81955bSIlya Yanok int status;
1004eb81955bSIlya Yanok u16 csr;
1005eb81955bSIlya Yanok
1006eb81955bSIlya Yanok if (!e || !value)
1007eb81955bSIlya Yanok return -EINVAL;
1008eb81955bSIlya Yanok
1009eb81955bSIlya Yanok ep = to_musb_ep(e);
1010eb81955bSIlya Yanok musb = ep->musb;
1011eb81955bSIlya Yanok base = musb->mregs;
1012eb81955bSIlya Yanok regs = musb->control_ep->regs;
1013eb81955bSIlya Yanok status = 0;
1014eb81955bSIlya Yanok
1015eb81955bSIlya Yanok spin_lock_irqsave(&musb->lock, flags);
1016eb81955bSIlya Yanok
1017eb81955bSIlya Yanok if (!list_empty(&ep->req_list)) {
1018eb81955bSIlya Yanok status = -EBUSY;
1019eb81955bSIlya Yanok goto cleanup;
1020eb81955bSIlya Yanok }
1021eb81955bSIlya Yanok
1022eb81955bSIlya Yanok musb_ep_select(base, 0);
1023eb81955bSIlya Yanok csr = musb->ackpend;
1024eb81955bSIlya Yanok
1025eb81955bSIlya Yanok switch (musb->ep0_state) {
1026eb81955bSIlya Yanok
1027eb81955bSIlya Yanok /* Stalls are usually issued after parsing SETUP packet, either
1028eb81955bSIlya Yanok * directly in irq context from setup() or else later.
1029eb81955bSIlya Yanok */
1030eb81955bSIlya Yanok case MUSB_EP0_STAGE_TX: /* control-IN data */
1031eb81955bSIlya Yanok case MUSB_EP0_STAGE_ACKWAIT: /* STALL for zero-length data */
1032eb81955bSIlya Yanok case MUSB_EP0_STAGE_RX: /* control-OUT data */
1033eb81955bSIlya Yanok csr = musb_readw(regs, MUSB_CSR0);
1034eb81955bSIlya Yanok /* FALLTHROUGH */
1035eb81955bSIlya Yanok
1036eb81955bSIlya Yanok /* It's also OK to issue stalls during callbacks when a non-empty
1037eb81955bSIlya Yanok * DATA stage buffer has been read (or even written).
1038eb81955bSIlya Yanok */
1039eb81955bSIlya Yanok case MUSB_EP0_STAGE_STATUSIN: /* control-OUT status */
1040eb81955bSIlya Yanok case MUSB_EP0_STAGE_STATUSOUT: /* control-IN status */
1041eb81955bSIlya Yanok
1042eb81955bSIlya Yanok csr |= MUSB_CSR0_P_SENDSTALL;
1043eb81955bSIlya Yanok musb_writew(regs, MUSB_CSR0, csr);
1044eb81955bSIlya Yanok musb->ep0_state = MUSB_EP0_STAGE_IDLE;
1045eb81955bSIlya Yanok musb->ackpend = 0;
1046eb81955bSIlya Yanok break;
1047eb81955bSIlya Yanok default:
1048eb81955bSIlya Yanok dev_dbg(musb->controller, "ep0 can't halt in state %d\n", musb->ep0_state);
1049eb81955bSIlya Yanok status = -EINVAL;
1050eb81955bSIlya Yanok }
1051eb81955bSIlya Yanok
1052eb81955bSIlya Yanok cleanup:
1053eb81955bSIlya Yanok spin_unlock_irqrestore(&musb->lock, flags);
1054eb81955bSIlya Yanok return status;
1055eb81955bSIlya Yanok }
1056eb81955bSIlya Yanok
1057eb81955bSIlya Yanok const struct usb_ep_ops musb_g_ep0_ops = {
1058eb81955bSIlya Yanok .enable = musb_g_ep0_enable,
1059eb81955bSIlya Yanok .disable = musb_g_ep0_disable,
1060eb81955bSIlya Yanok .alloc_request = musb_alloc_request,
1061eb81955bSIlya Yanok .free_request = musb_free_request,
1062eb81955bSIlya Yanok .queue = musb_g_ep0_queue,
1063eb81955bSIlya Yanok .dequeue = musb_g_ep0_dequeue,
1064eb81955bSIlya Yanok .set_halt = musb_g_ep0_halt,
1065eb81955bSIlya Yanok };
1066