xref: /rk3399_rockchip-uboot/drivers/usb/host/xhci-zynqmp.c (revision 1a4f6af8bfd44c8ae6e87a81ff125eed47042cc5)
1f4dd69caSSiva Durga Prasad Paladugu /*
2f4dd69caSSiva Durga Prasad Paladugu  * Copyright 2015 Xilinx, Inc.
3f4dd69caSSiva Durga Prasad Paladugu  *
4f4dd69caSSiva Durga Prasad Paladugu  * Zynq USB HOST xHCI Controller
5f4dd69caSSiva Durga Prasad Paladugu  *
6f4dd69caSSiva Durga Prasad Paladugu  * Author: Siva Durga Prasad Paladugu<sivadur@xilinx.com>
7f4dd69caSSiva Durga Prasad Paladugu  *
8f4dd69caSSiva Durga Prasad Paladugu  * This file was reused from Freescale USB xHCI
9f4dd69caSSiva Durga Prasad Paladugu  *
10f4dd69caSSiva Durga Prasad Paladugu  * SPDX-License-Identifier:	GPL-2.0+
11f4dd69caSSiva Durga Prasad Paladugu  */
12f4dd69caSSiva Durga Prasad Paladugu 
13f4dd69caSSiva Durga Prasad Paladugu #include <common.h>
14171274d7SMichal Simek #include <dm.h>
15f4dd69caSSiva Durga Prasad Paladugu #include <usb.h>
165d97dff0SMasahiro Yamada #include <linux/errno.h>
17*391af51aSMichal Simek #include <asm/arch/hardware.h>
18f4dd69caSSiva Durga Prasad Paladugu #include <linux/compat.h>
19f4dd69caSSiva Durga Prasad Paladugu #include <linux/usb/dwc3.h>
20f4dd69caSSiva Durga Prasad Paladugu #include "xhci.h"
21f4dd69caSSiva Durga Prasad Paladugu 
22f4dd69caSSiva Durga Prasad Paladugu /* Declare global data pointer */
23f4dd69caSSiva Durga Prasad Paladugu DECLARE_GLOBAL_DATA_PTR;
24f4dd69caSSiva Durga Prasad Paladugu 
25f4dd69caSSiva Durga Prasad Paladugu /* Default to the ZYNQMP XHCI defines */
26f4dd69caSSiva Durga Prasad Paladugu #define USB3_PWRCTL_CLK_CMD_MASK	0x3FE000
27f4dd69caSSiva Durga Prasad Paladugu #define USB3_PWRCTL_CLK_FREQ_MASK	0xFFC
28f4dd69caSSiva Durga Prasad Paladugu #define USB3_PHY_PARTIAL_RX_POWERON     BIT(6)
29f4dd69caSSiva Durga Prasad Paladugu #define USB3_PHY_RX_POWERON		BIT(14)
30f4dd69caSSiva Durga Prasad Paladugu #define USB3_PHY_TX_POWERON		BIT(15)
31f4dd69caSSiva Durga Prasad Paladugu #define USB3_PHY_TX_RX_POWERON	(USB3_PHY_RX_POWERON | USB3_PHY_TX_POWERON)
32f4dd69caSSiva Durga Prasad Paladugu #define USB3_PWRCTL_CLK_CMD_SHIFT   14
33f4dd69caSSiva Durga Prasad Paladugu #define USB3_PWRCTL_CLK_FREQ_SHIFT	22
34f4dd69caSSiva Durga Prasad Paladugu 
35f4dd69caSSiva Durga Prasad Paladugu /* USBOTGSS_WRAPPER definitions */
36f4dd69caSSiva Durga Prasad Paladugu #define USBOTGSS_WRAPRESET	BIT(17)
37f4dd69caSSiva Durga Prasad Paladugu #define USBOTGSS_DMADISABLE BIT(16)
38f4dd69caSSiva Durga Prasad Paladugu #define USBOTGSS_STANDBYMODE_NO_STANDBY BIT(4)
39f4dd69caSSiva Durga Prasad Paladugu #define USBOTGSS_STANDBYMODE_SMRT		BIT(5)
40f4dd69caSSiva Durga Prasad Paladugu #define USBOTGSS_STANDBYMODE_SMRT_WKUP (0x3 << 4)
41f4dd69caSSiva Durga Prasad Paladugu #define USBOTGSS_IDLEMODE_NOIDLE BIT(2)
42f4dd69caSSiva Durga Prasad Paladugu #define USBOTGSS_IDLEMODE_SMRT BIT(3)
43f4dd69caSSiva Durga Prasad Paladugu #define USBOTGSS_IDLEMODE_SMRT_WKUP (0x3 << 2)
44f4dd69caSSiva Durga Prasad Paladugu 
45f4dd69caSSiva Durga Prasad Paladugu /* USBOTGSS_IRQENABLE_SET_0 bit */
46f4dd69caSSiva Durga Prasad Paladugu #define USBOTGSS_COREIRQ_EN	BIT(1)
47f4dd69caSSiva Durga Prasad Paladugu 
48f4dd69caSSiva Durga Prasad Paladugu /* USBOTGSS_IRQENABLE_SET_1 bits */
49f4dd69caSSiva Durga Prasad Paladugu #define USBOTGSS_IRQ_SET_1_IDPULLUP_FALL_EN	BIT(1)
50f4dd69caSSiva Durga Prasad Paladugu #define USBOTGSS_IRQ_SET_1_DISCHRGVBUS_FALL_EN	BIT(3)
51f4dd69caSSiva Durga Prasad Paladugu #define USBOTGSS_IRQ_SET_1_CHRGVBUS_FALL_EN	BIT(4)
52f4dd69caSSiva Durga Prasad Paladugu #define USBOTGSS_IRQ_SET_1_DRVVBUS_FALL_EN	BIT(5)
53f4dd69caSSiva Durga Prasad Paladugu #define USBOTGSS_IRQ_SET_1_IDPULLUP_RISE_EN	BIT(8)
54f4dd69caSSiva Durga Prasad Paladugu #define USBOTGSS_IRQ_SET_1_DISCHRGVBUS_RISE_EN	BIT(11)
55f4dd69caSSiva Durga Prasad Paladugu #define USBOTGSS_IRQ_SET_1_CHRGVBUS_RISE_EN	BIT(12)
56f4dd69caSSiva Durga Prasad Paladugu #define USBOTGSS_IRQ_SET_1_DRVVBUS_RISE_EN	BIT(13)
57f4dd69caSSiva Durga Prasad Paladugu #define USBOTGSS_IRQ_SET_1_OEVT_EN		BIT(16)
58f4dd69caSSiva Durga Prasad Paladugu #define USBOTGSS_IRQ_SET_1_DMADISABLECLR_EN	BIT(17)
59f4dd69caSSiva Durga Prasad Paladugu 
60f4dd69caSSiva Durga Prasad Paladugu struct zynqmp_xhci {
61171274d7SMichal Simek 	struct usb_platdata usb_plat;
62171274d7SMichal Simek 	struct xhci_ctrl ctrl;
63f4dd69caSSiva Durga Prasad Paladugu 	struct xhci_hccr *hcd;
64f4dd69caSSiva Durga Prasad Paladugu 	struct dwc3 *dwc3_reg;
65f4dd69caSSiva Durga Prasad Paladugu };
66f4dd69caSSiva Durga Prasad Paladugu 
67171274d7SMichal Simek struct zynqmp_xhci_platdata {
68171274d7SMichal Simek 	fdt_addr_t hcd_base;
69171274d7SMichal Simek };
70f4dd69caSSiva Durga Prasad Paladugu 
zynqmp_xhci_core_init(struct zynqmp_xhci * zynqmp_xhci)71f4dd69caSSiva Durga Prasad Paladugu static int zynqmp_xhci_core_init(struct zynqmp_xhci *zynqmp_xhci)
72f4dd69caSSiva Durga Prasad Paladugu {
73f4dd69caSSiva Durga Prasad Paladugu 	int ret = 0;
74f4dd69caSSiva Durga Prasad Paladugu 
75f4dd69caSSiva Durga Prasad Paladugu 	ret = dwc3_core_init(zynqmp_xhci->dwc3_reg);
76f4dd69caSSiva Durga Prasad Paladugu 	if (ret) {
77f4dd69caSSiva Durga Prasad Paladugu 		debug("%s:failed to initialize core\n", __func__);
78f4dd69caSSiva Durga Prasad Paladugu 		return ret;
79f4dd69caSSiva Durga Prasad Paladugu 	}
80f4dd69caSSiva Durga Prasad Paladugu 
81f4dd69caSSiva Durga Prasad Paladugu 	/* We are hard-coding DWC3 core to Host Mode */
82f4dd69caSSiva Durga Prasad Paladugu 	dwc3_set_mode(zynqmp_xhci->dwc3_reg, DWC3_GCTL_PRTCAP_HOST);
83f4dd69caSSiva Durga Prasad Paladugu 
84f4dd69caSSiva Durga Prasad Paladugu 	return ret;
85f4dd69caSSiva Durga Prasad Paladugu }
86f4dd69caSSiva Durga Prasad Paladugu 
xhci_hcd_stop(int index)87f4dd69caSSiva Durga Prasad Paladugu void xhci_hcd_stop(int index)
88f4dd69caSSiva Durga Prasad Paladugu {
89f4dd69caSSiva Durga Prasad Paladugu 	/*
90f4dd69caSSiva Durga Prasad Paladugu 	 * Currently zynqmp socs do not support PHY shutdown from
91f4dd69caSSiva Durga Prasad Paladugu 	 * sw. But this support may be added in future socs.
92f4dd69caSSiva Durga Prasad Paladugu 	 */
93f4dd69caSSiva Durga Prasad Paladugu 
9404f37879SMarek Vasut 	return;
95f4dd69caSSiva Durga Prasad Paladugu }
96171274d7SMichal Simek 
xhci_usb_probe(struct udevice * dev)97171274d7SMichal Simek static int xhci_usb_probe(struct udevice *dev)
98171274d7SMichal Simek {
99171274d7SMichal Simek 	struct zynqmp_xhci_platdata *plat = dev_get_platdata(dev);
100171274d7SMichal Simek 	struct zynqmp_xhci *ctx = dev_get_priv(dev);
101171274d7SMichal Simek 	struct xhci_hcor *hcor;
102171274d7SMichal Simek 	int ret;
103171274d7SMichal Simek 
104171274d7SMichal Simek 	ctx->hcd = (struct xhci_hccr *)plat->hcd_base;
105171274d7SMichal Simek 	ctx->dwc3_reg = (struct dwc3 *)((char *)(ctx->hcd) + DWC3_REG_OFFSET);
106171274d7SMichal Simek 
107171274d7SMichal Simek 	ret = zynqmp_xhci_core_init(ctx);
108171274d7SMichal Simek 	if (ret) {
109171274d7SMichal Simek 		puts("XHCI: failed to initialize controller\n");
110171274d7SMichal Simek 		return -EINVAL;
111171274d7SMichal Simek 	}
112171274d7SMichal Simek 
113171274d7SMichal Simek 	hcor = (struct xhci_hcor *)((ulong)ctx->hcd +
114171274d7SMichal Simek 				  HC_LENGTH(xhci_readl(&ctx->hcd->cr_capbase)));
115171274d7SMichal Simek 
116171274d7SMichal Simek 	return xhci_register(dev, ctx->hcd, hcor);
117171274d7SMichal Simek }
118171274d7SMichal Simek 
xhci_usb_remove(struct udevice * dev)119171274d7SMichal Simek static int xhci_usb_remove(struct udevice *dev)
120171274d7SMichal Simek {
121171274d7SMichal Simek 	return xhci_deregister(dev);
122171274d7SMichal Simek }
123171274d7SMichal Simek 
xhci_usb_ofdata_to_platdata(struct udevice * dev)124171274d7SMichal Simek static int xhci_usb_ofdata_to_platdata(struct udevice *dev)
125171274d7SMichal Simek {
126171274d7SMichal Simek 	struct zynqmp_xhci_platdata *plat = dev_get_platdata(dev);
127171274d7SMichal Simek 	const void *blob = gd->fdt_blob;
128171274d7SMichal Simek 
129171274d7SMichal Simek 	/* Get the base address for XHCI controller from the device node */
130171274d7SMichal Simek 	plat->hcd_base = fdtdec_get_addr(blob, dev_of_offset(dev), "reg");
131171274d7SMichal Simek 	if (plat->hcd_base == FDT_ADDR_T_NONE) {
132171274d7SMichal Simek 		debug("Can't get the XHCI register base address\n");
133171274d7SMichal Simek 		return -ENXIO;
134171274d7SMichal Simek 	}
135171274d7SMichal Simek 
136171274d7SMichal Simek 	return 0;
137171274d7SMichal Simek }
138171274d7SMichal Simek 
139171274d7SMichal Simek U_BOOT_DRIVER(dwc3_generic_host) = {
140171274d7SMichal Simek 	.name = "dwc3-generic-host",
141171274d7SMichal Simek 	.id = UCLASS_USB,
142171274d7SMichal Simek 	.ofdata_to_platdata = xhci_usb_ofdata_to_platdata,
143171274d7SMichal Simek 	.probe = xhci_usb_probe,
144171274d7SMichal Simek 	.remove = xhci_usb_remove,
145171274d7SMichal Simek 	.ops = &xhci_usb_ops,
146171274d7SMichal Simek 	.platdata_auto_alloc_size = sizeof(struct zynqmp_xhci_platdata),
147171274d7SMichal Simek 	.priv_auto_alloc_size = sizeof(struct zynqmp_xhci),
148171274d7SMichal Simek 	.flags = DM_FLAG_ALLOC_PRIV_DMA,
149171274d7SMichal Simek };
150