xref: /rk3399_rockchip-uboot/drivers/usb/host/xhci-keystone.c (revision bc0e8d7c5d189c1566a73affad0087ccbe511bc9)
1*bc0e8d7cSWingMan Kwok /*
2*bc0e8d7cSWingMan Kwok  * USB 3.0 DRD Controller
3*bc0e8d7cSWingMan Kwok  *
4*bc0e8d7cSWingMan Kwok  * (C) Copyright 2012-2014
5*bc0e8d7cSWingMan Kwok  *     Texas Instruments Incorporated, <www.ti.com>
6*bc0e8d7cSWingMan Kwok  *
7*bc0e8d7cSWingMan Kwok  * SPDX-License-Identifier:     GPL-2.0+
8*bc0e8d7cSWingMan Kwok  */
9*bc0e8d7cSWingMan Kwok 
10*bc0e8d7cSWingMan Kwok #include <common.h>
11*bc0e8d7cSWingMan Kwok #include <watchdog.h>
12*bc0e8d7cSWingMan Kwok #include <usb.h>
13*bc0e8d7cSWingMan Kwok #include <asm/arch/psc_defs.h>
14*bc0e8d7cSWingMan Kwok #include <asm/io.h>
15*bc0e8d7cSWingMan Kwok #include <linux/usb/dwc3.h>
16*bc0e8d7cSWingMan Kwok #include <asm/arch/xhci-keystone.h>
17*bc0e8d7cSWingMan Kwok #include <asm-generic/errno.h>
18*bc0e8d7cSWingMan Kwok #include <linux/list.h>
19*bc0e8d7cSWingMan Kwok #include "xhci.h"
20*bc0e8d7cSWingMan Kwok 
21*bc0e8d7cSWingMan Kwok struct kdwc3_irq_regs {
22*bc0e8d7cSWingMan Kwok 	u32 revision;	/* 0x000 */
23*bc0e8d7cSWingMan Kwok 	u32 rsvd0[3];
24*bc0e8d7cSWingMan Kwok 	u32 sysconfig;	/* 0x010 */
25*bc0e8d7cSWingMan Kwok 	u32 rsvd1[1];
26*bc0e8d7cSWingMan Kwok 	u32 irq_eoi;
27*bc0e8d7cSWingMan Kwok 	u32 rsvd2[1];
28*bc0e8d7cSWingMan Kwok 	struct {
29*bc0e8d7cSWingMan Kwok 		u32 raw_status;
30*bc0e8d7cSWingMan Kwok 		u32 status;
31*bc0e8d7cSWingMan Kwok 		u32 enable_set;
32*bc0e8d7cSWingMan Kwok 		u32 enable_clr;
33*bc0e8d7cSWingMan Kwok 	} irqs[16];
34*bc0e8d7cSWingMan Kwok };
35*bc0e8d7cSWingMan Kwok 
36*bc0e8d7cSWingMan Kwok struct keystone_xhci {
37*bc0e8d7cSWingMan Kwok 	struct xhci_hccr *hcd;
38*bc0e8d7cSWingMan Kwok 	struct dwc3 *dwc3_reg;
39*bc0e8d7cSWingMan Kwok 	struct xhci_hcor *hcor;
40*bc0e8d7cSWingMan Kwok 	struct kdwc3_irq_regs *usbss;
41*bc0e8d7cSWingMan Kwok 	struct keystone_xhci_phy *phy;
42*bc0e8d7cSWingMan Kwok };
43*bc0e8d7cSWingMan Kwok 
44*bc0e8d7cSWingMan Kwok struct keystone_xhci keystone;
45*bc0e8d7cSWingMan Kwok 
46*bc0e8d7cSWingMan Kwok static void keystone_xhci_phy_set(struct keystone_xhci_phy *phy)
47*bc0e8d7cSWingMan Kwok {
48*bc0e8d7cSWingMan Kwok 	u32 val;
49*bc0e8d7cSWingMan Kwok 
50*bc0e8d7cSWingMan Kwok 	/*
51*bc0e8d7cSWingMan Kwok 	 * VBUSVLDEXTSEL has a default value of 1 in BootCfg but shouldn't.
52*bc0e8d7cSWingMan Kwok 	 * It should always be cleared because our USB PHY has an onchip VBUS
53*bc0e8d7cSWingMan Kwok 	 * analog comparator.
54*bc0e8d7cSWingMan Kwok 	 */
55*bc0e8d7cSWingMan Kwok 	val = readl(&phy->phy_clock);
56*bc0e8d7cSWingMan Kwok 	/* quit selecting the vbusvldextsel by default! */
57*bc0e8d7cSWingMan Kwok 	val &= ~USB3_PHY_OTG_VBUSVLDECTSEL;
58*bc0e8d7cSWingMan Kwok 	writel(val, &phy->phy_clock);
59*bc0e8d7cSWingMan Kwok }
60*bc0e8d7cSWingMan Kwok 
61*bc0e8d7cSWingMan Kwok static void keystone_xhci_phy_unset(struct keystone_xhci_phy *phy)
62*bc0e8d7cSWingMan Kwok {
63*bc0e8d7cSWingMan Kwok 	u32 val;
64*bc0e8d7cSWingMan Kwok 
65*bc0e8d7cSWingMan Kwok 	/* Disable the PHY REFCLK clock gate */
66*bc0e8d7cSWingMan Kwok 	val = readl(&phy->phy_clock);
67*bc0e8d7cSWingMan Kwok 	val &= ~USB3_PHY_REF_SSP_EN;
68*bc0e8d7cSWingMan Kwok 	writel(val, &phy->phy_clock);
69*bc0e8d7cSWingMan Kwok }
70*bc0e8d7cSWingMan Kwok 
71*bc0e8d7cSWingMan Kwok static void dwc3_set_mode(struct dwc3 *dwc3_reg, u32 mode)
72*bc0e8d7cSWingMan Kwok {
73*bc0e8d7cSWingMan Kwok 	clrsetbits_le32(&dwc3_reg->g_ctl,
74*bc0e8d7cSWingMan Kwok 			DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG),
75*bc0e8d7cSWingMan Kwok 			DWC3_GCTL_PRTCAPDIR(mode));
76*bc0e8d7cSWingMan Kwok }
77*bc0e8d7cSWingMan Kwok 
78*bc0e8d7cSWingMan Kwok static void dwc3_core_soft_reset(struct dwc3 *dwc3_reg)
79*bc0e8d7cSWingMan Kwok {
80*bc0e8d7cSWingMan Kwok 	/* Before Resetting PHY, put Core in Reset */
81*bc0e8d7cSWingMan Kwok 	setbits_le32(&dwc3_reg->g_ctl, DWC3_GCTL_CORESOFTRESET);
82*bc0e8d7cSWingMan Kwok 
83*bc0e8d7cSWingMan Kwok 	/* Assert USB3 PHY reset */
84*bc0e8d7cSWingMan Kwok 	setbits_le32(&dwc3_reg->g_usb3pipectl[0], DWC3_GUSB3PIPECTL_PHYSOFTRST);
85*bc0e8d7cSWingMan Kwok 
86*bc0e8d7cSWingMan Kwok 	/* Assert USB2 PHY reset */
87*bc0e8d7cSWingMan Kwok 	setbits_le32(&dwc3_reg->g_usb2phycfg[0], DWC3_GUSB2PHYCFG_PHYSOFTRST);
88*bc0e8d7cSWingMan Kwok 
89*bc0e8d7cSWingMan Kwok 	mdelay(100);
90*bc0e8d7cSWingMan Kwok 
91*bc0e8d7cSWingMan Kwok 	/* Clear USB3 PHY reset */
92*bc0e8d7cSWingMan Kwok 	clrbits_le32(&dwc3_reg->g_usb3pipectl[0], DWC3_GUSB3PIPECTL_PHYSOFTRST);
93*bc0e8d7cSWingMan Kwok 
94*bc0e8d7cSWingMan Kwok 	/* Clear USB2 PHY reset */
95*bc0e8d7cSWingMan Kwok 	clrbits_le32(&dwc3_reg->g_usb2phycfg[0], DWC3_GUSB2PHYCFG_PHYSOFTRST);
96*bc0e8d7cSWingMan Kwok 
97*bc0e8d7cSWingMan Kwok 	/* After PHYs are stable we can take Core out of reset state */
98*bc0e8d7cSWingMan Kwok 	clrbits_le32(&dwc3_reg->g_ctl, DWC3_GCTL_CORESOFTRESET);
99*bc0e8d7cSWingMan Kwok }
100*bc0e8d7cSWingMan Kwok 
101*bc0e8d7cSWingMan Kwok static int dwc3_core_init(struct dwc3 *dwc3_reg)
102*bc0e8d7cSWingMan Kwok {
103*bc0e8d7cSWingMan Kwok 	u32 revision, val;
104*bc0e8d7cSWingMan Kwok 	unsigned long t_rst;
105*bc0e8d7cSWingMan Kwok 	unsigned int dwc3_hwparams1;
106*bc0e8d7cSWingMan Kwok 
107*bc0e8d7cSWingMan Kwok 	revision = readl(&dwc3_reg->g_snpsid);
108*bc0e8d7cSWingMan Kwok 	/* This should read as U3 followed by revision number */
109*bc0e8d7cSWingMan Kwok 	if ((revision & DWC3_GSNPSID_MASK) != 0x55330000) {
110*bc0e8d7cSWingMan Kwok 		puts("this is not a DesignWare USB3 DRD Core\n");
111*bc0e8d7cSWingMan Kwok 		return -EINVAL;
112*bc0e8d7cSWingMan Kwok 	}
113*bc0e8d7cSWingMan Kwok 
114*bc0e8d7cSWingMan Kwok 	/* issue device SoftReset too */
115*bc0e8d7cSWingMan Kwok 	writel(DWC3_DCTL_CSFTRST, &dwc3_reg->d_ctl);
116*bc0e8d7cSWingMan Kwok 
117*bc0e8d7cSWingMan Kwok 	t_rst = get_timer(0);
118*bc0e8d7cSWingMan Kwok 	do {
119*bc0e8d7cSWingMan Kwok 		val = readl(&dwc3_reg->d_ctl);
120*bc0e8d7cSWingMan Kwok 		if (!(val & DWC3_DCTL_CSFTRST))
121*bc0e8d7cSWingMan Kwok 			break;
122*bc0e8d7cSWingMan Kwok 		WATCHDOG_RESET();
123*bc0e8d7cSWingMan Kwok 	} while (get_timer(t_rst) < 500);
124*bc0e8d7cSWingMan Kwok 
125*bc0e8d7cSWingMan Kwok 	if (val & DWC3_DCTL_CSFTRST) {
126*bc0e8d7cSWingMan Kwok 		debug("Reset timed out\n");
127*bc0e8d7cSWingMan Kwok 		return -2;
128*bc0e8d7cSWingMan Kwok 	}
129*bc0e8d7cSWingMan Kwok 
130*bc0e8d7cSWingMan Kwok 	dwc3_core_soft_reset(dwc3_reg);
131*bc0e8d7cSWingMan Kwok 
132*bc0e8d7cSWingMan Kwok 	dwc3_hwparams1 = readl(&dwc3_reg->g_hwparams1);
133*bc0e8d7cSWingMan Kwok 
134*bc0e8d7cSWingMan Kwok 	val = readl(&dwc3_reg->g_ctl);
135*bc0e8d7cSWingMan Kwok 	val &= ~DWC3_GCTL_SCALEDOWN_MASK;
136*bc0e8d7cSWingMan Kwok 	val &= ~DWC3_GCTL_DISSCRAMBLE;
137*bc0e8d7cSWingMan Kwok 	switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc3_hwparams1)) {
138*bc0e8d7cSWingMan Kwok 	case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
139*bc0e8d7cSWingMan Kwok 		val &= ~DWC3_GCTL_DSBLCLKGTNG;
140*bc0e8d7cSWingMan Kwok 		break;
141*bc0e8d7cSWingMan Kwok 	default:
142*bc0e8d7cSWingMan Kwok 		printf("No power optimization available\n");
143*bc0e8d7cSWingMan Kwok 	}
144*bc0e8d7cSWingMan Kwok 
145*bc0e8d7cSWingMan Kwok 	/*
146*bc0e8d7cSWingMan Kwok 	 * WORKAROUND: DWC3 revisions <1.90a have a bug
147*bc0e8d7cSWingMan Kwok 	 * where the device can fail to connect at SuperSpeed
148*bc0e8d7cSWingMan Kwok 	 * and falls back to high-speed mode which causes
149*bc0e8d7cSWingMan Kwok 	 * the device to enter a Connect/Disconnect loop
150*bc0e8d7cSWingMan Kwok 	 */
151*bc0e8d7cSWingMan Kwok 	if ((revision & DWC3_REVISION_MASK) < 0x190a)
152*bc0e8d7cSWingMan Kwok 		val |= DWC3_GCTL_U2RSTECN;
153*bc0e8d7cSWingMan Kwok 
154*bc0e8d7cSWingMan Kwok 	writel(val, &dwc3_reg->g_ctl);
155*bc0e8d7cSWingMan Kwok 
156*bc0e8d7cSWingMan Kwok 	return 0;
157*bc0e8d7cSWingMan Kwok }
158*bc0e8d7cSWingMan Kwok 
159*bc0e8d7cSWingMan Kwok static int keystone_xhci_core_init(struct dwc3 *dwc3_reg)
160*bc0e8d7cSWingMan Kwok {
161*bc0e8d7cSWingMan Kwok 	int ret;
162*bc0e8d7cSWingMan Kwok 
163*bc0e8d7cSWingMan Kwok 	ret = dwc3_core_init(dwc3_reg);
164*bc0e8d7cSWingMan Kwok 	if (ret) {
165*bc0e8d7cSWingMan Kwok 		debug("failed to initialize core\n");
166*bc0e8d7cSWingMan Kwok 		return -EINVAL;
167*bc0e8d7cSWingMan Kwok 	}
168*bc0e8d7cSWingMan Kwok 
169*bc0e8d7cSWingMan Kwok 	/* We are hard-coding DWC3 core to Host Mode */
170*bc0e8d7cSWingMan Kwok 	dwc3_set_mode(dwc3_reg, DWC3_GCTL_PRTCAP_HOST);
171*bc0e8d7cSWingMan Kwok 
172*bc0e8d7cSWingMan Kwok 	return 0;
173*bc0e8d7cSWingMan Kwok }
174*bc0e8d7cSWingMan Kwok 
175*bc0e8d7cSWingMan Kwok int xhci_hcd_init(int index,
176*bc0e8d7cSWingMan Kwok 		  struct xhci_hccr **ret_hccr, struct xhci_hcor **ret_hcor)
177*bc0e8d7cSWingMan Kwok {
178*bc0e8d7cSWingMan Kwok 	u32 val;
179*bc0e8d7cSWingMan Kwok 	int ret;
180*bc0e8d7cSWingMan Kwok 	struct xhci_hccr *hcd;
181*bc0e8d7cSWingMan Kwok 	struct xhci_hcor *hcor;
182*bc0e8d7cSWingMan Kwok 	struct kdwc3_irq_regs *usbss;
183*bc0e8d7cSWingMan Kwok 	struct keystone_xhci_phy *phy;
184*bc0e8d7cSWingMan Kwok 
185*bc0e8d7cSWingMan Kwok 	usbss = (struct kdwc3_irq_regs *)CONFIG_USB_SS_BASE;
186*bc0e8d7cSWingMan Kwok 	phy = (struct keystone_xhci_phy *)CONFIG_DEV_USB_PHY_BASE;
187*bc0e8d7cSWingMan Kwok 
188*bc0e8d7cSWingMan Kwok 	/* Enable the PHY REFCLK clock gate with phy_ref_ssp_en = 1 */
189*bc0e8d7cSWingMan Kwok 	val = readl(&(phy->phy_clock));
190*bc0e8d7cSWingMan Kwok 	val |= USB3_PHY_REF_SSP_EN;
191*bc0e8d7cSWingMan Kwok 	writel(val, &phy->phy_clock);
192*bc0e8d7cSWingMan Kwok 
193*bc0e8d7cSWingMan Kwok 	mdelay(100);
194*bc0e8d7cSWingMan Kwok 
195*bc0e8d7cSWingMan Kwok 	/* Release USB from reset */
196*bc0e8d7cSWingMan Kwok 	ret = psc_enable_module(KS2_LPSC_USB);
197*bc0e8d7cSWingMan Kwok 	if (ret) {
198*bc0e8d7cSWingMan Kwok 		puts("Cannot enable USB module");
199*bc0e8d7cSWingMan Kwok 		return -1;
200*bc0e8d7cSWingMan Kwok 	}
201*bc0e8d7cSWingMan Kwok 
202*bc0e8d7cSWingMan Kwok 	mdelay(100);
203*bc0e8d7cSWingMan Kwok 
204*bc0e8d7cSWingMan Kwok 	/* Initialize usb phy */
205*bc0e8d7cSWingMan Kwok 	keystone_xhci_phy_set(phy);
206*bc0e8d7cSWingMan Kwok 
207*bc0e8d7cSWingMan Kwok 	/* soft reset usbss */
208*bc0e8d7cSWingMan Kwok 	writel(1, &usbss->sysconfig);
209*bc0e8d7cSWingMan Kwok 	while (readl(&usbss->sysconfig) & 1)
210*bc0e8d7cSWingMan Kwok 		;
211*bc0e8d7cSWingMan Kwok 
212*bc0e8d7cSWingMan Kwok 	val = readl(&usbss->revision);
213*bc0e8d7cSWingMan Kwok 	debug("usbss revision %x\n", val);
214*bc0e8d7cSWingMan Kwok 
215*bc0e8d7cSWingMan Kwok 	/* Initialize usb core */
216*bc0e8d7cSWingMan Kwok 	hcd = (struct xhci_hccr *)CONFIG_USB_HOST_XHCI_BASE;
217*bc0e8d7cSWingMan Kwok 	keystone.dwc3_reg = (struct dwc3 *)(CONFIG_USB_HOST_XHCI_BASE +
218*bc0e8d7cSWingMan Kwok 					    DWC3_REG_OFFSET);
219*bc0e8d7cSWingMan Kwok 
220*bc0e8d7cSWingMan Kwok 	keystone_xhci_core_init(keystone.dwc3_reg);
221*bc0e8d7cSWingMan Kwok 
222*bc0e8d7cSWingMan Kwok 	/* set register addresses */
223*bc0e8d7cSWingMan Kwok 	hcor = (struct xhci_hcor *)((uint32_t)hcd +
224*bc0e8d7cSWingMan Kwok 		HC_LENGTH(readl(&hcd->cr_capbase)));
225*bc0e8d7cSWingMan Kwok 
226*bc0e8d7cSWingMan Kwok 	debug("Keystone2-xhci: init hccr %08x and hcor %08x hc_length %d\n",
227*bc0e8d7cSWingMan Kwok 	      (u32)hcd, (u32)hcor,
228*bc0e8d7cSWingMan Kwok 	      (u32)HC_LENGTH(xhci_readl(&hcd->cr_capbase)));
229*bc0e8d7cSWingMan Kwok 
230*bc0e8d7cSWingMan Kwok 	keystone.usbss = usbss;
231*bc0e8d7cSWingMan Kwok 	keystone.phy = phy;
232*bc0e8d7cSWingMan Kwok 	keystone.hcd = hcd;
233*bc0e8d7cSWingMan Kwok 	keystone.hcor = hcor;
234*bc0e8d7cSWingMan Kwok 
235*bc0e8d7cSWingMan Kwok 	*ret_hccr = hcd;
236*bc0e8d7cSWingMan Kwok 	*ret_hcor = hcor;
237*bc0e8d7cSWingMan Kwok 
238*bc0e8d7cSWingMan Kwok 	return 0;
239*bc0e8d7cSWingMan Kwok }
240*bc0e8d7cSWingMan Kwok 
241*bc0e8d7cSWingMan Kwok static int keystone_xhci_phy_suspend(void)
242*bc0e8d7cSWingMan Kwok {
243*bc0e8d7cSWingMan Kwok 	int loop_cnt = 0;
244*bc0e8d7cSWingMan Kwok 	struct xhci_hcor *hcor;
245*bc0e8d7cSWingMan Kwok 	uint32_t *portsc_1 = NULL;
246*bc0e8d7cSWingMan Kwok 	uint32_t *portsc_2 = NULL;
247*bc0e8d7cSWingMan Kwok 	u32 val, usb2_pls, usb3_pls, event_q;
248*bc0e8d7cSWingMan Kwok 	struct dwc3 *dwc3_reg = keystone.dwc3_reg;
249*bc0e8d7cSWingMan Kwok 
250*bc0e8d7cSWingMan Kwok 	/* set register addresses */
251*bc0e8d7cSWingMan Kwok 	hcor = keystone.hcor;
252*bc0e8d7cSWingMan Kwok 
253*bc0e8d7cSWingMan Kwok 	/* Bypass Scrambling and Set Shorter Training sequence for simulation */
254*bc0e8d7cSWingMan Kwok 	val = DWC3_GCTL_PWRDNSCALE(0x4b0) | DWC3_GCTL_PRTCAPDIR(0x2);
255*bc0e8d7cSWingMan Kwok 	writel(val, &dwc3_reg->g_ctl);
256*bc0e8d7cSWingMan Kwok 
257*bc0e8d7cSWingMan Kwok 	/* GUSB2PHYCFG */
258*bc0e8d7cSWingMan Kwok 	val = readl(&dwc3_reg->g_usb2phycfg[0]);
259*bc0e8d7cSWingMan Kwok 
260*bc0e8d7cSWingMan Kwok 	/* assert bit 6 (SusPhy) */
261*bc0e8d7cSWingMan Kwok 	val |= DWC3_GUSB2PHYCFG_SUSPHY;
262*bc0e8d7cSWingMan Kwok 	writel(val, &dwc3_reg->g_usb2phycfg[0]);
263*bc0e8d7cSWingMan Kwok 
264*bc0e8d7cSWingMan Kwok 	/* GUSB3PIPECTL */
265*bc0e8d7cSWingMan Kwok 	val = readl(&dwc3_reg->g_usb3pipectl[0]);
266*bc0e8d7cSWingMan Kwok 
267*bc0e8d7cSWingMan Kwok 	/*
268*bc0e8d7cSWingMan Kwok 	 * assert bit 29 to allow PHY to go to suspend when idle
269*bc0e8d7cSWingMan Kwok 	 * and cause the USB3 SS PHY to enter suspend mode
270*bc0e8d7cSWingMan Kwok 	 */
271*bc0e8d7cSWingMan Kwok 	val |= (BIT(29) | DWC3_GUSB3PIPECTL_SUSPHY);
272*bc0e8d7cSWingMan Kwok 	writel(val, &dwc3_reg->g_usb3pipectl[0]);
273*bc0e8d7cSWingMan Kwok 
274*bc0e8d7cSWingMan Kwok 	/*
275*bc0e8d7cSWingMan Kwok 	 * Steps necessary to allow controller to suspend even when
276*bc0e8d7cSWingMan Kwok 	 * VBUS is HIGH:
277*bc0e8d7cSWingMan Kwok 	 * - Init DCFG[2:0] (DevSpd) to: 1=FS
278*bc0e8d7cSWingMan Kwok 	 * - Init GEVNTADR0 to point to an eventQ
279*bc0e8d7cSWingMan Kwok 	 * - Init GEVNTSIZ0 to 0x0100 to specify the size of the eventQ
280*bc0e8d7cSWingMan Kwok 	 * - Init DCTL::Run_nStop = 1
281*bc0e8d7cSWingMan Kwok 	 */
282*bc0e8d7cSWingMan Kwok 	writel(0x00020001, &dwc3_reg->d_cfg);
283*bc0e8d7cSWingMan Kwok 	/* TODO: local2global( (Uint32) eventQ )? */
284*bc0e8d7cSWingMan Kwok 	writel((u32)&event_q, &dwc3_reg->g_evnt_buf[0].g_evntadrlo);
285*bc0e8d7cSWingMan Kwok 	writel(0, &dwc3_reg->g_evnt_buf[0].g_evntadrhi);
286*bc0e8d7cSWingMan Kwok 	writel(0x4, &dwc3_reg->g_evnt_buf[0].g_evntsiz);
287*bc0e8d7cSWingMan Kwok 	/* Run */
288*bc0e8d7cSWingMan Kwok 	writel(DWC3_DCTL_RUN_STOP, &dwc3_reg->d_ctl);
289*bc0e8d7cSWingMan Kwok 
290*bc0e8d7cSWingMan Kwok 	mdelay(100);
291*bc0e8d7cSWingMan Kwok 
292*bc0e8d7cSWingMan Kwok 	/* Wait for USB2 & USB3 PORTSC::PortLinkState to indicate suspend */
293*bc0e8d7cSWingMan Kwok 	portsc_1 = (uint32_t *)(&hcor->portregs[0].or_portsc);
294*bc0e8d7cSWingMan Kwok 	portsc_2 = (uint32_t *)(&hcor->portregs[1].or_portsc);
295*bc0e8d7cSWingMan Kwok 	usb2_pls = 0;
296*bc0e8d7cSWingMan Kwok 	usb3_pls = 0;
297*bc0e8d7cSWingMan Kwok 	do {
298*bc0e8d7cSWingMan Kwok 		++loop_cnt;
299*bc0e8d7cSWingMan Kwok 		usb2_pls = (readl(portsc_1) & PORT_PLS_MASK) >> 5;
300*bc0e8d7cSWingMan Kwok 		usb3_pls = (readl(portsc_2) & PORT_PLS_MASK) >> 5;
301*bc0e8d7cSWingMan Kwok 	} while (((usb2_pls != 0x4) || (usb3_pls != 0x4)) && loop_cnt < 1000);
302*bc0e8d7cSWingMan Kwok 
303*bc0e8d7cSWingMan Kwok 	if (usb2_pls != 0x4 || usb3_pls != 0x4) {
304*bc0e8d7cSWingMan Kwok 		debug("USB suspend failed - PLS USB2=%02x, USB3=%02x\n",
305*bc0e8d7cSWingMan Kwok 		      usb2_pls, usb3_pls);
306*bc0e8d7cSWingMan Kwok 		return -1;
307*bc0e8d7cSWingMan Kwok 	}
308*bc0e8d7cSWingMan Kwok 
309*bc0e8d7cSWingMan Kwok 	debug("USB2 and USB3 PLS - Disabled, loop_cnt=%d\n", loop_cnt);
310*bc0e8d7cSWingMan Kwok 	return 0;
311*bc0e8d7cSWingMan Kwok }
312*bc0e8d7cSWingMan Kwok 
313*bc0e8d7cSWingMan Kwok void xhci_hcd_stop(int index)
314*bc0e8d7cSWingMan Kwok {
315*bc0e8d7cSWingMan Kwok 	/* Disable USB */
316*bc0e8d7cSWingMan Kwok 	if (keystone_xhci_phy_suspend())
317*bc0e8d7cSWingMan Kwok 		return;
318*bc0e8d7cSWingMan Kwok 
319*bc0e8d7cSWingMan Kwok 	if (psc_disable_module(KS2_LPSC_USB)) {
320*bc0e8d7cSWingMan Kwok 		debug("PSC disable module USB failed!\n");
321*bc0e8d7cSWingMan Kwok 		return;
322*bc0e8d7cSWingMan Kwok 	}
323*bc0e8d7cSWingMan Kwok 
324*bc0e8d7cSWingMan Kwok 	/* Disable PHY */
325*bc0e8d7cSWingMan Kwok 	keystone_xhci_phy_unset(keystone.phy);
326*bc0e8d7cSWingMan Kwok 
327*bc0e8d7cSWingMan Kwok /*	memset(&keystone, 0, sizeof(struct keystone_xhci)); */
328*bc0e8d7cSWingMan Kwok 	debug("xhci_hcd_stop OK.\n");
329*bc0e8d7cSWingMan Kwok }
330