xref: /rk3399_rockchip-uboot/drivers/usb/host/xhci-keystone.c (revision 5d97dff0424e3ae5c4325a04e662a6b60b8deb67)
1bc0e8d7cSWingMan Kwok /*
2bc0e8d7cSWingMan Kwok  * USB 3.0 DRD Controller
3bc0e8d7cSWingMan Kwok  *
4bc0e8d7cSWingMan Kwok  * (C) Copyright 2012-2014
5bc0e8d7cSWingMan Kwok  *     Texas Instruments Incorporated, <www.ti.com>
6bc0e8d7cSWingMan Kwok  *
7bc0e8d7cSWingMan Kwok  * SPDX-License-Identifier:     GPL-2.0+
8bc0e8d7cSWingMan Kwok  */
9bc0e8d7cSWingMan Kwok 
10bc0e8d7cSWingMan Kwok #include <common.h>
11bc0e8d7cSWingMan Kwok #include <watchdog.h>
12bc0e8d7cSWingMan Kwok #include <usb.h>
13bc0e8d7cSWingMan Kwok #include <asm/arch/psc_defs.h>
14bc0e8d7cSWingMan Kwok #include <asm/io.h>
15bc0e8d7cSWingMan Kwok #include <linux/usb/dwc3.h>
16bc0e8d7cSWingMan Kwok #include <asm/arch/xhci-keystone.h>
17*5d97dff0SMasahiro Yamada #include <linux/errno.h>
18bc0e8d7cSWingMan Kwok #include <linux/list.h>
19bc0e8d7cSWingMan Kwok #include "xhci.h"
20bc0e8d7cSWingMan Kwok 
21bc0e8d7cSWingMan Kwok struct kdwc3_irq_regs {
22bc0e8d7cSWingMan Kwok 	u32 revision;	/* 0x000 */
23bc0e8d7cSWingMan Kwok 	u32 rsvd0[3];
24bc0e8d7cSWingMan Kwok 	u32 sysconfig;	/* 0x010 */
25bc0e8d7cSWingMan Kwok 	u32 rsvd1[1];
26bc0e8d7cSWingMan Kwok 	u32 irq_eoi;
27bc0e8d7cSWingMan Kwok 	u32 rsvd2[1];
28bc0e8d7cSWingMan Kwok 	struct {
29bc0e8d7cSWingMan Kwok 		u32 raw_status;
30bc0e8d7cSWingMan Kwok 		u32 status;
31bc0e8d7cSWingMan Kwok 		u32 enable_set;
32bc0e8d7cSWingMan Kwok 		u32 enable_clr;
33bc0e8d7cSWingMan Kwok 	} irqs[16];
34bc0e8d7cSWingMan Kwok };
35bc0e8d7cSWingMan Kwok 
36bc0e8d7cSWingMan Kwok struct keystone_xhci {
37bc0e8d7cSWingMan Kwok 	struct xhci_hccr *hcd;
38bc0e8d7cSWingMan Kwok 	struct dwc3 *dwc3_reg;
39bc0e8d7cSWingMan Kwok 	struct xhci_hcor *hcor;
40bc0e8d7cSWingMan Kwok 	struct kdwc3_irq_regs *usbss;
41bc0e8d7cSWingMan Kwok 	struct keystone_xhci_phy *phy;
42bc0e8d7cSWingMan Kwok };
43bc0e8d7cSWingMan Kwok 
44bc0e8d7cSWingMan Kwok struct keystone_xhci keystone;
45bc0e8d7cSWingMan Kwok 
keystone_xhci_phy_set(struct keystone_xhci_phy * phy)46bc0e8d7cSWingMan Kwok static void keystone_xhci_phy_set(struct keystone_xhci_phy *phy)
47bc0e8d7cSWingMan Kwok {
48bc0e8d7cSWingMan Kwok 	u32 val;
49bc0e8d7cSWingMan Kwok 
50bc0e8d7cSWingMan Kwok 	/*
51bc0e8d7cSWingMan Kwok 	 * VBUSVLDEXTSEL has a default value of 1 in BootCfg but shouldn't.
52bc0e8d7cSWingMan Kwok 	 * It should always be cleared because our USB PHY has an onchip VBUS
53bc0e8d7cSWingMan Kwok 	 * analog comparator.
54bc0e8d7cSWingMan Kwok 	 */
55bc0e8d7cSWingMan Kwok 	val = readl(&phy->phy_clock);
56bc0e8d7cSWingMan Kwok 	/* quit selecting the vbusvldextsel by default! */
57bc0e8d7cSWingMan Kwok 	val &= ~USB3_PHY_OTG_VBUSVLDECTSEL;
58bc0e8d7cSWingMan Kwok 	writel(val, &phy->phy_clock);
59bc0e8d7cSWingMan Kwok }
60bc0e8d7cSWingMan Kwok 
keystone_xhci_phy_unset(struct keystone_xhci_phy * phy)61bc0e8d7cSWingMan Kwok static void keystone_xhci_phy_unset(struct keystone_xhci_phy *phy)
62bc0e8d7cSWingMan Kwok {
63bc0e8d7cSWingMan Kwok 	u32 val;
64bc0e8d7cSWingMan Kwok 
65bc0e8d7cSWingMan Kwok 	/* Disable the PHY REFCLK clock gate */
66bc0e8d7cSWingMan Kwok 	val = readl(&phy->phy_clock);
67bc0e8d7cSWingMan Kwok 	val &= ~USB3_PHY_REF_SSP_EN;
68bc0e8d7cSWingMan Kwok 	writel(val, &phy->phy_clock);
69bc0e8d7cSWingMan Kwok }
70bc0e8d7cSWingMan Kwok 
keystone_xhci_core_init(struct dwc3 * dwc3_reg)71bc0e8d7cSWingMan Kwok static int keystone_xhci_core_init(struct dwc3 *dwc3_reg)
72bc0e8d7cSWingMan Kwok {
73bc0e8d7cSWingMan Kwok 	int ret;
74bc0e8d7cSWingMan Kwok 
75bc0e8d7cSWingMan Kwok 	ret = dwc3_core_init(dwc3_reg);
76bc0e8d7cSWingMan Kwok 	if (ret) {
77bc0e8d7cSWingMan Kwok 		debug("failed to initialize core\n");
78bc0e8d7cSWingMan Kwok 		return -EINVAL;
79bc0e8d7cSWingMan Kwok 	}
80bc0e8d7cSWingMan Kwok 
81bc0e8d7cSWingMan Kwok 	/* We are hard-coding DWC3 core to Host Mode */
82bc0e8d7cSWingMan Kwok 	dwc3_set_mode(dwc3_reg, DWC3_GCTL_PRTCAP_HOST);
83bc0e8d7cSWingMan Kwok 
84bc0e8d7cSWingMan Kwok 	return 0;
85bc0e8d7cSWingMan Kwok }
86bc0e8d7cSWingMan Kwok 
xhci_hcd_init(int index,struct xhci_hccr ** ret_hccr,struct xhci_hcor ** ret_hcor)87bc0e8d7cSWingMan Kwok int xhci_hcd_init(int index,
88bc0e8d7cSWingMan Kwok 		  struct xhci_hccr **ret_hccr, struct xhci_hcor **ret_hcor)
89bc0e8d7cSWingMan Kwok {
90bc0e8d7cSWingMan Kwok 	u32 val;
91bc0e8d7cSWingMan Kwok 	int ret;
92bc0e8d7cSWingMan Kwok 	struct xhci_hccr *hcd;
93bc0e8d7cSWingMan Kwok 	struct xhci_hcor *hcor;
94bc0e8d7cSWingMan Kwok 	struct kdwc3_irq_regs *usbss;
95bc0e8d7cSWingMan Kwok 	struct keystone_xhci_phy *phy;
96bc0e8d7cSWingMan Kwok 
97bc0e8d7cSWingMan Kwok 	usbss = (struct kdwc3_irq_regs *)CONFIG_USB_SS_BASE;
98bc0e8d7cSWingMan Kwok 	phy = (struct keystone_xhci_phy *)CONFIG_DEV_USB_PHY_BASE;
99bc0e8d7cSWingMan Kwok 
100bc0e8d7cSWingMan Kwok 	/* Enable the PHY REFCLK clock gate with phy_ref_ssp_en = 1 */
101bc0e8d7cSWingMan Kwok 	val = readl(&(phy->phy_clock));
102bc0e8d7cSWingMan Kwok 	val |= USB3_PHY_REF_SSP_EN;
103bc0e8d7cSWingMan Kwok 	writel(val, &phy->phy_clock);
104bc0e8d7cSWingMan Kwok 
105bc0e8d7cSWingMan Kwok 	mdelay(100);
106bc0e8d7cSWingMan Kwok 
107bc0e8d7cSWingMan Kwok 	/* Release USB from reset */
108bc0e8d7cSWingMan Kwok 	ret = psc_enable_module(KS2_LPSC_USB);
109bc0e8d7cSWingMan Kwok 	if (ret) {
110bc0e8d7cSWingMan Kwok 		puts("Cannot enable USB module");
111bc0e8d7cSWingMan Kwok 		return -1;
112bc0e8d7cSWingMan Kwok 	}
113bc0e8d7cSWingMan Kwok 
114bc0e8d7cSWingMan Kwok 	mdelay(100);
115bc0e8d7cSWingMan Kwok 
116bc0e8d7cSWingMan Kwok 	/* Initialize usb phy */
117bc0e8d7cSWingMan Kwok 	keystone_xhci_phy_set(phy);
118bc0e8d7cSWingMan Kwok 
119bc0e8d7cSWingMan Kwok 	/* soft reset usbss */
120bc0e8d7cSWingMan Kwok 	writel(1, &usbss->sysconfig);
121bc0e8d7cSWingMan Kwok 	while (readl(&usbss->sysconfig) & 1)
122bc0e8d7cSWingMan Kwok 		;
123bc0e8d7cSWingMan Kwok 
124bc0e8d7cSWingMan Kwok 	val = readl(&usbss->revision);
125bc0e8d7cSWingMan Kwok 	debug("usbss revision %x\n", val);
126bc0e8d7cSWingMan Kwok 
127bc0e8d7cSWingMan Kwok 	/* Initialize usb core */
128bc0e8d7cSWingMan Kwok 	hcd = (struct xhci_hccr *)CONFIG_USB_HOST_XHCI_BASE;
129bc0e8d7cSWingMan Kwok 	keystone.dwc3_reg = (struct dwc3 *)(CONFIG_USB_HOST_XHCI_BASE +
130bc0e8d7cSWingMan Kwok 					    DWC3_REG_OFFSET);
131bc0e8d7cSWingMan Kwok 
132bc0e8d7cSWingMan Kwok 	keystone_xhci_core_init(keystone.dwc3_reg);
133bc0e8d7cSWingMan Kwok 
134bc0e8d7cSWingMan Kwok 	/* set register addresses */
135bc0e8d7cSWingMan Kwok 	hcor = (struct xhci_hcor *)((uint32_t)hcd +
136bc0e8d7cSWingMan Kwok 		HC_LENGTH(readl(&hcd->cr_capbase)));
137bc0e8d7cSWingMan Kwok 
138bc0e8d7cSWingMan Kwok 	debug("Keystone2-xhci: init hccr %08x and hcor %08x hc_length %d\n",
139bc0e8d7cSWingMan Kwok 	      (u32)hcd, (u32)hcor,
140bc0e8d7cSWingMan Kwok 	      (u32)HC_LENGTH(xhci_readl(&hcd->cr_capbase)));
141bc0e8d7cSWingMan Kwok 
142bc0e8d7cSWingMan Kwok 	keystone.usbss = usbss;
143bc0e8d7cSWingMan Kwok 	keystone.phy = phy;
144bc0e8d7cSWingMan Kwok 	keystone.hcd = hcd;
145bc0e8d7cSWingMan Kwok 	keystone.hcor = hcor;
146bc0e8d7cSWingMan Kwok 
147bc0e8d7cSWingMan Kwok 	*ret_hccr = hcd;
148bc0e8d7cSWingMan Kwok 	*ret_hcor = hcor;
149bc0e8d7cSWingMan Kwok 
150bc0e8d7cSWingMan Kwok 	return 0;
151bc0e8d7cSWingMan Kwok }
152bc0e8d7cSWingMan Kwok 
keystone_xhci_phy_suspend(void)153bc0e8d7cSWingMan Kwok static int keystone_xhci_phy_suspend(void)
154bc0e8d7cSWingMan Kwok {
155bc0e8d7cSWingMan Kwok 	int loop_cnt = 0;
156bc0e8d7cSWingMan Kwok 	struct xhci_hcor *hcor;
157bc0e8d7cSWingMan Kwok 	uint32_t *portsc_1 = NULL;
158bc0e8d7cSWingMan Kwok 	uint32_t *portsc_2 = NULL;
159bc0e8d7cSWingMan Kwok 	u32 val, usb2_pls, usb3_pls, event_q;
160bc0e8d7cSWingMan Kwok 	struct dwc3 *dwc3_reg = keystone.dwc3_reg;
161bc0e8d7cSWingMan Kwok 
162bc0e8d7cSWingMan Kwok 	/* set register addresses */
163bc0e8d7cSWingMan Kwok 	hcor = keystone.hcor;
164bc0e8d7cSWingMan Kwok 
165bc0e8d7cSWingMan Kwok 	/* Bypass Scrambling and Set Shorter Training sequence for simulation */
166bc0e8d7cSWingMan Kwok 	val = DWC3_GCTL_PWRDNSCALE(0x4b0) | DWC3_GCTL_PRTCAPDIR(0x2);
167bc0e8d7cSWingMan Kwok 	writel(val, &dwc3_reg->g_ctl);
168bc0e8d7cSWingMan Kwok 
169bc0e8d7cSWingMan Kwok 	/* GUSB2PHYCFG */
170bc0e8d7cSWingMan Kwok 	val = readl(&dwc3_reg->g_usb2phycfg[0]);
171bc0e8d7cSWingMan Kwok 
172bc0e8d7cSWingMan Kwok 	/* assert bit 6 (SusPhy) */
173bc0e8d7cSWingMan Kwok 	val |= DWC3_GUSB2PHYCFG_SUSPHY;
174bc0e8d7cSWingMan Kwok 	writel(val, &dwc3_reg->g_usb2phycfg[0]);
175bc0e8d7cSWingMan Kwok 
176bc0e8d7cSWingMan Kwok 	/* GUSB3PIPECTL */
177bc0e8d7cSWingMan Kwok 	val = readl(&dwc3_reg->g_usb3pipectl[0]);
178bc0e8d7cSWingMan Kwok 
179bc0e8d7cSWingMan Kwok 	/*
180bc0e8d7cSWingMan Kwok 	 * assert bit 29 to allow PHY to go to suspend when idle
181bc0e8d7cSWingMan Kwok 	 * and cause the USB3 SS PHY to enter suspend mode
182bc0e8d7cSWingMan Kwok 	 */
183bc0e8d7cSWingMan Kwok 	val |= (BIT(29) | DWC3_GUSB3PIPECTL_SUSPHY);
184bc0e8d7cSWingMan Kwok 	writel(val, &dwc3_reg->g_usb3pipectl[0]);
185bc0e8d7cSWingMan Kwok 
186bc0e8d7cSWingMan Kwok 	/*
187bc0e8d7cSWingMan Kwok 	 * Steps necessary to allow controller to suspend even when
188bc0e8d7cSWingMan Kwok 	 * VBUS is HIGH:
189bc0e8d7cSWingMan Kwok 	 * - Init DCFG[2:0] (DevSpd) to: 1=FS
190bc0e8d7cSWingMan Kwok 	 * - Init GEVNTADR0 to point to an eventQ
191bc0e8d7cSWingMan Kwok 	 * - Init GEVNTSIZ0 to 0x0100 to specify the size of the eventQ
192bc0e8d7cSWingMan Kwok 	 * - Init DCTL::Run_nStop = 1
193bc0e8d7cSWingMan Kwok 	 */
194bc0e8d7cSWingMan Kwok 	writel(0x00020001, &dwc3_reg->d_cfg);
195bc0e8d7cSWingMan Kwok 	/* TODO: local2global( (Uint32) eventQ )? */
196bc0e8d7cSWingMan Kwok 	writel((u32)&event_q, &dwc3_reg->g_evnt_buf[0].g_evntadrlo);
197bc0e8d7cSWingMan Kwok 	writel(0, &dwc3_reg->g_evnt_buf[0].g_evntadrhi);
198bc0e8d7cSWingMan Kwok 	writel(0x4, &dwc3_reg->g_evnt_buf[0].g_evntsiz);
199bc0e8d7cSWingMan Kwok 	/* Run */
200bc0e8d7cSWingMan Kwok 	writel(DWC3_DCTL_RUN_STOP, &dwc3_reg->d_ctl);
201bc0e8d7cSWingMan Kwok 
202bc0e8d7cSWingMan Kwok 	mdelay(100);
203bc0e8d7cSWingMan Kwok 
204bc0e8d7cSWingMan Kwok 	/* Wait for USB2 & USB3 PORTSC::PortLinkState to indicate suspend */
205bc0e8d7cSWingMan Kwok 	portsc_1 = (uint32_t *)(&hcor->portregs[0].or_portsc);
206bc0e8d7cSWingMan Kwok 	portsc_2 = (uint32_t *)(&hcor->portregs[1].or_portsc);
207bc0e8d7cSWingMan Kwok 	usb2_pls = 0;
208bc0e8d7cSWingMan Kwok 	usb3_pls = 0;
209bc0e8d7cSWingMan Kwok 	do {
210bc0e8d7cSWingMan Kwok 		++loop_cnt;
211bc0e8d7cSWingMan Kwok 		usb2_pls = (readl(portsc_1) & PORT_PLS_MASK) >> 5;
212bc0e8d7cSWingMan Kwok 		usb3_pls = (readl(portsc_2) & PORT_PLS_MASK) >> 5;
213bc0e8d7cSWingMan Kwok 	} while (((usb2_pls != 0x4) || (usb3_pls != 0x4)) && loop_cnt < 1000);
214bc0e8d7cSWingMan Kwok 
215bc0e8d7cSWingMan Kwok 	if (usb2_pls != 0x4 || usb3_pls != 0x4) {
216bc0e8d7cSWingMan Kwok 		debug("USB suspend failed - PLS USB2=%02x, USB3=%02x\n",
217bc0e8d7cSWingMan Kwok 		      usb2_pls, usb3_pls);
218bc0e8d7cSWingMan Kwok 		return -1;
219bc0e8d7cSWingMan Kwok 	}
220bc0e8d7cSWingMan Kwok 
221bc0e8d7cSWingMan Kwok 	debug("USB2 and USB3 PLS - Disabled, loop_cnt=%d\n", loop_cnt);
222bc0e8d7cSWingMan Kwok 	return 0;
223bc0e8d7cSWingMan Kwok }
224bc0e8d7cSWingMan Kwok 
xhci_hcd_stop(int index)225bc0e8d7cSWingMan Kwok void xhci_hcd_stop(int index)
226bc0e8d7cSWingMan Kwok {
227bc0e8d7cSWingMan Kwok 	/* Disable USB */
228bc0e8d7cSWingMan Kwok 	if (keystone_xhci_phy_suspend())
229bc0e8d7cSWingMan Kwok 		return;
230bc0e8d7cSWingMan Kwok 
231bc0e8d7cSWingMan Kwok 	if (psc_disable_module(KS2_LPSC_USB)) {
232bc0e8d7cSWingMan Kwok 		debug("PSC disable module USB failed!\n");
233bc0e8d7cSWingMan Kwok 		return;
234bc0e8d7cSWingMan Kwok 	}
235bc0e8d7cSWingMan Kwok 
236bc0e8d7cSWingMan Kwok 	/* Disable PHY */
237bc0e8d7cSWingMan Kwok 	keystone_xhci_phy_unset(keystone.phy);
238bc0e8d7cSWingMan Kwok 
239bc0e8d7cSWingMan Kwok /*	memset(&keystone, 0, sizeof(struct keystone_xhci)); */
240bc0e8d7cSWingMan Kwok 	debug("xhci_hcd_stop OK.\n");
241bc0e8d7cSWingMan Kwok }
242