1dc9cdf85SRamneek Mehresh /*
2dc9cdf85SRamneek Mehresh * Copyright 2015 Freescale Semiconductor, Inc.
3dc9cdf85SRamneek Mehresh *
4dc9cdf85SRamneek Mehresh * DWC3 controller driver
5dc9cdf85SRamneek Mehresh *
6dc9cdf85SRamneek Mehresh * Author: Ramneek Mehresh<ramneek.mehresh@freescale.com>
7dc9cdf85SRamneek Mehresh *
8dc9cdf85SRamneek Mehresh * SPDX-License-Identifier: GPL-2.0+
9dc9cdf85SRamneek Mehresh */
10dc9cdf85SRamneek Mehresh
11dc9cdf85SRamneek Mehresh #include <common.h>
12b7c1c7d2SPatrice Chotard #include <dm.h>
13f56db163SPatrice Chotard #include <generic-phy.h>
14b7c1c7d2SPatrice Chotard #include <usb.h>
1572d48a52SJean-Jacques Hiblot #include <dwc3-uboot.h>
16b7c1c7d2SPatrice Chotard
17143fc13bSJean-Jacques Hiblot #include <usb/xhci.h>
18dc9cdf85SRamneek Mehresh #include <asm/io.h>
19dc9cdf85SRamneek Mehresh #include <linux/usb/dwc3.h>
20576e3cc7SPatrice Chotard #include <linux/usb/otg.h>
21dc9cdf85SRamneek Mehresh
22b7c1c7d2SPatrice Chotard DECLARE_GLOBAL_DATA_PTR;
23b7c1c7d2SPatrice Chotard
24f56db163SPatrice Chotard struct xhci_dwc3_platdata {
253cdbc057SNeil Armstrong struct phy *usb_phys;
263cdbc057SNeil Armstrong int num_phys;
27f56db163SPatrice Chotard };
28f56db163SPatrice Chotard
dwc3_set_mode(struct dwc3 * dwc3_reg,u32 mode)29dc9cdf85SRamneek Mehresh void dwc3_set_mode(struct dwc3 *dwc3_reg, u32 mode)
30dc9cdf85SRamneek Mehresh {
31dc9cdf85SRamneek Mehresh clrsetbits_le32(&dwc3_reg->g_ctl,
32dc9cdf85SRamneek Mehresh DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG),
33dc9cdf85SRamneek Mehresh DWC3_GCTL_PRTCAPDIR(mode));
34dc9cdf85SRamneek Mehresh }
35dc9cdf85SRamneek Mehresh
dwc3_phy_reset(struct dwc3 * dwc3_reg)36121a4d13SMasahiro Yamada static void dwc3_phy_reset(struct dwc3 *dwc3_reg)
37dc9cdf85SRamneek Mehresh {
38dc9cdf85SRamneek Mehresh /* Assert USB3 PHY reset */
39dc9cdf85SRamneek Mehresh setbits_le32(&dwc3_reg->g_usb3pipectl[0], DWC3_GUSB3PIPECTL_PHYSOFTRST);
40dc9cdf85SRamneek Mehresh
41dc9cdf85SRamneek Mehresh /* Assert USB2 PHY reset */
42dc9cdf85SRamneek Mehresh setbits_le32(&dwc3_reg->g_usb2phycfg, DWC3_GUSB2PHYCFG_PHYSOFTRST);
43dc9cdf85SRamneek Mehresh
44dc9cdf85SRamneek Mehresh mdelay(100);
45dc9cdf85SRamneek Mehresh
46dc9cdf85SRamneek Mehresh /* Clear USB3 PHY reset */
47dc9cdf85SRamneek Mehresh clrbits_le32(&dwc3_reg->g_usb3pipectl[0], DWC3_GUSB3PIPECTL_PHYSOFTRST);
48dc9cdf85SRamneek Mehresh
49dc9cdf85SRamneek Mehresh /* Clear USB2 PHY reset */
50dc9cdf85SRamneek Mehresh clrbits_le32(&dwc3_reg->g_usb2phycfg, DWC3_GUSB2PHYCFG_PHYSOFTRST);
51dc9cdf85SRamneek Mehresh }
52dc9cdf85SRamneek Mehresh
dwc3_core_soft_reset(struct dwc3 * dwc3_reg)53dc9cdf85SRamneek Mehresh void dwc3_core_soft_reset(struct dwc3 *dwc3_reg)
54dc9cdf85SRamneek Mehresh {
55dc9cdf85SRamneek Mehresh /* Before Resetting PHY, put Core in Reset */
56dc9cdf85SRamneek Mehresh setbits_le32(&dwc3_reg->g_ctl, DWC3_GCTL_CORESOFTRESET);
57dc9cdf85SRamneek Mehresh
58dc9cdf85SRamneek Mehresh /* reset USB3 phy - if required */
59dc9cdf85SRamneek Mehresh dwc3_phy_reset(dwc3_reg);
60dc9cdf85SRamneek Mehresh
615955bb93SRajesh Bhagat mdelay(100);
625955bb93SRajesh Bhagat
63dc9cdf85SRamneek Mehresh /* After PHYs are stable we can take Core out of reset state */
64dc9cdf85SRamneek Mehresh clrbits_le32(&dwc3_reg->g_ctl, DWC3_GCTL_CORESOFTRESET);
65dc9cdf85SRamneek Mehresh }
66dc9cdf85SRamneek Mehresh
dwc3_core_init(struct dwc3 * dwc3_reg)67dc9cdf85SRamneek Mehresh int dwc3_core_init(struct dwc3 *dwc3_reg)
68dc9cdf85SRamneek Mehresh {
69dc9cdf85SRamneek Mehresh u32 reg;
70dc9cdf85SRamneek Mehresh u32 revision;
71dc9cdf85SRamneek Mehresh unsigned int dwc3_hwparams1;
72dc9cdf85SRamneek Mehresh
73dc9cdf85SRamneek Mehresh revision = readl(&dwc3_reg->g_snpsid);
74dc9cdf85SRamneek Mehresh /* This should read as U3 followed by revision number */
75dc9cdf85SRamneek Mehresh if ((revision & DWC3_GSNPSID_MASK) != 0x55330000) {
76dc9cdf85SRamneek Mehresh puts("this is not a DesignWare USB3 DRD Core\n");
77dc9cdf85SRamneek Mehresh return -1;
78dc9cdf85SRamneek Mehresh }
79dc9cdf85SRamneek Mehresh
80dc9cdf85SRamneek Mehresh dwc3_core_soft_reset(dwc3_reg);
81dc9cdf85SRamneek Mehresh
82dc9cdf85SRamneek Mehresh dwc3_hwparams1 = readl(&dwc3_reg->g_hwparams1);
83dc9cdf85SRamneek Mehresh
84dc9cdf85SRamneek Mehresh reg = readl(&dwc3_reg->g_ctl);
85dc9cdf85SRamneek Mehresh reg &= ~DWC3_GCTL_SCALEDOWN_MASK;
86dc9cdf85SRamneek Mehresh reg &= ~DWC3_GCTL_DISSCRAMBLE;
87dc9cdf85SRamneek Mehresh switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc3_hwparams1)) {
88dc9cdf85SRamneek Mehresh case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
89dc9cdf85SRamneek Mehresh reg &= ~DWC3_GCTL_DSBLCLKGTNG;
90dc9cdf85SRamneek Mehresh break;
91dc9cdf85SRamneek Mehresh default:
92dc9cdf85SRamneek Mehresh debug("No power optimization available\n");
93dc9cdf85SRamneek Mehresh }
94dc9cdf85SRamneek Mehresh
95dc9cdf85SRamneek Mehresh /*
96dc9cdf85SRamneek Mehresh * WORKAROUND: DWC3 revisions <1.90a have a bug
97dc9cdf85SRamneek Mehresh * where the device can fail to connect at SuperSpeed
98dc9cdf85SRamneek Mehresh * and falls back to high-speed mode which causes
99dc9cdf85SRamneek Mehresh * the device to enter a Connect/Disconnect loop
100dc9cdf85SRamneek Mehresh */
101dc9cdf85SRamneek Mehresh if ((revision & DWC3_REVISION_MASK) < 0x190a)
102dc9cdf85SRamneek Mehresh reg |= DWC3_GCTL_U2RSTECN;
103dc9cdf85SRamneek Mehresh
104dc9cdf85SRamneek Mehresh writel(reg, &dwc3_reg->g_ctl);
105dc9cdf85SRamneek Mehresh
106dc9cdf85SRamneek Mehresh return 0;
107dc9cdf85SRamneek Mehresh }
108667f4dd9SNikhil Badola
dwc3_set_fladj(struct dwc3 * dwc3_reg,u32 val)109667f4dd9SNikhil Badola void dwc3_set_fladj(struct dwc3 *dwc3_reg, u32 val)
110667f4dd9SNikhil Badola {
111667f4dd9SNikhil Badola setbits_le32(&dwc3_reg->g_fladj, GFLADJ_30MHZ_REG_SEL |
112667f4dd9SNikhil Badola GFLADJ_30MHZ(val));
113667f4dd9SNikhil Badola }
114b7c1c7d2SPatrice Chotard
1153739bf7eSSven Schwermer #if CONFIG_IS_ENABLED(DM_USB)
xhci_dwc3_probe(struct udevice * dev)116b7c1c7d2SPatrice Chotard static int xhci_dwc3_probe(struct udevice *dev)
117b7c1c7d2SPatrice Chotard {
118b7c1c7d2SPatrice Chotard struct xhci_hcor *hcor;
119b7c1c7d2SPatrice Chotard struct xhci_hccr *hccr;
120b7c1c7d2SPatrice Chotard struct dwc3 *dwc3_reg;
121576e3cc7SPatrice Chotard enum usb_dr_mode dr_mode;
12272d48a52SJean-Jacques Hiblot struct xhci_dwc3_platdata *plat = dev_get_platdata(dev);
123e16bd00fSMark Kettenis const char *phy;
124e16bd00fSMark Kettenis u32 reg;
125f56db163SPatrice Chotard int ret;
126b7c1c7d2SPatrice Chotard
127d38a8ea1SPatrice Chotard hccr = (struct xhci_hccr *)((uintptr_t)dev_read_addr(dev));
128d38a8ea1SPatrice Chotard hcor = (struct xhci_hcor *)((uintptr_t)hccr +
129b7c1c7d2SPatrice Chotard HC_LENGTH(xhci_readl(&(hccr)->cr_capbase)));
130b7c1c7d2SPatrice Chotard
13172d48a52SJean-Jacques Hiblot ret = dwc3_setup_phy(dev, &plat->usb_phys, &plat->num_phys);
13272d48a52SJean-Jacques Hiblot if (ret && (ret != -ENOTSUPP))
133f56db163SPatrice Chotard return ret;
134a5a589c8SVignesh R
135b7c1c7d2SPatrice Chotard dwc3_reg = (struct dwc3 *)((char *)(hccr) + DWC3_REG_OFFSET);
136b7c1c7d2SPatrice Chotard
137b7c1c7d2SPatrice Chotard dwc3_core_init(dwc3_reg);
138b7c1c7d2SPatrice Chotard
139e16bd00fSMark Kettenis /* Set dwc3 usb2 phy config */
140e16bd00fSMark Kettenis reg = readl(&dwc3_reg->g_usb2phycfg[0]);
141e16bd00fSMark Kettenis
142e16bd00fSMark Kettenis phy = dev_read_string(dev, "phy_type");
143e16bd00fSMark Kettenis if (phy && strcmp(phy, "utmi_wide") == 0) {
144e16bd00fSMark Kettenis reg |= DWC3_GUSB2PHYCFG_PHYIF;
145e16bd00fSMark Kettenis reg &= ~DWC3_GUSB2PHYCFG_USBTRDTIM_MASK;
146e16bd00fSMark Kettenis reg |= DWC3_GUSB2PHYCFG_USBTRDTIM_16BIT;
147e16bd00fSMark Kettenis }
148e16bd00fSMark Kettenis
149e16bd00fSMark Kettenis if (dev_read_bool(dev, "snps,dis_enblslpm-quirk"))
150e16bd00fSMark Kettenis reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
151e16bd00fSMark Kettenis
152e16bd00fSMark Kettenis if (dev_read_bool(dev, "snps,dis-u2-freeclk-exists-quirk"))
153e16bd00fSMark Kettenis reg &= ~DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS;
154e16bd00fSMark Kettenis
1555e8c228dSNeil Armstrong if (dev_read_bool(dev, "snps,dis_u2_susphy_quirk"))
1565e8c228dSNeil Armstrong reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
1575e8c228dSNeil Armstrong
158e16bd00fSMark Kettenis writel(reg, &dwc3_reg->g_usb2phycfg[0]);
159e16bd00fSMark Kettenis
160*ef78966dSKever Yang dr_mode = usb_get_dr_mode(dev->node);
161576e3cc7SPatrice Chotard if (dr_mode == USB_DR_MODE_UNKNOWN)
162576e3cc7SPatrice Chotard /* by default set dual role mode to HOST */
163576e3cc7SPatrice Chotard dr_mode = USB_DR_MODE_HOST;
164576e3cc7SPatrice Chotard
165576e3cc7SPatrice Chotard dwc3_set_mode(dwc3_reg, dr_mode);
166576e3cc7SPatrice Chotard
167b7c1c7d2SPatrice Chotard return xhci_register(dev, hccr, hcor);
168b7c1c7d2SPatrice Chotard }
169b7c1c7d2SPatrice Chotard
xhci_dwc3_remove(struct udevice * dev)170b7c1c7d2SPatrice Chotard static int xhci_dwc3_remove(struct udevice *dev)
171b7c1c7d2SPatrice Chotard {
17272d48a52SJean-Jacques Hiblot struct xhci_dwc3_platdata *plat = dev_get_platdata(dev);
17372d48a52SJean-Jacques Hiblot
17472d48a52SJean-Jacques Hiblot dwc3_shutdown_phy(dev, plat->usb_phys, plat->num_phys);
175f56db163SPatrice Chotard
176b7c1c7d2SPatrice Chotard return xhci_deregister(dev);
177b7c1c7d2SPatrice Chotard }
178b7c1c7d2SPatrice Chotard
179b7c1c7d2SPatrice Chotard static const struct udevice_id xhci_dwc3_ids[] = {
180b7c1c7d2SPatrice Chotard { .compatible = "snps,dwc3" },
181b7c1c7d2SPatrice Chotard { }
182b7c1c7d2SPatrice Chotard };
183b7c1c7d2SPatrice Chotard
184b7c1c7d2SPatrice Chotard U_BOOT_DRIVER(xhci_dwc3) = {
185b7c1c7d2SPatrice Chotard .name = "xhci-dwc3",
186b7c1c7d2SPatrice Chotard .id = UCLASS_USB,
187b7c1c7d2SPatrice Chotard .of_match = xhci_dwc3_ids,
188b7c1c7d2SPatrice Chotard .probe = xhci_dwc3_probe,
189b7c1c7d2SPatrice Chotard .remove = xhci_dwc3_remove,
190b7c1c7d2SPatrice Chotard .ops = &xhci_usb_ops,
191b7c1c7d2SPatrice Chotard .priv_auto_alloc_size = sizeof(struct xhci_ctrl),
192b7c1c7d2SPatrice Chotard .platdata_auto_alloc_size = sizeof(struct xhci_dwc3_platdata),
193b7c1c7d2SPatrice Chotard .flags = DM_FLAG_ALLOC_PRIV_DMA,
194b7c1c7d2SPatrice Chotard };
195623b7acaSPatrice Chotard #endif
196